blob: a8154d0ac2883892e69a1b037656a72b6a5a2340 [file] [log] [blame]
Alex Deucheraaa36a92015-04-20 17:31:14 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
26#include "drmP.h"
27#include "amdgpu.h"
28#include "amdgpu_atombios.h"
29#include "amdgpu_ih.h"
30#include "amdgpu_uvd.h"
31#include "amdgpu_vce.h"
32#include "amdgpu_ucode.h"
33#include "atom.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050034#include "amd_pcie.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040035
36#include "gmc/gmc_8_1_d.h"
37#include "gmc/gmc_8_1_sh_mask.h"
38
39#include "oss/oss_3_0_d.h"
40#include "oss/oss_3_0_sh_mask.h"
41
42#include "bif/bif_5_0_d.h"
43#include "bif/bif_5_0_sh_mask.h"
44
45#include "gca/gfx_8_0_d.h"
46#include "gca/gfx_8_0_sh_mask.h"
47
48#include "smu/smu_7_1_1_d.h"
49#include "smu/smu_7_1_1_sh_mask.h"
50
51#include "uvd/uvd_5_0_d.h"
52#include "uvd/uvd_5_0_sh_mask.h"
53
54#include "vce/vce_3_0_d.h"
55#include "vce/vce_3_0_sh_mask.h"
56
57#include "dce/dce_10_0_d.h"
58#include "dce/dce_10_0_sh_mask.h"
59
60#include "vid.h"
61#include "vi.h"
62#include "vi_dpm.h"
63#include "gmc_v8_0.h"
Ken Wang429c45d2016-02-03 19:16:54 +080064#include "gmc_v7_0.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040065#include "gfx_v8_0.h"
66#include "sdma_v2_4.h"
67#include "sdma_v3_0.h"
68#include "dce_v10_0.h"
69#include "dce_v11_0.h"
70#include "iceland_ih.h"
71#include "tonga_ih.h"
72#include "cz_ih.h"
73#include "uvd_v5_0.h"
74#include "uvd_v6_0.h"
75#include "vce_v3_0.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050076#include "amdgpu_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040077#if defined(CONFIG_DRM_AMD_ACP)
78#include "amdgpu_acp.h"
79#endif
Emily Denge9ed3a62016-08-08 11:36:45 +080080#include "dce_virtual.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040081
Flora Cuif8951062016-03-18 19:07:55 +080082MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
83MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
84MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
85MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
86
Alex Deucheraaa36a92015-04-20 17:31:14 -040087/*
88 * Indirect registers accessor
89 */
90static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
91{
92 unsigned long flags;
93 u32 r;
94
95 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
96 WREG32(mmPCIE_INDEX, reg);
97 (void)RREG32(mmPCIE_INDEX);
98 r = RREG32(mmPCIE_DATA);
99 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
100 return r;
101}
102
103static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
104{
105 unsigned long flags;
106
107 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
108 WREG32(mmPCIE_INDEX, reg);
109 (void)RREG32(mmPCIE_INDEX);
110 WREG32(mmPCIE_DATA, v);
111 (void)RREG32(mmPCIE_DATA);
112 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
113}
114
115static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
116{
117 unsigned long flags;
118 u32 r;
119
120 spin_lock_irqsave(&adev->smc_idx_lock, flags);
121 WREG32(mmSMC_IND_INDEX_0, (reg));
122 r = RREG32(mmSMC_IND_DATA_0);
123 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
124 return r;
125}
126
127static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
128{
129 unsigned long flags;
130
131 spin_lock_irqsave(&adev->smc_idx_lock, flags);
132 WREG32(mmSMC_IND_INDEX_0, (reg));
133 WREG32(mmSMC_IND_DATA_0, (v));
134 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
135}
136
Alex Deucher7b92cdb2015-07-10 16:21:10 -0400137/* smu_8_0_d.h */
138#define mmMP0PUB_IND_INDEX 0x180
139#define mmMP0PUB_IND_DATA 0x181
140
141static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
142{
143 unsigned long flags;
144 u32 r;
145
146 spin_lock_irqsave(&adev->smc_idx_lock, flags);
147 WREG32(mmMP0PUB_IND_INDEX, (reg));
148 r = RREG32(mmMP0PUB_IND_DATA);
149 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
150 return r;
151}
152
153static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
154{
155 unsigned long flags;
156
157 spin_lock_irqsave(&adev->smc_idx_lock, flags);
158 WREG32(mmMP0PUB_IND_INDEX, (reg));
159 WREG32(mmMP0PUB_IND_DATA, (v));
160 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
161}
162
Alex Deucheraaa36a92015-04-20 17:31:14 -0400163static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
164{
165 unsigned long flags;
166 u32 r;
167
168 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
169 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
170 r = RREG32(mmUVD_CTX_DATA);
171 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
172 return r;
173}
174
175static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
176{
177 unsigned long flags;
178
179 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
180 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
181 WREG32(mmUVD_CTX_DATA, (v));
182 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
183}
184
185static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
186{
187 unsigned long flags;
188 u32 r;
189
190 spin_lock_irqsave(&adev->didt_idx_lock, flags);
191 WREG32(mmDIDT_IND_INDEX, (reg));
192 r = RREG32(mmDIDT_IND_DATA);
193 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
194 return r;
195}
196
197static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
198{
199 unsigned long flags;
200
201 spin_lock_irqsave(&adev->didt_idx_lock, flags);
202 WREG32(mmDIDT_IND_INDEX, (reg));
203 WREG32(mmDIDT_IND_DATA, (v));
204 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
205}
206
Rex Zhuccdbb202016-06-08 12:47:41 +0800207static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
208{
209 unsigned long flags;
210 u32 r;
211
212 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
213 WREG32(mmGC_CAC_IND_INDEX, (reg));
214 r = RREG32(mmGC_CAC_IND_DATA);
215 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
216 return r;
217}
218
219static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
220{
221 unsigned long flags;
222
223 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
224 WREG32(mmGC_CAC_IND_INDEX, (reg));
225 WREG32(mmGC_CAC_IND_DATA, (v));
226 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
227}
228
229
Alex Deucheraaa36a92015-04-20 17:31:14 -0400230static const u32 tonga_mgcg_cgcg_init[] =
231{
232 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
233 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
234 mmPCIE_DATA, 0x000f0000, 0x00000000,
235 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
236 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400237 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
238 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
239};
240
David Zhang48299f92015-07-08 01:05:16 +0800241static const u32 fiji_mgcg_cgcg_init[] =
242{
243 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
244 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
245 mmPCIE_DATA, 0x000f0000, 0x00000000,
246 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
247 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
248 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
249 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
250};
251
Alex Deucheraaa36a92015-04-20 17:31:14 -0400252static const u32 iceland_mgcg_cgcg_init[] =
253{
254 mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
255 mmPCIE_DATA, 0x000f0000, 0x00000000,
256 mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
257 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
258 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
259};
260
261static const u32 cz_mgcg_cgcg_init[] =
262{
263 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
264 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
265 mmPCIE_DATA, 0x000f0000, 0x00000000,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400266 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
267 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
268};
269
Samuel Li39bb0c92015-10-08 16:31:43 -0400270static const u32 stoney_mgcg_cgcg_init[] =
271{
272 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
273 mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
274 mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
275};
276
Alex Deucheraaa36a92015-04-20 17:31:14 -0400277static void vi_init_golden_registers(struct amdgpu_device *adev)
278{
279 /* Some of the registers might be dependent on GRBM_GFX_INDEX */
280 mutex_lock(&adev->grbm_idx_mutex);
281
282 switch (adev->asic_type) {
283 case CHIP_TOPAZ:
284 amdgpu_program_register_sequence(adev,
285 iceland_mgcg_cgcg_init,
286 (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
287 break;
David Zhang48299f92015-07-08 01:05:16 +0800288 case CHIP_FIJI:
289 amdgpu_program_register_sequence(adev,
290 fiji_mgcg_cgcg_init,
291 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
292 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400293 case CHIP_TONGA:
294 amdgpu_program_register_sequence(adev,
295 tonga_mgcg_cgcg_init,
296 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
297 break;
298 case CHIP_CARRIZO:
299 amdgpu_program_register_sequence(adev,
300 cz_mgcg_cgcg_init,
301 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
302 break;
Samuel Li39bb0c92015-10-08 16:31:43 -0400303 case CHIP_STONEY:
304 amdgpu_program_register_sequence(adev,
305 stoney_mgcg_cgcg_init,
306 (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
307 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400308 case CHIP_POLARIS11:
309 case CHIP_POLARIS10:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400310 default:
311 break;
312 }
313 mutex_unlock(&adev->grbm_idx_mutex);
314}
315
316/**
317 * vi_get_xclk - get the xclk
318 *
319 * @adev: amdgpu_device pointer
320 *
321 * Returns the reference clock used by the gfx engine
322 * (VI).
323 */
324static u32 vi_get_xclk(struct amdgpu_device *adev)
325{
326 u32 reference_clock = adev->clock.spll.reference_freq;
327 u32 tmp;
328
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800329 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400330 return reference_clock;
331
332 tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
333 if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
334 return 1000;
335
336 tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
337 if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
338 return reference_clock / 4;
339
340 return reference_clock;
341}
342
343/**
344 * vi_srbm_select - select specific register instances
345 *
346 * @adev: amdgpu_device pointer
347 * @me: selected ME (micro engine)
348 * @pipe: pipe
349 * @queue: queue
350 * @vmid: VMID
351 *
352 * Switches the currently active registers instances. Some
353 * registers are instanced per VMID, others are instanced per
354 * me/pipe/queue combination.
355 */
356void vi_srbm_select(struct amdgpu_device *adev,
357 u32 me, u32 pipe, u32 queue, u32 vmid)
358{
359 u32 srbm_gfx_cntl = 0;
360 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
361 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
362 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
363 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
364 WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
365}
366
367static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
368{
369 /* todo */
370}
371
372static bool vi_read_disabled_bios(struct amdgpu_device *adev)
373{
374 u32 bus_cntl;
375 u32 d1vga_control = 0;
376 u32 d2vga_control = 0;
377 u32 vga_render_control = 0;
378 u32 rom_cntl;
379 bool r;
380
381 bus_cntl = RREG32(mmBUS_CNTL);
382 if (adev->mode_info.num_crtc) {
383 d1vga_control = RREG32(mmD1VGA_CONTROL);
384 d2vga_control = RREG32(mmD2VGA_CONTROL);
385 vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
386 }
387 rom_cntl = RREG32_SMC(ixROM_CNTL);
388
389 /* enable the rom */
390 WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
391 if (adev->mode_info.num_crtc) {
392 /* Disable VGA mode */
393 WREG32(mmD1VGA_CONTROL,
394 (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
395 D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
396 WREG32(mmD2VGA_CONTROL,
397 (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
398 D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
399 WREG32(mmVGA_RENDER_CONTROL,
400 (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
401 }
402 WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
403
404 r = amdgpu_read_bios(adev);
405
406 /* restore regs */
407 WREG32(mmBUS_CNTL, bus_cntl);
408 if (adev->mode_info.num_crtc) {
409 WREG32(mmD1VGA_CONTROL, d1vga_control);
410 WREG32(mmD2VGA_CONTROL, d2vga_control);
411 WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
412 }
413 WREG32_SMC(ixROM_CNTL, rom_cntl);
414 return r;
415}
Alex Deucher95addb2a2015-11-24 10:37:54 -0500416
417static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
418 u8 *bios, u32 length_bytes)
419{
420 u32 *dw_ptr;
421 unsigned long flags;
422 u32 i, length_dw;
423
424 if (bios == NULL)
425 return false;
426 if (length_bytes == 0)
427 return false;
428 /* APU vbios image is part of sbios image */
429 if (adev->flags & AMD_IS_APU)
430 return false;
431
432 dw_ptr = (u32 *)bios;
433 length_dw = ALIGN(length_bytes, 4) / 4;
434 /* take the smc lock since we are using the smc index */
435 spin_lock_irqsave(&adev->smc_idx_lock, flags);
436 /* set rom index to 0 */
437 WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
438 WREG32(mmSMC_IND_DATA_0, 0);
439 /* set index to data for continous read */
440 WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
441 for (i = 0; i < length_dw; i++)
442 dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
443 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
444
445 return true;
446}
447
Monk Liu4e99a442016-03-31 13:26:59 +0800448static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -0400449{
Monk Liu4e99a442016-03-31 13:26:59 +0800450 uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
451 /* bit0: 0 means pf and 1 means vf */
452 /* bit31: 0 means disable IOV and 1 means enable */
453 if (reg & 1)
454 adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_IS_VF;
Andres Rodriguez048765a2016-06-11 02:51:32 -0400455
Monk Liu4e99a442016-03-31 13:26:59 +0800456 if (reg & 0x80000000)
457 adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
Andres Rodriguez048765a2016-06-11 02:51:32 -0400458
Monk Liu4e99a442016-03-31 13:26:59 +0800459 if (reg == 0) {
460 if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
461 adev->virtualization.virtual_caps |= AMDGPU_PASSTHROUGH_MODE;
462 }
Andres Rodriguez048765a2016-06-11 02:51:32 -0400463}
464
Nils Wallméniuseca22402016-03-19 16:12:17 +0100465static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
Alex Deucheraaa36a92015-04-20 17:31:14 -0400466 {mmGB_MACROTILE_MODE7, true},
467};
468
Nils Wallméniuseca22402016-03-19 16:12:17 +0100469static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
Alex Deucheraaa36a92015-04-20 17:31:14 -0400470 {mmGB_TILE_MODE7, true},
471 {mmGB_TILE_MODE12, true},
472 {mmGB_TILE_MODE17, true},
473 {mmGB_TILE_MODE23, true},
474 {mmGB_MACROTILE_MODE7, true},
475};
476
Nils Wallméniuseca22402016-03-19 16:12:17 +0100477static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
Alex Deucheraaa36a92015-04-20 17:31:14 -0400478 {mmGRBM_STATUS, false},
Marek Olšákc7890fe2015-07-11 12:08:46 +0200479 {mmGRBM_STATUS2, false},
480 {mmGRBM_STATUS_SE0, false},
481 {mmGRBM_STATUS_SE1, false},
482 {mmGRBM_STATUS_SE2, false},
483 {mmGRBM_STATUS_SE3, false},
484 {mmSRBM_STATUS, false},
485 {mmSRBM_STATUS2, false},
486 {mmSRBM_STATUS3, false},
487 {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
488 {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
489 {mmCP_STAT, false},
490 {mmCP_STALLED_STAT1, false},
491 {mmCP_STALLED_STAT2, false},
492 {mmCP_STALLED_STAT3, false},
493 {mmCP_CPF_BUSY_STAT, false},
494 {mmCP_CPF_STALLED_STAT1, false},
495 {mmCP_CPF_STATUS, false},
496 {mmCP_CPC_BUSY_STAT, false},
497 {mmCP_CPC_STALLED_STAT1, false},
498 {mmCP_CPC_STATUS, false},
Alex Deucheraaa36a92015-04-20 17:31:14 -0400499 {mmGB_ADDR_CONFIG, false},
500 {mmMC_ARB_RAMCFG, false},
501 {mmGB_TILE_MODE0, false},
502 {mmGB_TILE_MODE1, false},
503 {mmGB_TILE_MODE2, false},
504 {mmGB_TILE_MODE3, false},
505 {mmGB_TILE_MODE4, false},
506 {mmGB_TILE_MODE5, false},
507 {mmGB_TILE_MODE6, false},
508 {mmGB_TILE_MODE7, false},
509 {mmGB_TILE_MODE8, false},
510 {mmGB_TILE_MODE9, false},
511 {mmGB_TILE_MODE10, false},
512 {mmGB_TILE_MODE11, false},
513 {mmGB_TILE_MODE12, false},
514 {mmGB_TILE_MODE13, false},
515 {mmGB_TILE_MODE14, false},
516 {mmGB_TILE_MODE15, false},
517 {mmGB_TILE_MODE16, false},
518 {mmGB_TILE_MODE17, false},
519 {mmGB_TILE_MODE18, false},
520 {mmGB_TILE_MODE19, false},
521 {mmGB_TILE_MODE20, false},
522 {mmGB_TILE_MODE21, false},
523 {mmGB_TILE_MODE22, false},
524 {mmGB_TILE_MODE23, false},
525 {mmGB_TILE_MODE24, false},
526 {mmGB_TILE_MODE25, false},
527 {mmGB_TILE_MODE26, false},
528 {mmGB_TILE_MODE27, false},
529 {mmGB_TILE_MODE28, false},
530 {mmGB_TILE_MODE29, false},
531 {mmGB_TILE_MODE30, false},
532 {mmGB_TILE_MODE31, false},
533 {mmGB_MACROTILE_MODE0, false},
534 {mmGB_MACROTILE_MODE1, false},
535 {mmGB_MACROTILE_MODE2, false},
536 {mmGB_MACROTILE_MODE3, false},
537 {mmGB_MACROTILE_MODE4, false},
538 {mmGB_MACROTILE_MODE5, false},
539 {mmGB_MACROTILE_MODE6, false},
540 {mmGB_MACROTILE_MODE7, false},
541 {mmGB_MACROTILE_MODE8, false},
542 {mmGB_MACROTILE_MODE9, false},
543 {mmGB_MACROTILE_MODE10, false},
544 {mmGB_MACROTILE_MODE11, false},
545 {mmGB_MACROTILE_MODE12, false},
546 {mmGB_MACROTILE_MODE13, false},
547 {mmGB_MACROTILE_MODE14, false},
548 {mmGB_MACROTILE_MODE15, false},
549 {mmCC_RB_BACKEND_DISABLE, false, true},
550 {mmGC_USER_RB_BACKEND_DISABLE, false, true},
551 {mmGB_BACKEND_MAP, false, false},
552 {mmPA_SC_RASTER_CONFIG, false, true},
553 {mmPA_SC_RASTER_CONFIG_1, false, true},
554};
555
556static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
557 u32 sh_num, u32 reg_offset)
558{
559 uint32_t val;
560
561 mutex_lock(&adev->grbm_idx_mutex);
562 if (se_num != 0xffffffff || sh_num != 0xffffffff)
Tom St Denis9559ef52016-06-28 10:26:48 -0400563 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400564
565 val = RREG32(reg_offset);
566
567 if (se_num != 0xffffffff || sh_num != 0xffffffff)
Tom St Denis9559ef52016-06-28 10:26:48 -0400568 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400569 mutex_unlock(&adev->grbm_idx_mutex);
570 return val;
571}
572
573static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
574 u32 sh_num, u32 reg_offset, u32 *value)
575{
Nils Wallméniuseca22402016-03-19 16:12:17 +0100576 const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
577 const struct amdgpu_allowed_register_entry *asic_register_entry;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400578 uint32_t size, i;
579
580 *value = 0;
581 switch (adev->asic_type) {
582 case CHIP_TOPAZ:
583 asic_register_table = tonga_allowed_read_registers;
584 size = ARRAY_SIZE(tonga_allowed_read_registers);
585 break;
David Zhang48299f92015-07-08 01:05:16 +0800586 case CHIP_FIJI:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400587 case CHIP_TONGA:
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400588 case CHIP_POLARIS11:
589 case CHIP_POLARIS10:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400590 case CHIP_CARRIZO:
Samuel Li39bb0c92015-10-08 16:31:43 -0400591 case CHIP_STONEY:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400592 asic_register_table = cz_allowed_read_registers;
593 size = ARRAY_SIZE(cz_allowed_read_registers);
594 break;
595 default:
596 return -EINVAL;
597 }
598
599 if (asic_register_table) {
600 for (i = 0; i < size; i++) {
601 asic_register_entry = asic_register_table + i;
602 if (reg_offset != asic_register_entry->reg_offset)
603 continue;
604 if (!asic_register_entry->untouched)
605 *value = asic_register_entry->grbm_indexed ?
606 vi_read_indexed_register(adev, se_num,
607 sh_num, reg_offset) :
608 RREG32(reg_offset);
609 return 0;
610 }
611 }
612
613 for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
614 if (reg_offset != vi_allowed_read_registers[i].reg_offset)
615 continue;
616
617 if (!vi_allowed_read_registers[i].untouched)
618 *value = vi_allowed_read_registers[i].grbm_indexed ?
619 vi_read_indexed_register(adev, se_num,
620 sh_num, reg_offset) :
621 RREG32(reg_offset);
622 return 0;
623 }
624 return -EINVAL;
625}
626
Chunming Zhou89a31822016-06-06 13:06:45 +0800627static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400628{
Alex Deuchera2c5c692015-10-14 09:39:37 -0400629 u32 i;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400630
631 dev_info(adev->dev, "GPU pci config reset\n");
632
Alex Deucheraaa36a92015-04-20 17:31:14 -0400633 /* disable BM */
634 pci_clear_master(adev->pdev);
635 /* reset */
636 amdgpu_pci_config_reset(adev);
637
638 udelay(100);
639
640 /* wait for asic to come out of reset */
641 for (i = 0; i < adev->usec_timeout; i++) {
Chunming Zhoub314f9a2016-06-06 13:50:18 +0800642 if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
643 /* enable BM */
644 pci_set_master(adev->pdev);
Chunming Zhou89a31822016-06-06 13:06:45 +0800645 return 0;
Chunming Zhoub314f9a2016-06-06 13:50:18 +0800646 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400647 udelay(1);
648 }
Chunming Zhou89a31822016-06-06 13:06:45 +0800649 return -EINVAL;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400650}
651
652static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
653{
654 u32 tmp = RREG32(mmBIOS_SCRATCH_3);
655
656 if (hung)
657 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
658 else
659 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
660
661 WREG32(mmBIOS_SCRATCH_3, tmp);
662}
663
664/**
665 * vi_asic_reset - soft reset GPU
666 *
667 * @adev: amdgpu_device pointer
668 *
669 * Look up which blocks are hung and attempt
670 * to reset them.
671 * Returns 0 for success.
672 */
673static int vi_asic_reset(struct amdgpu_device *adev)
674{
Chunming Zhou89a31822016-06-06 13:06:45 +0800675 int r;
676
Alex Deuchera2c5c692015-10-14 09:39:37 -0400677 vi_set_bios_scratch_engine_hung(adev, true);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400678
Chunming Zhou89a31822016-06-06 13:06:45 +0800679 r = vi_gpu_pci_config_reset(adev);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400680
Alex Deuchera2c5c692015-10-14 09:39:37 -0400681 vi_set_bios_scratch_engine_hung(adev, false);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400682
Chunming Zhou89a31822016-06-06 13:06:45 +0800683 return r;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400684}
685
686static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
687 u32 cntl_reg, u32 status_reg)
688{
689 int r, i;
690 struct atom_clock_dividers dividers;
691 uint32_t tmp;
692
693 r = amdgpu_atombios_get_clock_dividers(adev,
694 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
695 clock, false, &dividers);
696 if (r)
697 return r;
698
699 tmp = RREG32_SMC(cntl_reg);
700 tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
701 CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
702 tmp |= dividers.post_divider;
703 WREG32_SMC(cntl_reg, tmp);
704
705 for (i = 0; i < 100; i++) {
706 if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
707 break;
708 mdelay(10);
709 }
710 if (i == 100)
711 return -ETIMEDOUT;
712
713 return 0;
714}
715
716static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
717{
718 int r;
719
720 r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
721 if (r)
722 return r;
723
724 r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
725
726 return 0;
727}
728
729static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
730{
731 /* todo */
732
733 return 0;
734}
735
736static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
737{
Alex Deuchere79d5c02015-10-06 09:38:45 -0400738 if (pci_is_root_bus(adev->pdev->bus))
739 return;
740
Alex Deucheraaa36a92015-04-20 17:31:14 -0400741 if (amdgpu_pcie_gen2 == 0)
742 return;
743
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800744 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400745 return;
746
Alex Deucherd0dd7f02015-11-11 19:45:06 -0500747 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
748 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
Alex Deucheraaa36a92015-04-20 17:31:14 -0400749 return;
750
751 /* todo */
752}
753
754static void vi_program_aspm(struct amdgpu_device *adev)
755{
756
757 if (amdgpu_aspm == 0)
758 return;
759
760 /* todo */
761}
762
763static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
764 bool enable)
765{
766 u32 tmp;
767
768 /* not necessary on CZ */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800769 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400770 return;
771
772 tmp = RREG32(mmBIF_DOORBELL_APER_EN);
773 if (enable)
774 tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
775 else
776 tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
777
778 WREG32(mmBIF_DOORBELL_APER_EN, tmp);
779}
780
781/* topaz has no DCE, UVD, VCE */
782static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
783{
784 /* ORDER MATTERS! */
785 {
yanyang15fc3aee2015-05-22 14:39:35 -0400786 .type = AMD_IP_BLOCK_TYPE_COMMON,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400787 .major = 2,
788 .minor = 0,
789 .rev = 0,
790 .funcs = &vi_common_ip_funcs,
791 },
792 {
yanyang15fc3aee2015-05-22 14:39:35 -0400793 .type = AMD_IP_BLOCK_TYPE_GMC,
Ken Wang429c45d2016-02-03 19:16:54 +0800794 .major = 7,
795 .minor = 4,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400796 .rev = 0,
Ken Wang429c45d2016-02-03 19:16:54 +0800797 .funcs = &gmc_v7_0_ip_funcs,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400798 },
799 {
yanyang15fc3aee2015-05-22 14:39:35 -0400800 .type = AMD_IP_BLOCK_TYPE_IH,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400801 .major = 2,
802 .minor = 4,
803 .rev = 0,
804 .funcs = &iceland_ih_ip_funcs,
805 },
806 {
yanyang15fc3aee2015-05-22 14:39:35 -0400807 .type = AMD_IP_BLOCK_TYPE_SMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400808 .major = 7,
809 .minor = 1,
810 .rev = 0,
Alex Deucher1f7371b2015-12-02 17:46:21 -0500811 .funcs = &amdgpu_pp_ip_funcs,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400812 },
813 {
yanyang15fc3aee2015-05-22 14:39:35 -0400814 .type = AMD_IP_BLOCK_TYPE_GFX,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400815 .major = 8,
816 .minor = 0,
817 .rev = 0,
818 .funcs = &gfx_v8_0_ip_funcs,
819 },
820 {
yanyang15fc3aee2015-05-22 14:39:35 -0400821 .type = AMD_IP_BLOCK_TYPE_SDMA,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400822 .major = 2,
823 .minor = 4,
824 .rev = 0,
825 .funcs = &sdma_v2_4_ip_funcs,
826 },
827};
828
Alex Deucher4f4b7832016-08-08 14:45:29 -0400829static const struct amdgpu_ip_block_version topaz_ip_blocks_vd[] =
830{
831 /* ORDER MATTERS! */
832 {
833 .type = AMD_IP_BLOCK_TYPE_COMMON,
834 .major = 2,
835 .minor = 0,
836 .rev = 0,
837 .funcs = &vi_common_ip_funcs,
838 },
839 {
840 .type = AMD_IP_BLOCK_TYPE_GMC,
841 .major = 7,
842 .minor = 4,
843 .rev = 0,
844 .funcs = &gmc_v7_0_ip_funcs,
845 },
846 {
847 .type = AMD_IP_BLOCK_TYPE_IH,
848 .major = 2,
849 .minor = 4,
850 .rev = 0,
851 .funcs = &iceland_ih_ip_funcs,
852 },
853 {
854 .type = AMD_IP_BLOCK_TYPE_SMC,
855 .major = 7,
856 .minor = 1,
857 .rev = 0,
858 .funcs = &amdgpu_pp_ip_funcs,
859 },
860 {
861 .type = AMD_IP_BLOCK_TYPE_DCE,
862 .major = 1,
863 .minor = 0,
864 .rev = 0,
865 .funcs = &dce_virtual_ip_funcs,
866 },
867 {
868 .type = AMD_IP_BLOCK_TYPE_GFX,
869 .major = 8,
870 .minor = 0,
871 .rev = 0,
872 .funcs = &gfx_v8_0_ip_funcs,
873 },
874 {
875 .type = AMD_IP_BLOCK_TYPE_SDMA,
876 .major = 2,
877 .minor = 4,
878 .rev = 0,
879 .funcs = &sdma_v2_4_ip_funcs,
880 },
881};
882
Alex Deucheraaa36a92015-04-20 17:31:14 -0400883static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
884{
885 /* ORDER MATTERS! */
886 {
yanyang15fc3aee2015-05-22 14:39:35 -0400887 .type = AMD_IP_BLOCK_TYPE_COMMON,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400888 .major = 2,
889 .minor = 0,
890 .rev = 0,
891 .funcs = &vi_common_ip_funcs,
892 },
893 {
yanyang15fc3aee2015-05-22 14:39:35 -0400894 .type = AMD_IP_BLOCK_TYPE_GMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400895 .major = 8,
896 .minor = 0,
897 .rev = 0,
898 .funcs = &gmc_v8_0_ip_funcs,
899 },
900 {
yanyang15fc3aee2015-05-22 14:39:35 -0400901 .type = AMD_IP_BLOCK_TYPE_IH,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400902 .major = 3,
903 .minor = 0,
904 .rev = 0,
905 .funcs = &tonga_ih_ip_funcs,
906 },
907 {
yanyang15fc3aee2015-05-22 14:39:35 -0400908 .type = AMD_IP_BLOCK_TYPE_SMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400909 .major = 7,
910 .minor = 1,
911 .rev = 0,
Alex Deucher1f7371b2015-12-02 17:46:21 -0500912 .funcs = &amdgpu_pp_ip_funcs,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400913 },
914 {
yanyang15fc3aee2015-05-22 14:39:35 -0400915 .type = AMD_IP_BLOCK_TYPE_DCE,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400916 .major = 10,
917 .minor = 0,
918 .rev = 0,
919 .funcs = &dce_v10_0_ip_funcs,
920 },
921 {
yanyang15fc3aee2015-05-22 14:39:35 -0400922 .type = AMD_IP_BLOCK_TYPE_GFX,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400923 .major = 8,
924 .minor = 0,
925 .rev = 0,
926 .funcs = &gfx_v8_0_ip_funcs,
927 },
928 {
yanyang15fc3aee2015-05-22 14:39:35 -0400929 .type = AMD_IP_BLOCK_TYPE_SDMA,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400930 .major = 3,
931 .minor = 0,
932 .rev = 0,
933 .funcs = &sdma_v3_0_ip_funcs,
934 },
935 {
yanyang15fc3aee2015-05-22 14:39:35 -0400936 .type = AMD_IP_BLOCK_TYPE_UVD,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400937 .major = 5,
938 .minor = 0,
939 .rev = 0,
940 .funcs = &uvd_v5_0_ip_funcs,
941 },
942 {
yanyang15fc3aee2015-05-22 14:39:35 -0400943 .type = AMD_IP_BLOCK_TYPE_VCE,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400944 .major = 3,
945 .minor = 0,
946 .rev = 0,
947 .funcs = &vce_v3_0_ip_funcs,
948 },
949};
950
Emily Denge9ed3a62016-08-08 11:36:45 +0800951static const struct amdgpu_ip_block_version tonga_ip_blocks_vd[] =
952{
953 /* ORDER MATTERS! */
954 {
955 .type = AMD_IP_BLOCK_TYPE_COMMON,
956 .major = 2,
957 .minor = 0,
958 .rev = 0,
959 .funcs = &vi_common_ip_funcs,
960 },
961 {
962 .type = AMD_IP_BLOCK_TYPE_GMC,
963 .major = 8,
964 .minor = 0,
965 .rev = 0,
966 .funcs = &gmc_v8_0_ip_funcs,
967 },
968 {
969 .type = AMD_IP_BLOCK_TYPE_IH,
970 .major = 3,
971 .minor = 0,
972 .rev = 0,
973 .funcs = &tonga_ih_ip_funcs,
974 },
975 {
976 .type = AMD_IP_BLOCK_TYPE_SMC,
977 .major = 7,
978 .minor = 1,
979 .rev = 0,
980 .funcs = &amdgpu_pp_ip_funcs,
981 },
982 {
983 .type = AMD_IP_BLOCK_TYPE_DCE,
984 .major = 10,
985 .minor = 0,
986 .rev = 0,
987 .funcs = &dce_virtual_ip_funcs,
988 },
989 {
990 .type = AMD_IP_BLOCK_TYPE_GFX,
991 .major = 8,
992 .minor = 0,
993 .rev = 0,
994 .funcs = &gfx_v8_0_ip_funcs,
995 },
996 {
997 .type = AMD_IP_BLOCK_TYPE_SDMA,
998 .major = 3,
999 .minor = 0,
1000 .rev = 0,
1001 .funcs = &sdma_v3_0_ip_funcs,
1002 },
1003 {
1004 .type = AMD_IP_BLOCK_TYPE_UVD,
1005 .major = 5,
1006 .minor = 0,
1007 .rev = 0,
1008 .funcs = &uvd_v5_0_ip_funcs,
1009 },
1010 {
1011 .type = AMD_IP_BLOCK_TYPE_VCE,
1012 .major = 3,
1013 .minor = 0,
1014 .rev = 0,
1015 .funcs = &vce_v3_0_ip_funcs,
1016 },
1017};
1018
David Zhang48299f92015-07-08 01:05:16 +08001019static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
1020{
1021 /* ORDER MATTERS! */
1022 {
1023 .type = AMD_IP_BLOCK_TYPE_COMMON,
1024 .major = 2,
1025 .minor = 0,
1026 .rev = 0,
1027 .funcs = &vi_common_ip_funcs,
David Zhang127a2622015-07-08 01:11:52 +08001028 },
1029 {
1030 .type = AMD_IP_BLOCK_TYPE_GMC,
1031 .major = 8,
1032 .minor = 5,
1033 .rev = 0,
1034 .funcs = &gmc_v8_0_ip_funcs,
1035 },
David Zhangaa8a3b52015-07-08 21:40:31 +08001036 {
1037 .type = AMD_IP_BLOCK_TYPE_IH,
1038 .major = 3,
1039 .minor = 0,
1040 .rev = 0,
1041 .funcs = &tonga_ih_ip_funcs,
1042 },
David Zhang8e711e1a2015-07-08 01:23:25 +08001043 {
1044 .type = AMD_IP_BLOCK_TYPE_SMC,
1045 .major = 7,
1046 .minor = 1,
1047 .rev = 0,
Eric Huang899fa4c2015-09-29 14:58:53 -04001048 .funcs = &amdgpu_pp_ip_funcs,
David Zhang8e711e1a2015-07-08 01:23:25 +08001049 },
David Zhang84390862015-07-08 01:28:20 +08001050 {
1051 .type = AMD_IP_BLOCK_TYPE_DCE,
1052 .major = 10,
1053 .minor = 1,
1054 .rev = 0,
1055 .funcs = &dce_v10_0_ip_funcs,
1056 },
David Zhangaf15a2d2015-07-30 19:42:11 -04001057 {
1058 .type = AMD_IP_BLOCK_TYPE_GFX,
1059 .major = 8,
1060 .minor = 0,
1061 .rev = 0,
1062 .funcs = &gfx_v8_0_ip_funcs,
1063 },
David Zhang1a5bbb62015-07-08 17:29:27 +08001064 {
1065 .type = AMD_IP_BLOCK_TYPE_SDMA,
1066 .major = 3,
1067 .minor = 0,
1068 .rev = 0,
1069 .funcs = &sdma_v3_0_ip_funcs,
1070 },
David Zhang974ee3d2015-07-08 17:32:15 +08001071 {
1072 .type = AMD_IP_BLOCK_TYPE_UVD,
1073 .major = 6,
1074 .minor = 0,
1075 .rev = 0,
1076 .funcs = &uvd_v6_0_ip_funcs,
1077 },
Alex Deucher188a9bc2015-07-27 14:24:14 -04001078 {
1079 .type = AMD_IP_BLOCK_TYPE_VCE,
1080 .major = 3,
1081 .minor = 0,
1082 .rev = 0,
1083 .funcs = &vce_v3_0_ip_funcs,
1084 },
David Zhang48299f92015-07-08 01:05:16 +08001085};
1086
Emily Denge9ed3a62016-08-08 11:36:45 +08001087static const struct amdgpu_ip_block_version fiji_ip_blocks_vd[] =
1088{
1089 /* ORDER MATTERS! */
1090 {
1091 .type = AMD_IP_BLOCK_TYPE_COMMON,
1092 .major = 2,
1093 .minor = 0,
1094 .rev = 0,
1095 .funcs = &vi_common_ip_funcs,
1096 },
1097 {
1098 .type = AMD_IP_BLOCK_TYPE_GMC,
1099 .major = 8,
1100 .minor = 5,
1101 .rev = 0,
1102 .funcs = &gmc_v8_0_ip_funcs,
1103 },
1104 {
1105 .type = AMD_IP_BLOCK_TYPE_IH,
1106 .major = 3,
1107 .minor = 0,
1108 .rev = 0,
1109 .funcs = &tonga_ih_ip_funcs,
1110 },
1111 {
1112 .type = AMD_IP_BLOCK_TYPE_SMC,
1113 .major = 7,
1114 .minor = 1,
1115 .rev = 0,
1116 .funcs = &amdgpu_pp_ip_funcs,
1117 },
1118 {
1119 .type = AMD_IP_BLOCK_TYPE_DCE,
1120 .major = 10,
1121 .minor = 1,
1122 .rev = 0,
1123 .funcs = &dce_virtual_ip_funcs,
1124 },
1125 {
1126 .type = AMD_IP_BLOCK_TYPE_GFX,
1127 .major = 8,
1128 .minor = 0,
1129 .rev = 0,
1130 .funcs = &gfx_v8_0_ip_funcs,
1131 },
1132 {
1133 .type = AMD_IP_BLOCK_TYPE_SDMA,
1134 .major = 3,
1135 .minor = 0,
1136 .rev = 0,
1137 .funcs = &sdma_v3_0_ip_funcs,
1138 },
1139 {
1140 .type = AMD_IP_BLOCK_TYPE_UVD,
1141 .major = 6,
1142 .minor = 0,
1143 .rev = 0,
1144 .funcs = &uvd_v6_0_ip_funcs,
1145 },
1146 {
1147 .type = AMD_IP_BLOCK_TYPE_VCE,
1148 .major = 3,
1149 .minor = 0,
1150 .rev = 0,
1151 .funcs = &vce_v3_0_ip_funcs,
1152 },
1153};
1154
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001155static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
Flora Cuic0c1f572015-12-07 18:33:10 +08001156{
1157 /* ORDER MATTERS! */
1158 {
1159 .type = AMD_IP_BLOCK_TYPE_COMMON,
1160 .major = 2,
1161 .minor = 0,
1162 .rev = 0,
1163 .funcs = &vi_common_ip_funcs,
1164 },
1165 {
1166 .type = AMD_IP_BLOCK_TYPE_GMC,
1167 .major = 8,
1168 .minor = 1,
1169 .rev = 0,
1170 .funcs = &gmc_v8_0_ip_funcs,
1171 },
1172 {
1173 .type = AMD_IP_BLOCK_TYPE_IH,
1174 .major = 3,
1175 .minor = 1,
1176 .rev = 0,
1177 .funcs = &tonga_ih_ip_funcs,
1178 },
1179 {
1180 .type = AMD_IP_BLOCK_TYPE_SMC,
1181 .major = 7,
1182 .minor = 2,
1183 .rev = 0,
1184 .funcs = &amdgpu_pp_ip_funcs,
1185 },
1186 {
1187 .type = AMD_IP_BLOCK_TYPE_DCE,
1188 .major = 11,
1189 .minor = 2,
1190 .rev = 0,
1191 .funcs = &dce_v11_0_ip_funcs,
1192 },
1193 {
1194 .type = AMD_IP_BLOCK_TYPE_GFX,
1195 .major = 8,
1196 .minor = 0,
1197 .rev = 0,
1198 .funcs = &gfx_v8_0_ip_funcs,
1199 },
1200 {
1201 .type = AMD_IP_BLOCK_TYPE_SDMA,
1202 .major = 3,
1203 .minor = 1,
1204 .rev = 0,
1205 .funcs = &sdma_v3_0_ip_funcs,
1206 },
1207 {
1208 .type = AMD_IP_BLOCK_TYPE_UVD,
1209 .major = 6,
1210 .minor = 3,
1211 .rev = 0,
1212 .funcs = &uvd_v6_0_ip_funcs,
1213 },
1214 {
1215 .type = AMD_IP_BLOCK_TYPE_VCE,
1216 .major = 3,
1217 .minor = 4,
1218 .rev = 0,
1219 .funcs = &vce_v3_0_ip_funcs,
1220 },
1221};
1222
Emily Denge9ed3a62016-08-08 11:36:45 +08001223static const struct amdgpu_ip_block_version polaris11_ip_blocks_vd[] =
1224{
1225 /* ORDER MATTERS! */
1226 {
1227 .type = AMD_IP_BLOCK_TYPE_COMMON,
1228 .major = 2,
1229 .minor = 0,
1230 .rev = 0,
1231 .funcs = &vi_common_ip_funcs,
1232 },
1233 {
1234 .type = AMD_IP_BLOCK_TYPE_GMC,
1235 .major = 8,
1236 .minor = 1,
1237 .rev = 0,
1238 .funcs = &gmc_v8_0_ip_funcs,
1239 },
1240 {
1241 .type = AMD_IP_BLOCK_TYPE_IH,
1242 .major = 3,
1243 .minor = 1,
1244 .rev = 0,
1245 .funcs = &tonga_ih_ip_funcs,
1246 },
1247 {
1248 .type = AMD_IP_BLOCK_TYPE_SMC,
1249 .major = 7,
1250 .minor = 2,
1251 .rev = 0,
1252 .funcs = &amdgpu_pp_ip_funcs,
1253 },
1254 {
1255 .type = AMD_IP_BLOCK_TYPE_DCE,
1256 .major = 11,
1257 .minor = 2,
1258 .rev = 0,
1259 .funcs = &dce_virtual_ip_funcs,
1260 },
1261 {
1262 .type = AMD_IP_BLOCK_TYPE_GFX,
1263 .major = 8,
1264 .minor = 0,
1265 .rev = 0,
1266 .funcs = &gfx_v8_0_ip_funcs,
1267 },
1268 {
1269 .type = AMD_IP_BLOCK_TYPE_SDMA,
1270 .major = 3,
1271 .minor = 1,
1272 .rev = 0,
1273 .funcs = &sdma_v3_0_ip_funcs,
1274 },
1275 {
1276 .type = AMD_IP_BLOCK_TYPE_UVD,
1277 .major = 6,
1278 .minor = 3,
1279 .rev = 0,
1280 .funcs = &uvd_v6_0_ip_funcs,
1281 },
1282 {
1283 .type = AMD_IP_BLOCK_TYPE_VCE,
1284 .major = 3,
1285 .minor = 4,
1286 .rev = 0,
1287 .funcs = &vce_v3_0_ip_funcs,
1288 },
1289};
1290
Alex Deucheraaa36a92015-04-20 17:31:14 -04001291static const struct amdgpu_ip_block_version cz_ip_blocks[] =
1292{
1293 /* ORDER MATTERS! */
1294 {
yanyang15fc3aee2015-05-22 14:39:35 -04001295 .type = AMD_IP_BLOCK_TYPE_COMMON,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001296 .major = 2,
1297 .minor = 0,
1298 .rev = 0,
1299 .funcs = &vi_common_ip_funcs,
1300 },
1301 {
yanyang15fc3aee2015-05-22 14:39:35 -04001302 .type = AMD_IP_BLOCK_TYPE_GMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001303 .major = 8,
1304 .minor = 0,
1305 .rev = 0,
1306 .funcs = &gmc_v8_0_ip_funcs,
1307 },
1308 {
yanyang15fc3aee2015-05-22 14:39:35 -04001309 .type = AMD_IP_BLOCK_TYPE_IH,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001310 .major = 3,
1311 .minor = 0,
1312 .rev = 0,
1313 .funcs = &cz_ih_ip_funcs,
1314 },
1315 {
yanyang15fc3aee2015-05-22 14:39:35 -04001316 .type = AMD_IP_BLOCK_TYPE_SMC,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001317 .major = 8,
1318 .minor = 0,
1319 .rev = 0,
Alex Deucher1f7371b2015-12-02 17:46:21 -05001320 .funcs = &amdgpu_pp_ip_funcs
Alex Deucheraaa36a92015-04-20 17:31:14 -04001321 },
1322 {
yanyang15fc3aee2015-05-22 14:39:35 -04001323 .type = AMD_IP_BLOCK_TYPE_DCE,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001324 .major = 11,
1325 .minor = 0,
1326 .rev = 0,
1327 .funcs = &dce_v11_0_ip_funcs,
1328 },
1329 {
yanyang15fc3aee2015-05-22 14:39:35 -04001330 .type = AMD_IP_BLOCK_TYPE_GFX,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001331 .major = 8,
1332 .minor = 0,
1333 .rev = 0,
1334 .funcs = &gfx_v8_0_ip_funcs,
1335 },
1336 {
yanyang15fc3aee2015-05-22 14:39:35 -04001337 .type = AMD_IP_BLOCK_TYPE_SDMA,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001338 .major = 3,
1339 .minor = 0,
1340 .rev = 0,
1341 .funcs = &sdma_v3_0_ip_funcs,
1342 },
1343 {
yanyang15fc3aee2015-05-22 14:39:35 -04001344 .type = AMD_IP_BLOCK_TYPE_UVD,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001345 .major = 6,
1346 .minor = 0,
1347 .rev = 0,
1348 .funcs = &uvd_v6_0_ip_funcs,
1349 },
1350 {
yanyang15fc3aee2015-05-22 14:39:35 -04001351 .type = AMD_IP_BLOCK_TYPE_VCE,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001352 .major = 3,
1353 .minor = 0,
1354 .rev = 0,
1355 .funcs = &vce_v3_0_ip_funcs,
1356 },
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001357#if defined(CONFIG_DRM_AMD_ACP)
1358 {
1359 .type = AMD_IP_BLOCK_TYPE_ACP,
1360 .major = 2,
1361 .minor = 2,
1362 .rev = 0,
1363 .funcs = &acp_ip_funcs,
1364 },
1365#endif
Alex Deucheraaa36a92015-04-20 17:31:14 -04001366};
1367
Emily Denge9ed3a62016-08-08 11:36:45 +08001368static const struct amdgpu_ip_block_version cz_ip_blocks_vd[] =
1369{
1370 /* ORDER MATTERS! */
1371 {
1372 .type = AMD_IP_BLOCK_TYPE_COMMON,
1373 .major = 2,
1374 .minor = 0,
1375 .rev = 0,
1376 .funcs = &vi_common_ip_funcs,
1377 },
1378 {
1379 .type = AMD_IP_BLOCK_TYPE_GMC,
1380 .major = 8,
1381 .minor = 0,
1382 .rev = 0,
1383 .funcs = &gmc_v8_0_ip_funcs,
1384 },
1385 {
1386 .type = AMD_IP_BLOCK_TYPE_IH,
1387 .major = 3,
1388 .minor = 0,
1389 .rev = 0,
1390 .funcs = &cz_ih_ip_funcs,
1391 },
1392 {
1393 .type = AMD_IP_BLOCK_TYPE_SMC,
1394 .major = 8,
1395 .minor = 0,
1396 .rev = 0,
1397 .funcs = &amdgpu_pp_ip_funcs
1398 },
1399 {
1400 .type = AMD_IP_BLOCK_TYPE_DCE,
1401 .major = 11,
1402 .minor = 0,
1403 .rev = 0,
1404 .funcs = &dce_virtual_ip_funcs,
1405 },
1406 {
1407 .type = AMD_IP_BLOCK_TYPE_GFX,
1408 .major = 8,
1409 .minor = 0,
1410 .rev = 0,
1411 .funcs = &gfx_v8_0_ip_funcs,
1412 },
1413 {
1414 .type = AMD_IP_BLOCK_TYPE_SDMA,
1415 .major = 3,
1416 .minor = 0,
1417 .rev = 0,
1418 .funcs = &sdma_v3_0_ip_funcs,
1419 },
1420 {
1421 .type = AMD_IP_BLOCK_TYPE_UVD,
1422 .major = 6,
1423 .minor = 0,
1424 .rev = 0,
1425 .funcs = &uvd_v6_0_ip_funcs,
1426 },
1427 {
1428 .type = AMD_IP_BLOCK_TYPE_VCE,
1429 .major = 3,
1430 .minor = 0,
1431 .rev = 0,
1432 .funcs = &vce_v3_0_ip_funcs,
1433 },
1434#if defined(CONFIG_DRM_AMD_ACP)
1435 {
1436 .type = AMD_IP_BLOCK_TYPE_ACP,
1437 .major = 2,
1438 .minor = 2,
1439 .rev = 0,
1440 .funcs = &acp_ip_funcs,
1441 },
1442#endif
1443};
1444
Alex Deucheraaa36a92015-04-20 17:31:14 -04001445int vi_set_ip_blocks(struct amdgpu_device *adev)
1446{
Emily Deng9accf2f2016-08-10 16:01:25 +08001447 if (adev->enable_virtual_display) {
Emily Denga6be7572016-08-08 11:37:50 +08001448 switch (adev->asic_type) {
1449 case CHIP_TOPAZ:
Alex Deucher4f4b7832016-08-08 14:45:29 -04001450 adev->ip_blocks = topaz_ip_blocks_vd;
1451 adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks_vd);
Emily Denga6be7572016-08-08 11:37:50 +08001452 break;
1453 case CHIP_FIJI:
1454 adev->ip_blocks = fiji_ip_blocks_vd;
1455 adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks_vd);
1456 break;
1457 case CHIP_TONGA:
1458 adev->ip_blocks = tonga_ip_blocks_vd;
1459 adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks_vd);
1460 break;
1461 case CHIP_POLARIS11:
1462 case CHIP_POLARIS10:
1463 adev->ip_blocks = polaris11_ip_blocks_vd;
1464 adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks_vd);
1465 break;
1466
1467 case CHIP_CARRIZO:
1468 case CHIP_STONEY:
1469 adev->ip_blocks = cz_ip_blocks_vd;
1470 adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks_vd);
1471 break;
1472 default:
1473 /* FIXME: not supported yet */
1474 return -EINVAL;
1475 }
1476 } else {
1477 switch (adev->asic_type) {
1478 case CHIP_TOPAZ:
1479 adev->ip_blocks = topaz_ip_blocks;
1480 adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
1481 break;
1482 case CHIP_FIJI:
1483 adev->ip_blocks = fiji_ip_blocks;
1484 adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
1485 break;
1486 case CHIP_TONGA:
1487 adev->ip_blocks = tonga_ip_blocks;
1488 adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
1489 break;
1490 case CHIP_POLARIS11:
1491 case CHIP_POLARIS10:
1492 adev->ip_blocks = polaris11_ip_blocks;
1493 adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
1494 break;
1495 case CHIP_CARRIZO:
1496 case CHIP_STONEY:
1497 adev->ip_blocks = cz_ip_blocks;
1498 adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
1499 break;
1500 default:
1501 /* FIXME: not supported yet */
1502 return -EINVAL;
1503 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001504 }
1505
Alex Deucheraaa36a92015-04-20 17:31:14 -04001506 return 0;
1507}
1508
Samuel Li39bb0c92015-10-08 16:31:43 -04001509#define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
1510#define ATI_REV_ID_FUSE_MACRO__SHIFT 9
1511#define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
1512
Alex Deucheraaa36a92015-04-20 17:31:14 -04001513static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
1514{
Flora Cuiabdfb852015-11-20 11:40:53 +08001515 if (adev->flags & AMD_IS_APU)
Samuel Li39bb0c92015-10-08 16:31:43 -04001516 return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
1517 >> ATI_REV_ID_FUSE_MACRO__SHIFT;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001518 else
Flora Cuiabdfb852015-11-20 11:40:53 +08001519 return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
1520 >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001521}
1522
1523static const struct amdgpu_asic_funcs vi_asic_funcs =
1524{
1525 .read_disabled_bios = &vi_read_disabled_bios,
Alex Deucher95addb2a2015-11-24 10:37:54 -05001526 .read_bios_from_rom = &vi_read_bios_from_rom,
Monk Liu4e99a442016-03-31 13:26:59 +08001527 .detect_hw_virtualization = vi_detect_hw_virtualization,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001528 .read_register = &vi_read_register,
1529 .reset = &vi_asic_reset,
1530 .set_vga_state = &vi_vga_set_state,
1531 .get_xclk = &vi_get_xclk,
1532 .set_uvd_clocks = &vi_set_uvd_clocks,
1533 .set_vce_clocks = &vi_set_vce_clocks,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001534};
1535
yanyang15fc3aee2015-05-22 14:39:35 -04001536static int vi_common_early_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001537{
1538 bool smc_enabled = false;
yanyang15fc3aee2015-05-22 14:39:35 -04001539 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001540
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001541 if (adev->flags & AMD_IS_APU) {
Alex Deucher7b92cdb2015-07-10 16:21:10 -04001542 adev->smc_rreg = &cz_smc_rreg;
1543 adev->smc_wreg = &cz_smc_wreg;
1544 } else {
1545 adev->smc_rreg = &vi_smc_rreg;
1546 adev->smc_wreg = &vi_smc_wreg;
1547 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001548 adev->pcie_rreg = &vi_pcie_rreg;
1549 adev->pcie_wreg = &vi_pcie_wreg;
1550 adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
1551 adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
1552 adev->didt_rreg = &vi_didt_rreg;
1553 adev->didt_wreg = &vi_didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001554 adev->gc_cac_rreg = &vi_gc_cac_rreg;
1555 adev->gc_cac_wreg = &vi_gc_cac_wreg;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001556
1557 adev->asic_funcs = &vi_asic_funcs;
1558
yanyang15fc3aee2015-05-22 14:39:35 -04001559 if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
1560 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
Alex Deucheraaa36a92015-04-20 17:31:14 -04001561 smc_enabled = true;
1562
1563 adev->rev_id = vi_get_rev_id(adev);
1564 adev->external_rev_id = 0xFF;
1565 switch (adev->asic_type) {
1566 case CHIP_TOPAZ:
Alex Deucheraaa36a92015-04-20 17:31:14 -04001567 adev->cg_flags = 0;
1568 adev->pg_flags = 0;
1569 adev->external_rev_id = 0x1;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001570 break;
David Zhang48299f92015-07-08 01:05:16 +08001571 case CHIP_FIJI:
Alex Deucher14698b62016-04-07 18:38:00 -04001572 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1573 AMD_CG_SUPPORT_GFX_MGLS |
1574 AMD_CG_SUPPORT_GFX_RLC_LS |
1575 AMD_CG_SUPPORT_GFX_CP_LS |
1576 AMD_CG_SUPPORT_GFX_CGTS |
1577 AMD_CG_SUPPORT_GFX_CGTS_LS |
1578 AMD_CG_SUPPORT_GFX_CGCG |
Alex Deuchere08d53c2016-04-08 00:42:51 -04001579 AMD_CG_SUPPORT_GFX_CGLS |
1580 AMD_CG_SUPPORT_SDMA_MGCG |
Alex Deucherc90766c2016-04-08 00:52:58 -04001581 AMD_CG_SUPPORT_SDMA_LS |
1582 AMD_CG_SUPPORT_BIF_LS |
1583 AMD_CG_SUPPORT_HDP_MGCG |
1584 AMD_CG_SUPPORT_HDP_LS |
Alex Deucher3fde56b2016-04-08 01:01:18 -04001585 AMD_CG_SUPPORT_ROM_MGCG |
1586 AMD_CG_SUPPORT_MC_MGCG |
1587 AMD_CG_SUPPORT_MC_LS;
Flora Cuib6bc28f2015-11-02 21:21:34 +08001588 adev->pg_flags = 0;
1589 adev->external_rev_id = adev->rev_id + 0x3c;
1590 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001591 case CHIP_TONGA:
Tom St Denis5f64e772016-03-23 13:16:13 -04001592 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001593 adev->pg_flags = 0;
1594 adev->external_rev_id = adev->rev_id + 0x14;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001595 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001596 case CHIP_POLARIS11:
Flora Cuic0c1f572015-12-07 18:33:10 +08001597 adev->cg_flags = 0;
1598 adev->pg_flags = 0;
1599 adev->external_rev_id = adev->rev_id + 0x5A;
1600 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001601 case CHIP_POLARIS10:
Flora Cuic0c1f572015-12-07 18:33:10 +08001602 adev->cg_flags = 0;
1603 adev->pg_flags = 0;
1604 adev->external_rev_id = adev->rev_id + 0x50;
1605 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001606 case CHIP_CARRIZO:
Tom St Denisf0f3a8f2016-05-03 10:36:28 -04001607 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
1608 AMD_CG_SUPPORT_GFX_MGCG |
Alex Deucher70eced92016-04-07 23:01:48 -04001609 AMD_CG_SUPPORT_GFX_MGLS |
1610 AMD_CG_SUPPORT_GFX_RLC_LS |
1611 AMD_CG_SUPPORT_GFX_CP_LS |
1612 AMD_CG_SUPPORT_GFX_CGTS |
1613 AMD_CG_SUPPORT_GFX_MGLS |
1614 AMD_CG_SUPPORT_GFX_CGTS_LS |
1615 AMD_CG_SUPPORT_GFX_CGCG |
Alex Deucher03c335d2016-04-08 00:26:46 -04001616 AMD_CG_SUPPORT_GFX_CGLS |
1617 AMD_CG_SUPPORT_BIF_LS |
1618 AMD_CG_SUPPORT_HDP_MGCG |
Alex Deucher6f17a252016-04-08 00:39:54 -04001619 AMD_CG_SUPPORT_HDP_LS |
1620 AMD_CG_SUPPORT_SDMA_MGCG |
Tom St Denis1af69a22016-08-03 10:16:17 -04001621 AMD_CG_SUPPORT_SDMA_LS |
1622 AMD_CG_SUPPORT_VCE_MGCG;
Tom St Denisf6ade302016-07-28 09:33:56 -04001623 /* rev0 hardware requires workarounds to support PG */
Alex Deucher0fd4af92016-02-04 23:31:32 -05001624 adev->pg_flags = 0;
Tom St Denisf6ade302016-07-28 09:33:56 -04001625 if (adev->rev_id != 0x00) {
1626 adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
1627 AMD_PG_SUPPORT_GFX_SMG |
Tom St Denis65b42622016-07-28 09:35:57 -04001628 AMD_PG_SUPPORT_GFX_PIPELINE |
Tom St Denis2ed09362016-07-28 09:36:26 -04001629 AMD_PG_SUPPORT_UVD |
1630 AMD_PG_SUPPORT_VCE;
Tom St Denisf6ade302016-07-28 09:33:56 -04001631 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001632 adev->external_rev_id = adev->rev_id + 0x1;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001633 break;
Tom St Deniscde64932016-03-23 13:17:04 -04001634 case CHIP_STONEY:
Alex Deucher64694902016-04-07 23:17:15 -04001635 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
1636 AMD_CG_SUPPORT_GFX_MGCG |
Alex Deucherb6711d12016-04-13 12:41:50 -04001637 AMD_CG_SUPPORT_GFX_MGLS |
Tom St Denis413cf602016-06-02 08:52:39 -04001638 AMD_CG_SUPPORT_GFX_RLC_LS |
1639 AMD_CG_SUPPORT_GFX_CP_LS |
1640 AMD_CG_SUPPORT_GFX_CGTS |
1641 AMD_CG_SUPPORT_GFX_MGLS |
1642 AMD_CG_SUPPORT_GFX_CGTS_LS |
1643 AMD_CG_SUPPORT_GFX_CGCG |
1644 AMD_CG_SUPPORT_GFX_CGLS |
Alex Deucherb6711d12016-04-13 12:41:50 -04001645 AMD_CG_SUPPORT_BIF_LS |
1646 AMD_CG_SUPPORT_HDP_MGCG |
Alex Deucher1bf912f2016-04-08 00:40:49 -04001647 AMD_CG_SUPPORT_HDP_LS |
1648 AMD_CG_SUPPORT_SDMA_MGCG |
Tom St Denis8ef583e2016-08-03 11:34:35 -04001649 AMD_CG_SUPPORT_SDMA_LS |
1650 AMD_CG_SUPPORT_VCE_MGCG;
Tom St Denis4e86be72016-07-28 09:38:13 -04001651 adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
1652 AMD_PG_SUPPORT_GFX_SMG |
Tom St Denisc2cdb04282016-07-28 09:38:29 -04001653 AMD_PG_SUPPORT_GFX_PIPELINE |
Tom St Denis75419c42016-07-28 09:38:45 -04001654 AMD_PG_SUPPORT_UVD |
1655 AMD_PG_SUPPORT_VCE;
Jordan Lazarea47c78d2016-09-01 13:49:33 -04001656 adev->external_rev_id = adev->rev_id + 0x61;
Tom St Deniscde64932016-03-23 13:17:04 -04001657 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001658 default:
1659 /* FIXME: not supported yet */
1660 return -EINVAL;
1661 }
1662
Monk Liu4e99a442016-03-31 13:26:59 +08001663 /* in early init stage, vbios code won't work */
1664 if (adev->asic_funcs->detect_hw_virtualization)
1665 amdgpu_asic_detect_hw_virtualization(adev);
1666
Flora Cuia3d08fa2015-11-02 21:15:55 +08001667 if (amdgpu_smc_load_fw && smc_enabled)
1668 adev->firmware.smu_load = true;
1669
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001670 amdgpu_get_pcie_info(adev);
1671
Alex Deucheraaa36a92015-04-20 17:31:14 -04001672 return 0;
1673}
1674
yanyang15fc3aee2015-05-22 14:39:35 -04001675static int vi_common_sw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001676{
1677 return 0;
1678}
1679
yanyang15fc3aee2015-05-22 14:39:35 -04001680static int vi_common_sw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001681{
1682 return 0;
1683}
1684
yanyang15fc3aee2015-05-22 14:39:35 -04001685static int vi_common_hw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001686{
yanyang15fc3aee2015-05-22 14:39:35 -04001687 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1688
Alex Deucheraaa36a92015-04-20 17:31:14 -04001689 /* move the golden regs per IP block */
1690 vi_init_golden_registers(adev);
1691 /* enable pcie gen2/3 link */
1692 vi_pcie_gen3_enable(adev);
1693 /* enable aspm */
1694 vi_program_aspm(adev);
1695 /* enable the doorbell aperture */
1696 vi_enable_doorbell_aperture(adev, true);
1697
1698 return 0;
1699}
1700
yanyang15fc3aee2015-05-22 14:39:35 -04001701static int vi_common_hw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001702{
yanyang15fc3aee2015-05-22 14:39:35 -04001703 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1704
Alex Deucheraaa36a92015-04-20 17:31:14 -04001705 /* enable the doorbell aperture */
1706 vi_enable_doorbell_aperture(adev, false);
1707
1708 return 0;
1709}
1710
yanyang15fc3aee2015-05-22 14:39:35 -04001711static int vi_common_suspend(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001712{
yanyang15fc3aee2015-05-22 14:39:35 -04001713 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1714
Alex Deucheraaa36a92015-04-20 17:31:14 -04001715 return vi_common_hw_fini(adev);
1716}
1717
yanyang15fc3aee2015-05-22 14:39:35 -04001718static int vi_common_resume(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001719{
yanyang15fc3aee2015-05-22 14:39:35 -04001720 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1721
Alex Deucheraaa36a92015-04-20 17:31:14 -04001722 return vi_common_hw_init(adev);
1723}
1724
yanyang15fc3aee2015-05-22 14:39:35 -04001725static bool vi_common_is_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001726{
1727 return true;
1728}
1729
yanyang15fc3aee2015-05-22 14:39:35 -04001730static int vi_common_wait_for_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001731{
1732 return 0;
1733}
1734
yanyang15fc3aee2015-05-22 14:39:35 -04001735static int vi_common_soft_reset(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001736{
1737 return 0;
1738}
1739
Alex Deucher76f10b92016-04-08 01:37:44 -04001740static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
1741 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001742{
1743 uint32_t temp, data;
1744
1745 temp = data = RREG32_PCIE(ixPCIE_CNTL2);
1746
Alex Deucherc90766c2016-04-08 00:52:58 -04001747 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
Eric Huang6cec2652015-11-12 16:59:47 -05001748 data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
1749 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
1750 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
1751 else
1752 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
1753 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
1754 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
1755
1756 if (temp != data)
1757 WREG32_PCIE(ixPCIE_CNTL2, data);
1758}
1759
Alex Deucher76f10b92016-04-08 01:37:44 -04001760static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
1761 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001762{
1763 uint32_t temp, data;
1764
1765 temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
1766
Alex Deucherc90766c2016-04-08 00:52:58 -04001767 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
Eric Huang6cec2652015-11-12 16:59:47 -05001768 data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
1769 else
1770 data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
1771
1772 if (temp != data)
1773 WREG32(mmHDP_HOST_PATH_CNTL, data);
1774}
1775
Alex Deucher76f10b92016-04-08 01:37:44 -04001776static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
1777 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001778{
1779 uint32_t temp, data;
1780
1781 temp = data = RREG32(mmHDP_MEM_POWER_LS);
1782
Alex Deucherc90766c2016-04-08 00:52:58 -04001783 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
Eric Huang6cec2652015-11-12 16:59:47 -05001784 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1785 else
1786 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1787
1788 if (temp != data)
1789 WREG32(mmHDP_MEM_POWER_LS, data);
1790}
1791
Alex Deucher76f10b92016-04-08 01:37:44 -04001792static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
1793 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001794{
1795 uint32_t temp, data;
1796
1797 temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
1798
Alex Deucherc90766c2016-04-08 00:52:58 -04001799 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
Eric Huang6cec2652015-11-12 16:59:47 -05001800 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1801 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
1802 else
1803 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1804 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
1805
1806 if (temp != data)
1807 WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
1808}
1809
yanyang15fc3aee2015-05-22 14:39:35 -04001810static int vi_common_set_clockgating_state(void *handle,
Alex Deucherc90766c2016-04-08 00:52:58 -04001811 enum amd_clockgating_state state)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001812{
Eric Huang6cec2652015-11-12 16:59:47 -05001813 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1814
1815 switch (adev->asic_type) {
1816 case CHIP_FIJI:
Alex Deucher76f10b92016-04-08 01:37:44 -04001817 vi_update_bif_medium_grain_light_sleep(adev,
Eric Huang6cec2652015-11-12 16:59:47 -05001818 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucher76f10b92016-04-08 01:37:44 -04001819 vi_update_hdp_medium_grain_clock_gating(adev,
Eric Huang6cec2652015-11-12 16:59:47 -05001820 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucher76f10b92016-04-08 01:37:44 -04001821 vi_update_hdp_light_sleep(adev,
Eric Huang6cec2652015-11-12 16:59:47 -05001822 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucher76f10b92016-04-08 01:37:44 -04001823 vi_update_rom_medium_grain_clock_gating(adev,
1824 state == AMD_CG_STATE_GATE ? true : false);
1825 break;
1826 case CHIP_CARRIZO:
1827 case CHIP_STONEY:
1828 vi_update_bif_medium_grain_light_sleep(adev,
1829 state == AMD_CG_STATE_GATE ? true : false);
1830 vi_update_hdp_medium_grain_clock_gating(adev,
1831 state == AMD_CG_STATE_GATE ? true : false);
1832 vi_update_hdp_light_sleep(adev,
Eric Huang6cec2652015-11-12 16:59:47 -05001833 state == AMD_CG_STATE_GATE ? true : false);
1834 break;
1835 default:
1836 break;
1837 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001838 return 0;
1839}
1840
yanyang15fc3aee2015-05-22 14:39:35 -04001841static int vi_common_set_powergating_state(void *handle,
1842 enum amd_powergating_state state)
1843{
1844 return 0;
1845}
1846
1847const struct amd_ip_funcs vi_common_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04001848 .name = "vi_common",
Alex Deucheraaa36a92015-04-20 17:31:14 -04001849 .early_init = vi_common_early_init,
1850 .late_init = NULL,
1851 .sw_init = vi_common_sw_init,
1852 .sw_fini = vi_common_sw_fini,
1853 .hw_init = vi_common_hw_init,
1854 .hw_fini = vi_common_hw_fini,
1855 .suspend = vi_common_suspend,
1856 .resume = vi_common_resume,
1857 .is_idle = vi_common_is_idle,
1858 .wait_for_idle = vi_common_wait_for_idle,
1859 .soft_reset = vi_common_soft_reset,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001860 .set_clockgating_state = vi_common_set_clockgating_state,
1861 .set_powergating_state = vi_common_set_powergating_state,
1862};
1863