blob: fc57e135cb0a9b831062bfb93a2b184908e3e9d7 [file] [log] [blame]
Ralf Baechle384740d2008-09-16 19:48:51 +02001/*
2 * Switch a MMU context.
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 */
11#ifndef _ASM_MMU_CONTEXT_H
12#define _ASM_MMU_CONTEXT_H
13
14#include <linux/errno.h>
15#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010016#include <linux/smp.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020017#include <linux/slab.h>
18#include <asm/cacheflush.h>
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020019#include <asm/hazards.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020020#include <asm/tlbflush.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020021#include <asm-generic/mm_hooks.h>
22
Markos Chandrasf1014d12014-07-14 12:47:09 +010023#define htw_set_pwbase(pgd) \
24do { \
25 if (cpu_has_htw) { \
26 write_c0_pwbase(pgd); \
27 back_to_back_c0_hazard(); \
Markos Chandrasf1014d12014-07-14 12:47:09 +010028 } \
29} while (0)
30
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010031#define TLBMISS_HANDLER_SETUP_PGD(pgd) \
32do { \
Jayachandran C6ba045f2013-06-23 17:16:19 +000033 extern void tlbmiss_handler_setup_pgd(unsigned long); \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010034 tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \
Markos Chandrasf1014d12014-07-14 12:47:09 +010035 htw_set_pwbase((unsigned long)pgd); \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010036} while (0)
David Daney82622282009-10-14 12:16:56 -070037
Jayachandran Cf4ae17a2013-09-25 16:28:04 +053038#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
James Hoganae4ce452014-03-04 10:20:43 +000039
40#define TLBMISS_HANDLER_RESTORE() \
41 write_c0_xcontext((unsigned long) smp_processor_id() << \
42 SMP_CPUID_REGSHIFT)
43
David Daney82622282009-10-14 12:16:56 -070044#define TLBMISS_HANDLER_SETUP() \
45 do { \
46 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
James Hoganae4ce452014-03-04 10:20:43 +000047 TLBMISS_HANDLER_RESTORE(); \
David Daney82622282009-10-14 12:16:56 -070048 } while (0)
49
Jayachandran Cc2377a42013-08-11 17:10:16 +053050#else /* !CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
David Daney82622282009-10-14 12:16:56 -070051
Ralf Baechle384740d2008-09-16 19:48:51 +020052/*
53 * For the fast tlb miss handlers, we keep a per cpu array of pointers
54 * to the current pgd for each processor. Also, the proc. id is stuffed
55 * into the context register.
56 */
57extern unsigned long pgd_current[];
58
James Hoganae4ce452014-03-04 10:20:43 +000059#define TLBMISS_HANDLER_RESTORE() \
Jayachandran Cc2377a42013-08-11 17:10:16 +053060 write_c0_context((unsigned long) smp_processor_id() << \
James Hoganae4ce452014-03-04 10:20:43 +000061 SMP_CPUID_REGSHIFT)
62
63#define TLBMISS_HANDLER_SETUP() \
64 TLBMISS_HANDLER_RESTORE(); \
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020065 back_to_back_c0_hazard(); \
Ralf Baechle384740d2008-09-16 19:48:51 +020066 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
David Daney82622282009-10-14 12:16:56 -070067#endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
Ralf Baechle384740d2008-09-16 19:48:51 +020068
David Daney48c4ac92013-05-13 13:56:44 -070069/*
70 * All unused by hardware upper bits will be considered
71 * as a software asid extension.
72 */
Paul Burton4edf00a2016-05-06 14:36:23 +010073static unsigned long asid_version_mask(unsigned int cpu)
74{
75 unsigned long asid_mask = cpu_asid_mask(&cpu_data[cpu]);
76
77 return ~(asid_mask | (asid_mask - 1));
78}
79
80static unsigned long asid_first_version(unsigned int cpu)
81{
82 return ~asid_version_mask(cpu) + 1;
83}
84
85#define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
86#define asid_cache(cpu) (cpu_data[cpu].asid_cache)
87#define cpu_asid(cpu, mm) \
88 (cpu_context((cpu), (mm)) & cpu_asid_mask(&cpu_data[cpu]))
89
90static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
91{
92}
93
David Daney48c4ac92013-05-13 13:56:44 -070094
Ralf Baechle384740d2008-09-16 19:48:51 +020095/* Normal, classic MIPS get_new_mmu_context */
96static inline void
97get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
98{
Sanjay Lalf9afbd42012-11-21 18:34:11 -080099 extern void kvm_local_flush_tlb_all(void);
Ralf Baechle384740d2008-09-16 19:48:51 +0200100 unsigned long asid = asid_cache(cpu);
101
Paul Burton4edf00a2016-05-06 14:36:23 +0100102 if (!((asid += cpu_asid_inc()) & cpu_asid_mask(&cpu_data[cpu]))) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200103 if (cpu_has_vtag_icache)
104 flush_icache_all();
Markos Chandrasd4149762013-06-10 12:16:16 +0000105#ifdef CONFIG_KVM
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800106 kvm_local_flush_tlb_all(); /* start new asid cycle */
107#else
Ralf Baechle384740d2008-09-16 19:48:51 +0200108 local_flush_tlb_all(); /* start new asid cycle */
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800109#endif
Ralf Baechle384740d2008-09-16 19:48:51 +0200110 if (!asid) /* fix version if needed */
Paul Burton4edf00a2016-05-06 14:36:23 +0100111 asid = asid_first_version(cpu);
Ralf Baechle384740d2008-09-16 19:48:51 +0200112 }
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800113
Ralf Baechle384740d2008-09-16 19:48:51 +0200114 cpu_context(cpu, mm) = asid_cache(cpu) = asid;
115}
116
Ralf Baechle384740d2008-09-16 19:48:51 +0200117/*
118 * Initialize the context related info for a new mm_struct
119 * instance.
120 */
121static inline int
122init_new_context(struct task_struct *tsk, struct mm_struct *mm)
123{
124 int i;
125
Huacai Chen22478672013-03-17 11:50:14 +0000126 for_each_possible_cpu(i)
Ralf Baechle384740d2008-09-16 19:48:51 +0200127 cpu_context(i, mm) = 0;
128
Paul Burton97915542015-01-08 12:17:37 +0000129 atomic_set(&mm->context.fp_mode_switching, 0);
130
Ralf Baechle384740d2008-09-16 19:48:51 +0200131 return 0;
132}
133
134static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
Ralf Baechle70342282013-01-22 12:59:30 +0100135 struct task_struct *tsk)
Ralf Baechle384740d2008-09-16 19:48:51 +0200136{
137 unsigned int cpu = smp_processor_id();
138 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200139 local_irq_save(flags);
Ralf Baechle384740d2008-09-16 19:48:51 +0200140
Markos Chandrased4cbc82015-01-26 13:04:33 +0000141 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200142 /* Check if our ASID is of an older version and thus invalid */
Paul Burton4edf00a2016-05-06 14:36:23 +0100143 if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & asid_version_mask(cpu))
Ralf Baechle384740d2008-09-16 19:48:51 +0200144 get_new_mmu_context(next, cpu);
Ralf Baechled30cecb2009-05-27 17:29:37 +0100145 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200146 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
147
148 /*
149 * Mark current->active_mm as not "active" anymore.
150 * We don't want to mislead possible IPI tlb flush routines.
151 */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600152 cpumask_clear_cpu(cpu, mm_cpumask(prev));
153 cpumask_set_cpu(cpu, mm_cpumask(next));
Markos Chandrased4cbc82015-01-26 13:04:33 +0000154 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200155
156 local_irq_restore(flags);
157}
158
159/*
160 * Destroy context related info for an mm_struct that is about
161 * to be put to rest.
162 */
163static inline void destroy_context(struct mm_struct *mm)
164{
165}
166
167#define deactivate_mm(tsk, mm) do { } while (0)
168
169/*
170 * After we have set current->mm to a new value, this activates
171 * the context for the new mm so we see the new mappings.
172 */
173static inline void
174activate_mm(struct mm_struct *prev, struct mm_struct *next)
175{
176 unsigned long flags;
177 unsigned int cpu = smp_processor_id();
178
Ralf Baechle384740d2008-09-16 19:48:51 +0200179 local_irq_save(flags);
180
Markos Chandrased4cbc82015-01-26 13:04:33 +0000181 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200182 /* Unconditionally get a new ASID. */
183 get_new_mmu_context(next, cpu);
184
Ralf Baechled30cecb2009-05-27 17:29:37 +0100185 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200186 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
187
188 /* mark mmu ownership change */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600189 cpumask_clear_cpu(cpu, mm_cpumask(prev));
190 cpumask_set_cpu(cpu, mm_cpumask(next));
Markos Chandrased4cbc82015-01-26 13:04:33 +0000191 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200192
193 local_irq_restore(flags);
194}
195
196/*
197 * If mm is currently active_mm, we can't really drop it. Instead,
198 * we will get a new one for it.
199 */
200static inline void
201drop_mmu_context(struct mm_struct *mm, unsigned cpu)
202{
203 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200204
205 local_irq_save(flags);
Markos Chandrased4cbc82015-01-26 13:04:33 +0000206 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200207
Rusty Russell55b8cab2009-09-24 09:34:50 -0600208 if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200209 get_new_mmu_context(mm, cpu);
Ralf Baechle384740d2008-09-16 19:48:51 +0200210 write_c0_entryhi(cpu_asid(cpu, mm));
Ralf Baechle384740d2008-09-16 19:48:51 +0200211 } else {
212 /* will get a new context next time */
Ralf Baechle384740d2008-09-16 19:48:51 +0200213 cpu_context(cpu, mm) = 0;
Ralf Baechle384740d2008-09-16 19:48:51 +0200214 }
Markos Chandrased4cbc82015-01-26 13:04:33 +0000215 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200216 local_irq_restore(flags);
217}
218
219#endif /* _ASM_MMU_CONTEXT_H */