blob: 379b5111ac6b904915086e735b9502855cb04f3d [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01007#include <linux/sched.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +01009#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020010#include <linux/seq_file.h>
11#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090012#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090013#include <linux/percpu.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090014#include <linux/gfp.h>
Matthieu Castet5bd5a452010-11-16 22:31:26 +010015#include <linux/pci.h>
Stephen Rothwelld6472302015-06-02 19:01:38 +100016#include <linux/vmalloc.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010017
Thomas Gleixner950f9d92008-01-30 13:34:06 +010018#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/processor.h>
20#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080021#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080022#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010023#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010025#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070026#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Ingo Molnar9df84992008-02-04 16:48:09 +010028/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010031struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080032 unsigned long *vaddr;
Borislav Petkov0fd64c22013-10-31 17:25:00 +010033 pgd_t *pgd;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010034 pgprot_t mask_set;
35 pgprot_t mask_clr;
Matt Fleming74256372016-01-29 11:36:10 +000036 unsigned long numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080037 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010038 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010039 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080040 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070041 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010042};
43
Suresh Siddhaad5ca552008-09-23 14:00:42 -070044/*
45 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
46 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
47 * entries change the page attribute in parallel to some other cpu
48 * splitting a large page entry along with changing the attribute.
49 */
50static DEFINE_SPINLOCK(cpa_lock);
51
Shaohua Lid75586a2008-08-21 10:46:06 +080052#define CPA_FLUSHTLB 1
53#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070054#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080055
Thomas Gleixner65280e62008-05-05 16:35:21 +020056#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020057static unsigned long direct_pages_count[PG_LEVEL_NUM];
58
Thomas Gleixner65280e62008-05-05 16:35:21 +020059void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020060{
Andi Kleence0c0e52008-05-02 11:46:49 +020061 /* Protect against CPA */
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080062 spin_lock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020063 direct_pages_count[level] += pages;
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080064 spin_unlock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020065}
66
Thomas Gleixner65280e62008-05-05 16:35:21 +020067static void split_page_count(int level)
68{
Dave Jonesc9e0d392016-01-11 12:04:28 -050069 if (direct_pages_count[level] == 0)
70 return;
71
Thomas Gleixner65280e62008-05-05 16:35:21 +020072 direct_pages_count[level]--;
73 direct_pages_count[level - 1] += PTRS_PER_PTE;
74}
75
Alexey Dobriyane1759c22008-10-15 23:50:22 +040076void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020077{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000078 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010079 direct_pages_count[PG_LEVEL_4K] << 2);
80#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_2M] << 11);
83#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000084 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 direct_pages_count[PG_LEVEL_2M] << 12);
86#endif
Hugh Dickinsa06de632008-08-15 13:58:32 +010087 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000088 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010089 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020090}
91#else
92static inline void split_page_count(int level) { }
93#endif
94
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010095#ifdef CONFIG_X86_64
96
97static inline unsigned long highmap_start_pfn(void)
98{
Alexander Duyckfc8d7822012-11-16 13:57:13 -080099 return __pa_symbol(_text) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100100}
101
102static inline unsigned long highmap_end_pfn(void)
103{
Thomas Garnier4ff53082016-06-15 12:05:45 -0700104 /* Do not reference physical address outside the kernel. */
105 return __pa_symbol(roundup(_brk_end, PMD_SIZE) - 1) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100106}
107
108#endif
109
Arjan van de Vened724be2008-01-30 13:34:04 +0100110static inline int
111within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100112{
Arjan van de Vened724be2008-01-30 13:34:04 +0100113 return addr >= start && addr < end;
114}
115
Thomas Garnier4ff53082016-06-15 12:05:45 -0700116static inline int
117within_inclusive(unsigned long addr, unsigned long start, unsigned long end)
118{
119 return addr >= start && addr <= end;
120}
121
Arjan van de Vened724be2008-01-30 13:34:04 +0100122/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100123 * Flushing functions
124 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100125
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100126/**
127 * clflush_cache_range - flush a cache range with clflush
Wanpeng Li9efc31b2012-06-10 10:50:52 +0800128 * @vaddr: virtual start address
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100129 * @size: number of bytes to flush
130 *
Ross Zwisler8b80fd82014-02-26 12:06:50 -0700131 * clflushopt is an unordered instruction which needs fencing with mfence or
132 * sfence to avoid ordering issues.
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100133 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100134void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100135{
Chris Wilson1f1a89a2016-01-08 09:55:33 +0000136 const unsigned long clflush_size = boot_cpu_data.x86_clflush_size;
137 void *p = (void *)((unsigned long)vaddr & ~(clflush_size - 1));
Ross Zwisler6c434d62015-05-11 10:15:49 +0200138 void *vend = vaddr + size;
Chris Wilson1f1a89a2016-01-08 09:55:33 +0000139
140 if (p >= vend)
141 return;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100142
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100143 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100144
Chris Wilson1f1a89a2016-01-08 09:55:33 +0000145 for (; p < vend; p += clflush_size)
Ross Zwisler6c434d62015-05-11 10:15:49 +0200146 clflushopt(p);
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100147
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100148 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100149}
Eric Anholte517a5e2009-09-10 17:48:48 -0700150EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100151
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100152static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100153{
Andi Kleen6bb83832008-02-04 16:48:06 +0100154 unsigned long cache = (unsigned long)arg;
155
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100156 /*
157 * Flush all to work around Errata in early athlons regarding
158 * large page flushing.
159 */
160 __flush_tlb_all();
161
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700162 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100163 wbinvd();
164}
165
Andi Kleen6bb83832008-02-04 16:48:06 +0100166static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100167{
168 BUG_ON(irqs_disabled());
169
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200170 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100171}
172
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100173static void __cpa_flush_range(void *arg)
174{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100175 /*
176 * We could optimize that further and do individual per page
177 * tlb invalidates for a low number of pages. Caveat: we must
178 * flush the high aliases on 64bit as well.
179 */
180 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100181}
182
Andi Kleen6bb83832008-02-04 16:48:06 +0100183static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100184{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100185 unsigned int i, level;
186 unsigned long addr;
187
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100188 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100189 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100190
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200191 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100192
Andi Kleen6bb83832008-02-04 16:48:06 +0100193 if (!cache)
194 return;
195
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100196 /*
197 * We only need to flush on one CPU,
198 * clflush is a MESI-coherent instruction that
199 * will cause all other CPUs to flush the same
200 * cachelines:
201 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100202 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
203 pte_t *pte = lookup_address(addr, &level);
204
205 /*
206 * Only flush present addresses:
207 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100208 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100209 clflush_cache_range((void *) addr, PAGE_SIZE);
210 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100211}
212
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700213static void cpa_flush_array(unsigned long *start, int numpages, int cache,
214 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800215{
216 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700217 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800218
219 BUG_ON(irqs_disabled());
220
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700221 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800222
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700223 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800224 return;
225
Shaohua Lid75586a2008-08-21 10:46:06 +0800226 /*
227 * We only need to flush on one CPU,
228 * clflush is a MESI-coherent instruction that
229 * will cause all other CPUs to flush the same
230 * cachelines:
231 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700232 for (i = 0; i < numpages; i++) {
233 unsigned long addr;
234 pte_t *pte;
235
236 if (in_flags & CPA_PAGES_ARRAY)
237 addr = (unsigned long)page_address(pages[i]);
238 else
239 addr = start[i];
240
241 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800242
243 /*
244 * Only flush present addresses:
245 */
246 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700247 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800248 }
249}
250
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100251/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100252 * Certain areas of memory on x86 require very specific protection flags,
253 * for example the BIOS area or kernel text. Callers don't always get this
254 * right (again, ioremap() on BIOS memory is not uncommon) so this function
255 * checks and fixes these known static required protection bits.
256 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100257static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
258 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100259{
260 pgprot_t forbidden = __pgprot(0);
261
Ingo Molnar687c4822008-01-30 13:34:04 +0100262 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100263 * The BIOS area between 640k and 1Mb needs to be executable for
264 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100265 */
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100266#ifdef CONFIG_PCI_BIOS
267 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100268 pgprot_val(forbidden) |= _PAGE_NX;
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100269#endif
Arjan van de Vened724be2008-01-30 13:34:04 +0100270
271 /*
272 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100273 * Does not cover __inittext since that is gone later on. On
274 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100275 */
276 if (within(address, (unsigned long)_text, (unsigned long)_etext))
277 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100278
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100279 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100280 * The .rodata section needs to be read-only. Using the pfn
281 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100282 */
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800283 if (within(pfn, __pa_symbol(__start_rodata) >> PAGE_SHIFT,
284 __pa_symbol(__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100285 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100286
Kees Cook9ccaf772016-02-17 14:41:14 -0800287#if defined(CONFIG_X86_64)
Suresh Siddha74e08172009-10-14 14:46:56 -0700288 /*
Suresh Siddha502f6602009-10-28 18:46:56 -0800289 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
290 * kernel text mappings for the large page aligned text, rodata sections
291 * will be always read-only. For the kernel identity mappings covering
292 * the holes caused by this alignment can be anything that user asks.
Suresh Siddha74e08172009-10-14 14:46:56 -0700293 *
294 * This will preserve the large page mappings for kernel text/data
295 * at no extra cost.
296 */
Suresh Siddha502f6602009-10-28 18:46:56 -0800297 if (kernel_set_to_readonly &&
298 within(address, (unsigned long)_text,
Suresh Siddha281ff332010-02-18 11:51:40 -0800299 (unsigned long)__end_rodata_hpage_align)) {
300 unsigned int level;
301
302 /*
303 * Don't enforce the !RW mapping for the kernel text mapping,
304 * if the current mapping is already using small page mapping.
305 * No need to work hard to preserve large page mappings in this
306 * case.
307 *
308 * This also fixes the Linux Xen paravirt guest boot failure
309 * (because of unexpected read-only mappings for kernel identity
310 * mappings). In this paravirt guest case, the kernel text
311 * mapping and the kernel identity mapping share the same
312 * page-table pages. Thus we can't really use different
313 * protections for the kernel text and identity mappings. Also,
314 * these shared mappings are made of small page mappings.
315 * Thus this don't enforce !RW mapping for small page kernel
316 * text mapping logic will help Linux Xen parvirt guest boot
Lucas De Marchi0d2eb442011-03-17 16:24:16 -0300317 * as well.
Suresh Siddha281ff332010-02-18 11:51:40 -0800318 */
319 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
320 pgprot_val(forbidden) |= _PAGE_RW;
321 }
Suresh Siddha74e08172009-10-14 14:46:56 -0700322#endif
323
Arjan van de Vened724be2008-01-30 13:34:04 +0100324 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100325
326 return prot;
327}
328
Matt Fleming426e34c2013-12-06 21:13:04 +0000329/*
330 * Lookup the page table entry for a virtual address in a specific pgd.
331 * Return a pointer to the entry and the level of the mapping.
332 */
333pte_t *lookup_address_in_pgd(pgd_t *pgd, unsigned long address,
334 unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100335{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 pud_t *pud;
337 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100338
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100339 *level = PG_LEVEL_NONE;
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 if (pgd_none(*pgd))
342 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 pud = pud_offset(pgd, address);
345 if (pud_none(*pud))
346 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100347
348 *level = PG_LEVEL_1G;
349 if (pud_large(*pud) || !pud_present(*pud))
350 return (pte_t *)pud;
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 pmd = pmd_offset(pud, address);
353 if (pmd_none(*pmd))
354 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100355
356 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100357 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100360 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100361
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100362 return pte_offset_kernel(pmd, address);
363}
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100364
365/*
366 * Lookup the page table entry for a virtual address. Return a pointer
367 * to the entry and the level of the mapping.
368 *
369 * Note: We return pud and pmd either when the entry is marked large
370 * or when the present bit is not set. Otherwise we would return a
371 * pointer to a nonexisting mapping.
372 */
373pte_t *lookup_address(unsigned long address, unsigned int *level)
374{
Matt Fleming426e34c2013-12-06 21:13:04 +0000375 return lookup_address_in_pgd(pgd_offset_k(address), address, level);
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100376}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200377EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100378
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100379static pte_t *_lookup_address_cpa(struct cpa_data *cpa, unsigned long address,
380 unsigned int *level)
381{
382 if (cpa->pgd)
Matt Fleming426e34c2013-12-06 21:13:04 +0000383 return lookup_address_in_pgd(cpa->pgd + pgd_index(address),
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100384 address, level);
385
386 return lookup_address(address, level);
387}
388
Ingo Molnar9df84992008-02-04 16:48:09 +0100389/*
Juergen Gross792230c2014-11-28 11:53:56 +0100390 * Lookup the PMD entry for a virtual address. Return a pointer to the entry
391 * or NULL if not present.
392 */
393pmd_t *lookup_pmd_address(unsigned long address)
394{
395 pgd_t *pgd;
396 pud_t *pud;
397
398 pgd = pgd_offset_k(address);
399 if (pgd_none(*pgd))
400 return NULL;
401
402 pud = pud_offset(pgd, address);
403 if (pud_none(*pud) || pud_large(*pud) || !pud_present(*pud))
404 return NULL;
405
406 return pmd_offset(pud, address);
407}
408
409/*
Dave Hansend7656532013-01-22 13:24:33 -0800410 * This is necessary because __pa() does not work on some
411 * kinds of memory, like vmalloc() or the alloc_remap()
412 * areas on 32-bit NUMA systems. The percpu areas can
413 * end up in this kind of memory, for instance.
414 *
415 * This could be optimized, but it is only intended to be
416 * used at inititalization time, and keeping it
417 * unoptimized should increase the testing coverage for
418 * the more obscure platforms.
419 */
420phys_addr_t slow_virt_to_phys(void *__virt_addr)
421{
422 unsigned long virt_addr = (unsigned long)__virt_addr;
Dexuan Cuibf70e552016-02-25 01:58:12 -0800423 phys_addr_t phys_addr;
424 unsigned long offset;
Dave Hansend7656532013-01-22 13:24:33 -0800425 enum pg_level level;
Dave Hansend7656532013-01-22 13:24:33 -0800426 pte_t *pte;
427
428 pte = lookup_address(virt_addr, &level);
429 BUG_ON(!pte);
Toshi Kani34437e62015-09-17 12:24:20 -0600430
Dexuan Cuibf70e552016-02-25 01:58:12 -0800431 /*
432 * pXX_pfn() returns unsigned long, which must be cast to phys_addr_t
433 * before being left-shifted PAGE_SHIFT bits -- this trick is to
434 * make 32-PAE kernel work correctly.
435 */
Toshi Kani34437e62015-09-17 12:24:20 -0600436 switch (level) {
437 case PG_LEVEL_1G:
Dexuan Cuibf70e552016-02-25 01:58:12 -0800438 phys_addr = (phys_addr_t)pud_pfn(*(pud_t *)pte) << PAGE_SHIFT;
Toshi Kani34437e62015-09-17 12:24:20 -0600439 offset = virt_addr & ~PUD_PAGE_MASK;
440 break;
441 case PG_LEVEL_2M:
Dexuan Cuibf70e552016-02-25 01:58:12 -0800442 phys_addr = (phys_addr_t)pmd_pfn(*(pmd_t *)pte) << PAGE_SHIFT;
Toshi Kani34437e62015-09-17 12:24:20 -0600443 offset = virt_addr & ~PMD_PAGE_MASK;
444 break;
445 default:
Dexuan Cuibf70e552016-02-25 01:58:12 -0800446 phys_addr = (phys_addr_t)pte_pfn(*pte) << PAGE_SHIFT;
Toshi Kani34437e62015-09-17 12:24:20 -0600447 offset = virt_addr & ~PAGE_MASK;
448 }
449
450 return (phys_addr_t)(phys_addr | offset);
Dave Hansend7656532013-01-22 13:24:33 -0800451}
452EXPORT_SYMBOL_GPL(slow_virt_to_phys);
453
454/*
Ingo Molnar9df84992008-02-04 16:48:09 +0100455 * Set the new pmd in all the pgds we know about:
456 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100457static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100458{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100459 /* change init_mm */
460 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100461#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100462 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100463 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100465 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100466 pgd_t *pgd;
467 pud_t *pud;
468 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100469
Ingo Molnar44af6c42008-01-30 13:34:03 +0100470 pgd = (pgd_t *)page_address(page) + pgd_index(address);
471 pud = pud_offset(pgd, address);
472 pmd = pmd_offset(pud, address);
473 set_pte_atomic((pte_t *)pmd, pte);
474 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100476#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477}
478
Ingo Molnar9df84992008-02-04 16:48:09 +0100479static int
480try_preserve_large_page(pte_t *kpte, unsigned long address,
481 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100482{
Toshi Kani3a191092015-09-17 12:24:22 -0600483 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn, old_pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100484 pte_t new_pte, old_pte, *tmp;
matthieu castet64edc8e2010-11-16 22:30:27 +0100485 pgprot_t old_prot, new_prot, req_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100486 int i, do_split = 1;
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800487 enum pg_level level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100488
Andi Kleenc9caa022008-03-12 03:53:29 +0100489 if (cpa->force_split)
490 return 1;
491
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800492 spin_lock(&pgd_lock);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100493 /*
494 * Check for races, another CPU might have split this page
495 * up already:
496 */
Borislav Petkov82f07122013-10-31 17:25:07 +0100497 tmp = _lookup_address_cpa(cpa, address, &level);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100498 if (tmp != kpte)
499 goto out_unlock;
500
501 switch (level) {
502 case PG_LEVEL_2M:
Toshi Kani3a191092015-09-17 12:24:22 -0600503 old_prot = pmd_pgprot(*(pmd_t *)kpte);
504 old_pfn = pmd_pfn(*(pmd_t *)kpte);
505 break;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100506 case PG_LEVEL_1G:
Toshi Kani3a191092015-09-17 12:24:22 -0600507 old_prot = pud_pgprot(*(pud_t *)kpte);
508 old_pfn = pud_pfn(*(pud_t *)kpte);
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800509 break;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100510 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100511 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100512 goto out_unlock;
513 }
514
Toshi Kani3a191092015-09-17 12:24:22 -0600515 psize = page_level_size(level);
516 pmask = page_level_mask(level);
517
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100518 /*
519 * Calculate the number of pages, which fit into this large
520 * page starting at address:
521 */
522 nextpage_addr = (address + psize) & pmask;
523 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100524 if (numpages < cpa->numpages)
525 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100526
527 /*
528 * We are safe now. Check whether the new pgprot is the same:
Juergen Grossf5b28312014-11-03 14:02:02 +0100529 * Convert protection attributes to 4k-format, as cpa->mask* are set
530 * up accordingly.
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100531 */
532 old_pte = *kpte;
Toshi Kani55696b12015-09-17 12:24:24 -0600533 req_prot = pgprot_large_2_4k(old_prot);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100534
matthieu castet64edc8e2010-11-16 22:30:27 +0100535 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
536 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100537
538 /*
Juergen Grossf5b28312014-11-03 14:02:02 +0100539 * req_prot is in format of 4k pages. It must be converted to large
540 * page format: the caching mode includes the PAT bit located at
541 * different bit positions in the two formats.
542 */
543 req_prot = pgprot_4k_2_large(req_prot);
544
545 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800546 * Set the PSE and GLOBAL flags only if the PRESENT flag is
547 * set otherwise pmd_present/pmd_huge will return true even on
548 * a non present pmd. The canon_pgprot will clear _PAGE_GLOBAL
549 * for the ancient hardware that doesn't support it.
550 */
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200551 if (pgprot_val(req_prot) & _PAGE_PRESENT)
552 pgprot_val(req_prot) |= _PAGE_PSE | _PAGE_GLOBAL;
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800553 else
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200554 pgprot_val(req_prot) &= ~(_PAGE_PSE | _PAGE_GLOBAL);
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800555
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200556 req_prot = canon_pgprot(req_prot);
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800557
558 /*
Toshi Kani3a191092015-09-17 12:24:22 -0600559 * old_pfn points to the large page base pfn. So we need
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100560 * to add the offset of the virtual address:
561 */
Toshi Kani3a191092015-09-17 12:24:22 -0600562 pfn = old_pfn + ((address & (psize - 1)) >> PAGE_SHIFT);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100563 cpa->pfn = pfn;
564
matthieu castet64edc8e2010-11-16 22:30:27 +0100565 new_prot = static_protections(req_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100566
567 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100568 * We need to check the full range, whether
569 * static_protection() requires a different pgprot for one of
570 * the pages in the range we try to preserve:
571 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100572 addr = address & pmask;
Toshi Kani3a191092015-09-17 12:24:22 -0600573 pfn = old_pfn;
matthieu castet64edc8e2010-11-16 22:30:27 +0100574 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
575 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100576
577 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
578 goto out_unlock;
579 }
580
581 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100582 * If there are no changes, return. maxpages has been updated
583 * above:
584 */
585 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100586 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100587 goto out_unlock;
588 }
589
590 /*
591 * We need to change the attributes. Check, whether we can
592 * change the large page in one go. We request a split, when
593 * the address is not aligned and the number of pages is
594 * smaller than the number of pages in the large page. Note
595 * that we limited the number of possible pages already to
596 * the number of pages in the large page.
597 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100598 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100599 /*
600 * The address is aligned and the number of pages
601 * covers the full page.
602 */
Toshi Kani3a191092015-09-17 12:24:22 -0600603 new_pte = pfn_pte(old_pfn, new_prot);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100604 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800605 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100606 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100607 }
608
609out_unlock:
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800610 spin_unlock(&pgd_lock);
Ingo Molnar9df84992008-02-04 16:48:09 +0100611
Ingo Molnarbeaff632008-02-04 16:48:09 +0100612 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100613}
614
Borislav Petkov59528862013-03-21 18:16:57 +0100615static int
Borislav Petkov82f07122013-10-31 17:25:07 +0100616__split_large_page(struct cpa_data *cpa, pte_t *kpte, unsigned long address,
617 struct page *base)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100618{
Borislav Petkov59528862013-03-21 18:16:57 +0100619 pte_t *pbase = (pte_t *)page_address(base);
Toshi Kanid551aaa2015-09-17 12:24:23 -0600620 unsigned long ref_pfn, pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100621 unsigned int i, level;
Wen Congyangae9aae92013-02-22 16:33:04 -0800622 pte_t *tmp;
Ingo Molnar9df84992008-02-04 16:48:09 +0100623 pgprot_t ref_prot;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100624
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800625 spin_lock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100626 /*
627 * Check for races, another CPU might have split this page
628 * up for us already:
629 */
Borislav Petkov82f07122013-10-31 17:25:07 +0100630 tmp = _lookup_address_cpa(cpa, address, &level);
Wen Congyangae9aae92013-02-22 16:33:04 -0800631 if (tmp != kpte) {
632 spin_unlock(&pgd_lock);
633 return 1;
634 }
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100635
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700636 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Juergen Grossf5b28312014-11-03 14:02:02 +0100637
Toshi Kanid551aaa2015-09-17 12:24:23 -0600638 switch (level) {
639 case PG_LEVEL_2M:
640 ref_prot = pmd_pgprot(*(pmd_t *)kpte);
641 /* clear PSE and promote PAT bit to correct position */
Juergen Grossf5b28312014-11-03 14:02:02 +0100642 ref_prot = pgprot_large_2_4k(ref_prot);
Toshi Kanid551aaa2015-09-17 12:24:23 -0600643 ref_pfn = pmd_pfn(*(pmd_t *)kpte);
644 break;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100645
Toshi Kanid551aaa2015-09-17 12:24:23 -0600646 case PG_LEVEL_1G:
647 ref_prot = pud_pgprot(*(pud_t *)kpte);
648 ref_pfn = pud_pfn(*(pud_t *)kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100649 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
Toshi Kanid551aaa2015-09-17 12:24:23 -0600650
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800651 /*
Toshi Kanid551aaa2015-09-17 12:24:23 -0600652 * Clear the PSE flags if the PRESENT flag is not set
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800653 * otherwise pmd_present/pmd_huge will return true
654 * even on a non present pmd.
655 */
Toshi Kanid551aaa2015-09-17 12:24:23 -0600656 if (!(pgprot_val(ref_prot) & _PAGE_PRESENT))
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800657 pgprot_val(ref_prot) &= ~_PAGE_PSE;
Toshi Kanid551aaa2015-09-17 12:24:23 -0600658 break;
659
660 default:
661 spin_unlock(&pgd_lock);
662 return 1;
Andi Kleenf07333f2008-02-04 16:48:09 +0100663 }
Andi Kleenf07333f2008-02-04 16:48:09 +0100664
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100665 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800666 * Set the GLOBAL flags only if the PRESENT flag is set
667 * otherwise pmd/pte_present will return true even on a non
668 * present pmd/pte. The canon_pgprot will clear _PAGE_GLOBAL
669 * for the ancient hardware that doesn't support it.
670 */
671 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
672 pgprot_val(ref_prot) |= _PAGE_GLOBAL;
673 else
674 pgprot_val(ref_prot) &= ~_PAGE_GLOBAL;
675
676 /*
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100677 * Get the target pfn from the original entry:
678 */
Toshi Kanid551aaa2015-09-17 12:24:23 -0600679 pfn = ref_pfn;
Andi Kleenf07333f2008-02-04 16:48:09 +0100680 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800681 set_pte(&pbase[i], pfn_pte(pfn, canon_pgprot(ref_prot)));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100682
Sai Praneeth2c66e24d2015-10-16 16:20:27 -0700683 if (virt_addr_valid(address)) {
684 unsigned long pfn = PFN_DOWN(__pa(address));
685
686 if (pfn_range_is_mapped(pfn, pfn + 1))
687 split_page_count(level);
688 }
Yinghai Luf361a452008-07-10 20:38:26 -0700689
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100690 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100691 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100692 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100693 * We use the standard kernel pagetable protections for the new
694 * pagetable protections, the actual ptes set above control the
695 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100696 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100697 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100698
699 /*
700 * Intel Atom errata AAH41 workaround.
701 *
702 * The real fix should be in hw or in a microcode update, but
703 * we also probabilistically try to reduce the window of having
704 * a large TLB mixed with 4K TLBs while instruction fetches are
705 * going on.
706 */
707 __flush_tlb_all();
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800708 spin_unlock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100709
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100710 return 0;
711}
712
Borislav Petkov82f07122013-10-31 17:25:07 +0100713static int split_large_page(struct cpa_data *cpa, pte_t *kpte,
714 unsigned long address)
Wen Congyangae9aae92013-02-22 16:33:04 -0800715{
Wen Congyangae9aae92013-02-22 16:33:04 -0800716 struct page *base;
717
Christian Borntraeger288cf3c2016-03-15 14:57:33 -0700718 if (!debug_pagealloc_enabled())
Wen Congyangae9aae92013-02-22 16:33:04 -0800719 spin_unlock(&cpa_lock);
720 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
Christian Borntraeger288cf3c2016-03-15 14:57:33 -0700721 if (!debug_pagealloc_enabled())
Wen Congyangae9aae92013-02-22 16:33:04 -0800722 spin_lock(&cpa_lock);
723 if (!base)
724 return -ENOMEM;
725
Borislav Petkov82f07122013-10-31 17:25:07 +0100726 if (__split_large_page(cpa, kpte, address, base))
Wen Congyangae9aae92013-02-22 16:33:04 -0800727 __free_page(base);
728
729 return 0;
730}
731
Borislav Petkov52a628f2013-10-31 17:25:06 +0100732static bool try_to_free_pte_page(pte_t *pte)
733{
734 int i;
735
736 for (i = 0; i < PTRS_PER_PTE; i++)
737 if (!pte_none(pte[i]))
738 return false;
739
740 free_page((unsigned long)pte);
741 return true;
742}
743
744static bool try_to_free_pmd_page(pmd_t *pmd)
745{
746 int i;
747
748 for (i = 0; i < PTRS_PER_PMD; i++)
749 if (!pmd_none(pmd[i]))
750 return false;
751
752 free_page((unsigned long)pmd);
753 return true;
754}
755
Borislav Petkov42a54772014-01-18 12:48:16 +0100756static bool try_to_free_pud_page(pud_t *pud)
757{
758 int i;
759
760 for (i = 0; i < PTRS_PER_PUD; i++)
761 if (!pud_none(pud[i]))
762 return false;
763
764 free_page((unsigned long)pud);
765 return true;
766}
767
Borislav Petkov52a628f2013-10-31 17:25:06 +0100768static bool unmap_pte_range(pmd_t *pmd, unsigned long start, unsigned long end)
769{
770 pte_t *pte = pte_offset_kernel(pmd, start);
771
772 while (start < end) {
773 set_pte(pte, __pte(0));
774
775 start += PAGE_SIZE;
776 pte++;
777 }
778
779 if (try_to_free_pte_page((pte_t *)pmd_page_vaddr(*pmd))) {
780 pmd_clear(pmd);
781 return true;
782 }
783 return false;
784}
785
786static void __unmap_pmd_range(pud_t *pud, pmd_t *pmd,
787 unsigned long start, unsigned long end)
788{
789 if (unmap_pte_range(pmd, start, end))
790 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
791 pud_clear(pud);
792}
793
794static void unmap_pmd_range(pud_t *pud, unsigned long start, unsigned long end)
795{
796 pmd_t *pmd = pmd_offset(pud, start);
797
798 /*
799 * Not on a 2MB page boundary?
800 */
801 if (start & (PMD_SIZE - 1)) {
802 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
803 unsigned long pre_end = min_t(unsigned long, end, next_page);
804
805 __unmap_pmd_range(pud, pmd, start, pre_end);
806
807 start = pre_end;
808 pmd++;
809 }
810
811 /*
812 * Try to unmap in 2M chunks.
813 */
814 while (end - start >= PMD_SIZE) {
815 if (pmd_large(*pmd))
816 pmd_clear(pmd);
817 else
818 __unmap_pmd_range(pud, pmd, start, start + PMD_SIZE);
819
820 start += PMD_SIZE;
821 pmd++;
822 }
823
824 /*
825 * 4K leftovers?
826 */
827 if (start < end)
828 return __unmap_pmd_range(pud, pmd, start, end);
829
830 /*
831 * Try again to free the PMD page if haven't succeeded above.
832 */
833 if (!pud_none(*pud))
834 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
835 pud_clear(pud);
836}
Borislav Petkov0bb8aee2013-10-31 17:25:05 +0100837
838static void unmap_pud_range(pgd_t *pgd, unsigned long start, unsigned long end)
839{
840 pud_t *pud = pud_offset(pgd, start);
841
842 /*
843 * Not on a GB page boundary?
844 */
845 if (start & (PUD_SIZE - 1)) {
846 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
847 unsigned long pre_end = min_t(unsigned long, end, next_page);
848
849 unmap_pmd_range(pud, start, pre_end);
850
851 start = pre_end;
852 pud++;
853 }
854
855 /*
856 * Try to unmap in 1G chunks?
857 */
858 while (end - start >= PUD_SIZE) {
859
860 if (pud_large(*pud))
861 pud_clear(pud);
862 else
863 unmap_pmd_range(pud, start, start + PUD_SIZE);
864
865 start += PUD_SIZE;
866 pud++;
867 }
868
869 /*
870 * 2M leftovers?
871 */
872 if (start < end)
873 unmap_pmd_range(pud, start, end);
874
875 /*
876 * No need to try to free the PUD page because we'll free it in
877 * populate_pgd's error path
878 */
879}
880
Borislav Petkov42a54772014-01-18 12:48:16 +0100881static void unmap_pgd_range(pgd_t *root, unsigned long addr, unsigned long end)
882{
883 pgd_t *pgd_entry = root + pgd_index(addr);
884
885 unmap_pud_range(pgd_entry, addr, end);
886
887 if (try_to_free_pud_page((pud_t *)pgd_page_vaddr(*pgd_entry)))
888 pgd_clear(pgd_entry);
889}
890
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100891static int alloc_pte_page(pmd_t *pmd)
892{
893 pte_t *pte = (pte_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
894 if (!pte)
895 return -1;
896
897 set_pmd(pmd, __pmd(__pa(pte) | _KERNPG_TABLE));
898 return 0;
899}
900
Borislav Petkov4b235382013-10-31 17:25:02 +0100901static int alloc_pmd_page(pud_t *pud)
902{
903 pmd_t *pmd = (pmd_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
904 if (!pmd)
905 return -1;
906
907 set_pud(pud, __pud(__pa(pmd) | _KERNPG_TABLE));
908 return 0;
909}
910
Borislav Petkovc6b6f362013-10-31 17:25:04 +0100911static void populate_pte(struct cpa_data *cpa,
912 unsigned long start, unsigned long end,
913 unsigned num_pages, pmd_t *pmd, pgprot_t pgprot)
914{
915 pte_t *pte;
916
917 pte = pte_offset_kernel(pmd, start);
918
Sai Praneeth3976301502016-02-17 12:35:56 +0000919 /*
920 * Set the GLOBAL flags only if the PRESENT flag is
921 * set otherwise pte_present will return true even on
922 * a non present pte. The canon_pgprot will clear
923 * _PAGE_GLOBAL for the ancient hardware that doesn't
924 * support it.
925 */
926 if (pgprot_val(pgprot) & _PAGE_PRESENT)
927 pgprot_val(pgprot) |= _PAGE_GLOBAL;
928 else
929 pgprot_val(pgprot) &= ~_PAGE_GLOBAL;
930
931 pgprot = canon_pgprot(pgprot);
932
Borislav Petkovc6b6f362013-10-31 17:25:04 +0100933 while (num_pages-- && start < end) {
Matt Flemingedc3b912015-11-27 21:09:31 +0000934 set_pte(pte, pfn_pte(cpa->pfn, pgprot));
Borislav Petkovc6b6f362013-10-31 17:25:04 +0100935
936 start += PAGE_SIZE;
Matt Flemingedc3b912015-11-27 21:09:31 +0000937 cpa->pfn++;
Borislav Petkovc6b6f362013-10-31 17:25:04 +0100938 pte++;
939 }
940}
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100941
942static int populate_pmd(struct cpa_data *cpa,
943 unsigned long start, unsigned long end,
944 unsigned num_pages, pud_t *pud, pgprot_t pgprot)
945{
946 unsigned int cur_pages = 0;
947 pmd_t *pmd;
Juergen Grossf5b28312014-11-03 14:02:02 +0100948 pgprot_t pmd_pgprot;
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100949
950 /*
951 * Not on a 2M boundary?
952 */
953 if (start & (PMD_SIZE - 1)) {
954 unsigned long pre_end = start + (num_pages << PAGE_SHIFT);
955 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
956
957 pre_end = min_t(unsigned long, pre_end, next_page);
958 cur_pages = (pre_end - start) >> PAGE_SHIFT;
959 cur_pages = min_t(unsigned int, num_pages, cur_pages);
960
961 /*
962 * Need a PTE page?
963 */
964 pmd = pmd_offset(pud, start);
965 if (pmd_none(*pmd))
966 if (alloc_pte_page(pmd))
967 return -1;
968
969 populate_pte(cpa, start, pre_end, cur_pages, pmd, pgprot);
970
971 start = pre_end;
972 }
973
974 /*
975 * We mapped them all?
976 */
977 if (num_pages == cur_pages)
978 return cur_pages;
979
Juergen Grossf5b28312014-11-03 14:02:02 +0100980 pmd_pgprot = pgprot_4k_2_large(pgprot);
981
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100982 while (end - start >= PMD_SIZE) {
983
984 /*
985 * We cannot use a 1G page so allocate a PMD page if needed.
986 */
987 if (pud_none(*pud))
988 if (alloc_pmd_page(pud))
989 return -1;
990
991 pmd = pmd_offset(pud, start);
992
Matt Flemingedc3b912015-11-27 21:09:31 +0000993 set_pmd(pmd, __pmd(cpa->pfn << PAGE_SHIFT | _PAGE_PSE |
Juergen Grossf5b28312014-11-03 14:02:02 +0100994 massage_pgprot(pmd_pgprot)));
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100995
996 start += PMD_SIZE;
Matt Flemingedc3b912015-11-27 21:09:31 +0000997 cpa->pfn += PMD_SIZE >> PAGE_SHIFT;
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100998 cur_pages += PMD_SIZE >> PAGE_SHIFT;
999 }
1000
1001 /*
1002 * Map trailing 4K pages.
1003 */
1004 if (start < end) {
1005 pmd = pmd_offset(pud, start);
1006 if (pmd_none(*pmd))
1007 if (alloc_pte_page(pmd))
1008 return -1;
1009
1010 populate_pte(cpa, start, end, num_pages - cur_pages,
1011 pmd, pgprot);
1012 }
1013 return num_pages;
1014}
Borislav Petkov4b235382013-10-31 17:25:02 +01001015
1016static int populate_pud(struct cpa_data *cpa, unsigned long start, pgd_t *pgd,
1017 pgprot_t pgprot)
1018{
1019 pud_t *pud;
1020 unsigned long end;
1021 int cur_pages = 0;
Juergen Grossf5b28312014-11-03 14:02:02 +01001022 pgprot_t pud_pgprot;
Borislav Petkov4b235382013-10-31 17:25:02 +01001023
1024 end = start + (cpa->numpages << PAGE_SHIFT);
1025
1026 /*
1027 * Not on a Gb page boundary? => map everything up to it with
1028 * smaller pages.
1029 */
1030 if (start & (PUD_SIZE - 1)) {
1031 unsigned long pre_end;
1032 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
1033
1034 pre_end = min_t(unsigned long, end, next_page);
1035 cur_pages = (pre_end - start) >> PAGE_SHIFT;
1036 cur_pages = min_t(int, (int)cpa->numpages, cur_pages);
1037
1038 pud = pud_offset(pgd, start);
1039
1040 /*
1041 * Need a PMD page?
1042 */
1043 if (pud_none(*pud))
1044 if (alloc_pmd_page(pud))
1045 return -1;
1046
1047 cur_pages = populate_pmd(cpa, start, pre_end, cur_pages,
1048 pud, pgprot);
1049 if (cur_pages < 0)
1050 return cur_pages;
1051
1052 start = pre_end;
1053 }
1054
1055 /* We mapped them all? */
1056 if (cpa->numpages == cur_pages)
1057 return cur_pages;
1058
1059 pud = pud_offset(pgd, start);
Juergen Grossf5b28312014-11-03 14:02:02 +01001060 pud_pgprot = pgprot_4k_2_large(pgprot);
Borislav Petkov4b235382013-10-31 17:25:02 +01001061
1062 /*
1063 * Map everything starting from the Gb boundary, possibly with 1G pages
1064 */
Borislav Petkovb8291adc2016-03-29 17:41:58 +02001065 while (boot_cpu_has(X86_FEATURE_GBPAGES) && end - start >= PUD_SIZE) {
Matt Flemingedc3b912015-11-27 21:09:31 +00001066 set_pud(pud, __pud(cpa->pfn << PAGE_SHIFT | _PAGE_PSE |
Juergen Grossf5b28312014-11-03 14:02:02 +01001067 massage_pgprot(pud_pgprot)));
Borislav Petkov4b235382013-10-31 17:25:02 +01001068
1069 start += PUD_SIZE;
Matt Flemingedc3b912015-11-27 21:09:31 +00001070 cpa->pfn += PUD_SIZE >> PAGE_SHIFT;
Borislav Petkov4b235382013-10-31 17:25:02 +01001071 cur_pages += PUD_SIZE >> PAGE_SHIFT;
1072 pud++;
1073 }
1074
1075 /* Map trailing leftover */
1076 if (start < end) {
1077 int tmp;
1078
1079 pud = pud_offset(pgd, start);
1080 if (pud_none(*pud))
1081 if (alloc_pmd_page(pud))
1082 return -1;
1083
1084 tmp = populate_pmd(cpa, start, end, cpa->numpages - cur_pages,
1085 pud, pgprot);
1086 if (tmp < 0)
1087 return cur_pages;
1088
1089 cur_pages += tmp;
1090 }
1091 return cur_pages;
1092}
Borislav Petkovf3f72962013-10-31 17:25:01 +01001093
1094/*
1095 * Restrictions for kernel page table do not necessarily apply when mapping in
1096 * an alternate PGD.
1097 */
1098static int populate_pgd(struct cpa_data *cpa, unsigned long addr)
1099{
1100 pgprot_t pgprot = __pgprot(_KERNPG_TABLE);
Borislav Petkovf3f72962013-10-31 17:25:01 +01001101 pud_t *pud = NULL; /* shut up gcc */
Borislav Petkov42a54772014-01-18 12:48:16 +01001102 pgd_t *pgd_entry;
Borislav Petkovf3f72962013-10-31 17:25:01 +01001103 int ret;
1104
1105 pgd_entry = cpa->pgd + pgd_index(addr);
1106
1107 /*
1108 * Allocate a PUD page and hand it down for mapping.
1109 */
1110 if (pgd_none(*pgd_entry)) {
1111 pud = (pud_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
1112 if (!pud)
1113 return -1;
1114
1115 set_pgd(pgd_entry, __pgd(__pa(pud) | _KERNPG_TABLE));
Borislav Petkovf3f72962013-10-31 17:25:01 +01001116 }
1117
1118 pgprot_val(pgprot) &= ~pgprot_val(cpa->mask_clr);
1119 pgprot_val(pgprot) |= pgprot_val(cpa->mask_set);
1120
1121 ret = populate_pud(cpa, addr, pgd_entry, pgprot);
Borislav Petkov0bb8aee2013-10-31 17:25:05 +01001122 if (ret < 0) {
Borislav Petkov42a54772014-01-18 12:48:16 +01001123 unmap_pgd_range(cpa->pgd, addr,
Borislav Petkov0bb8aee2013-10-31 17:25:05 +01001124 addr + (cpa->numpages << PAGE_SHIFT));
Borislav Petkov0bb8aee2013-10-31 17:25:05 +01001125 return ret;
1126 }
Borislav Petkov42a54772014-01-18 12:48:16 +01001127
Borislav Petkovf3f72962013-10-31 17:25:01 +01001128 cpa->numpages = ret;
1129 return 0;
1130}
1131
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001132static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
1133 int primary)
1134{
Matt Fleming7fc84422016-04-25 21:06:35 +01001135 if (cpa->pgd) {
1136 /*
1137 * Right now, we only execute this code path when mapping
1138 * the EFI virtual memory map regions, no other users
1139 * provide a ->pgd value. This may change in the future.
1140 */
Borislav Petkov82f07122013-10-31 17:25:07 +01001141 return populate_pgd(cpa, vaddr);
Matt Fleming7fc84422016-04-25 21:06:35 +01001142 }
Borislav Petkov82f07122013-10-31 17:25:07 +01001143
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001144 /*
1145 * Ignore all non primary paths.
1146 */
Jan Beulich405e11332016-02-10 02:03:00 -07001147 if (!primary) {
1148 cpa->numpages = 1;
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001149 return 0;
Jan Beulich405e11332016-02-10 02:03:00 -07001150 }
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001151
1152 /*
1153 * Ignore the NULL PTE for kernel identity mapping, as it is expected
1154 * to have holes.
1155 * Also set numpages to '1' indicating that we processed cpa req for
1156 * one virtual address page and its pfn. TBD: numpages can be set based
1157 * on the initial value and the level returned by lookup_address().
1158 */
1159 if (within(vaddr, PAGE_OFFSET,
1160 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
1161 cpa->numpages = 1;
1162 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
1163 return 0;
1164 } else {
1165 WARN(1, KERN_WARNING "CPA: called for zero pte. "
1166 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
1167 *cpa->vaddr);
1168
1169 return -EFAULT;
1170 }
1171}
1172
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001173static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001174{
Shaohua Lid75586a2008-08-21 10:46:06 +08001175 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +01001176 int do_split, err;
1177 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001178 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001180 if (cpa->flags & CPA_PAGES_ARRAY) {
1181 struct page *page = cpa->pages[cpa->curpage];
1182 if (unlikely(PageHighMem(page)))
1183 return 0;
1184 address = (unsigned long)page_address(page);
1185 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +08001186 address = cpa->vaddr[cpa->curpage];
1187 else
1188 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +01001189repeat:
Borislav Petkov82f07122013-10-31 17:25:07 +01001190 kpte = _lookup_address_cpa(cpa, address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001192 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001193
1194 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001195 if (!pte_val(old_pte))
1196 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001197
Thomas Gleixner30551bb2008-01-30 13:34:04 +01001198 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001199 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +01001200 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001201 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +01001202
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001203 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
1204 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +01001205
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001206 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +01001207
Arjan van de Ven626c2c92008-02-04 16:48:05 +01001208 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -08001209 * Set the GLOBAL flags only if the PRESENT flag is
1210 * set otherwise pte_present will return true even on
1211 * a non present pte. The canon_pgprot will clear
1212 * _PAGE_GLOBAL for the ancient hardware that doesn't
1213 * support it.
1214 */
1215 if (pgprot_val(new_prot) & _PAGE_PRESENT)
1216 pgprot_val(new_prot) |= _PAGE_GLOBAL;
1217 else
1218 pgprot_val(new_prot) &= ~_PAGE_GLOBAL;
1219
1220 /*
Arjan van de Ven626c2c92008-02-04 16:48:05 +01001221 * We need to keep the pfn from the existing PTE,
1222 * after all we're only going to change it's attributes
1223 * not the memory it points to
1224 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001225 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
1226 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001227 /*
1228 * Do we really change anything ?
1229 */
1230 if (pte_val(old_pte) != pte_val(new_pte)) {
1231 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +08001232 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001233 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001234 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001235 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001237
1238 /*
1239 * Check, whether we can keep the large page intact
1240 * and just change the pte:
1241 */
Ingo Molnarbeaff632008-02-04 16:48:09 +01001242 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001243 /*
1244 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001245 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001246 * try_large_page:
1247 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001248 if (do_split <= 0)
1249 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001250
1251 /*
1252 * We have to split the large page:
1253 */
Borislav Petkov82f07122013-10-31 17:25:07 +01001254 err = split_large_page(cpa, kpte, address);
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001255 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -07001256 /*
1257 * Do a global flush tlb after splitting the large page
1258 * and before we do the actual change page attribute in the PTE.
1259 *
1260 * With out this, we violate the TLB application note, that says
1261 * "The TLBs may contain both ordinary and large-page
1262 * translations for a 4-KByte range of linear addresses. This
1263 * may occur if software modifies the paging structures so that
1264 * the page size used for the address range changes. If the two
1265 * translations differ with respect to page frame or attributes
1266 * (e.g., permissions), processor behavior is undefined and may
1267 * be implementation-specific."
1268 *
1269 * We do this global tlb flush inside the cpa_lock, so that we
1270 * don't allow any other cpu, with stale tlb entries change the
1271 * page attribute in parallel, that also falls into the
1272 * just split large page entry.
1273 */
1274 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001275 goto repeat;
1276 }
Ingo Molnarbeaff632008-02-04 16:48:09 +01001277
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001278 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001279}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001281static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
1282
1283static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +01001284{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001285 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +09001286 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +09001287 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +09001288 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001289
Yinghai Lu8eb57792012-11-16 19:38:49 -08001290 if (!pfn_range_is_mapped(cpa->pfn, cpa->pfn + 1))
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001291 return 0;
1292
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001293 /*
1294 * No need to redo, when the primary call touched the direct
1295 * mapping already:
1296 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001297 if (cpa->flags & CPA_PAGES_ARRAY) {
1298 struct page *page = cpa->pages[cpa->curpage];
1299 if (unlikely(PageHighMem(page)))
1300 return 0;
1301 vaddr = (unsigned long)page_address(page);
1302 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +08001303 vaddr = cpa->vaddr[cpa->curpage];
1304 else
1305 vaddr = *cpa->vaddr;
1306
1307 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001308 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001309
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001310 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +09001311 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001312 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +08001313
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001314 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +09001315 if (ret)
1316 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001317 }
Ingo Molnar44af6c42008-01-30 13:34:03 +01001318
Arjan van de Ven488fd992008-01-30 13:34:07 +01001319#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +01001320 /*
Tejun Heo992f4c12009-06-22 11:56:24 +09001321 * If the primary call didn't touch the high mapping already
1322 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +01001323 * to touch the high mapped kernel as well:
1324 */
Tejun Heo992f4c12009-06-22 11:56:24 +09001325 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
Thomas Garnier4ff53082016-06-15 12:05:45 -07001326 within_inclusive(cpa->pfn, highmap_start_pfn(),
1327 highmap_end_pfn())) {
Tejun Heo992f4c12009-06-22 11:56:24 +09001328 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
1329 __START_KERNEL_map - phys_base;
1330 alias_cpa = *cpa;
1331 alias_cpa.vaddr = &temp_cpa_vaddr;
1332 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +01001333
Tejun Heo992f4c12009-06-22 11:56:24 +09001334 /*
1335 * The high mapping range is imprecise, so ignore the
1336 * return value.
1337 */
1338 __change_page_attr_set_clr(&alias_cpa, 0);
1339 }
Thomas Gleixner08797502008-01-30 13:34:09 +01001340#endif
Tejun Heo992f4c12009-06-22 11:56:24 +09001341
1342 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +01001343}
1344
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001345static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +01001346{
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001347 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +01001348
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001349 while (numpages) {
1350 /*
1351 * Store the remaining nr of pages for the large page
1352 * preservation check.
1353 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001354 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +08001355 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001356 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +08001357 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001358
Christian Borntraeger288cf3c2016-03-15 14:57:33 -07001359 if (!debug_pagealloc_enabled())
Suresh Siddhaad5ca552008-09-23 14:00:42 -07001360 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001361 ret = __change_page_attr(cpa, checkalias);
Christian Borntraeger288cf3c2016-03-15 14:57:33 -07001362 if (!debug_pagealloc_enabled())
Suresh Siddhaad5ca552008-09-23 14:00:42 -07001363 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +01001364 if (ret)
1365 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +01001366
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001367 if (checkalias) {
1368 ret = cpa_process_alias(cpa);
1369 if (ret)
1370 return ret;
1371 }
1372
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001373 /*
1374 * Adjust the number of pages with the result of the
1375 * CPA operation. Either a large page has been
1376 * preserved or a single page update happened.
1377 */
Matt Fleming74256372016-01-29 11:36:10 +00001378 BUG_ON(cpa->numpages > numpages || !cpa->numpages);
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001379 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001380 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +08001381 cpa->curpage++;
1382 else
1383 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
1384
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001385 }
Thomas Gleixnerff314522008-01-30 13:34:08 +01001386 return 0;
1387}
1388
Shaohua Lid75586a2008-08-21 10:46:06 +08001389static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +01001390 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001391 int force_split, int in_flag,
1392 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +01001393{
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001394 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +02001395 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -05001396 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +01001397
Borislav Petkov82f07122013-10-31 17:25:07 +01001398 memset(&cpa, 0, sizeof(cpa));
1399
Thomas Gleixner331e4062008-02-04 16:48:06 +01001400 /*
1401 * Check, if we are requested to change a not supported
1402 * feature:
1403 */
1404 mask_set = canon_pgprot(mask_set);
1405 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +01001406 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +01001407 return 0;
1408
Thomas Gleixner69b14152008-02-13 11:04:50 +01001409 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001410 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +08001411 int i;
1412 for (i = 0; i < numpages; i++) {
1413 if (addr[i] & ~PAGE_MASK) {
1414 addr[i] &= PAGE_MASK;
1415 WARN_ON_ONCE(1);
1416 }
1417 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001418 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
1419 /*
1420 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
1421 * No need to cehck in that case
1422 */
1423 if (*addr & ~PAGE_MASK) {
1424 *addr &= PAGE_MASK;
1425 /*
1426 * People should not be passing in unaligned addresses:
1427 */
1428 WARN_ON_ONCE(1);
1429 }
Jack Steinerfa526d02009-09-03 12:56:02 -05001430 /*
1431 * Save address for cache flush. *addr is modified in the call
1432 * to __change_page_attr_set_clr() below.
1433 */
1434 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +01001435 }
1436
Nick Piggin5843d9a2008-08-01 03:15:21 +02001437 /* Must avoid aliasing mappings in the highmem code */
1438 kmap_flush_unused();
1439
Nick Piggindb64fe02008-10-18 20:27:03 -07001440 vm_unmap_aliases();
1441
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001442 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001443 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001444 cpa.numpages = numpages;
1445 cpa.mask_set = mask_set;
1446 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +08001447 cpa.flags = 0;
1448 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +01001449 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001450
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001451 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
1452 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +08001453
Thomas Gleixneraf96e442008-02-15 21:49:46 +01001454 /* No alias checking for _NX bit modifications */
1455 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
1456
1457 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +01001458
Thomas Gleixner57a6a462008-01-30 13:34:08 +01001459 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001460 * Check whether we really changed something:
1461 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001462 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +08001463 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +02001464
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001465 /*
Andi Kleen6bb83832008-02-04 16:48:06 +01001466 * No need to flush, when we did not set any of the caching
1467 * attributes:
1468 */
Juergen Grossc06814d2014-11-03 14:01:57 +01001469 cache = !!pgprot2cachemode(mask_set);
Andi Kleen6bb83832008-02-04 16:48:06 +01001470
1471 /*
Borislav Petkovb82ad3d2014-03-12 15:13:04 +01001472 * On success we use CLFLUSH, when the CPU supports it to
1473 * avoid the WBINVD. If the CPU does not support it and in the
H. Peter Anvinf026cfa2012-08-14 09:53:38 -07001474 * error case we fall back to cpa_flush_all (which uses
Borislav Petkovb82ad3d2014-03-12 15:13:04 +01001475 * WBINVD):
Thomas Gleixner57a6a462008-01-30 13:34:08 +01001476 */
Borislav Petkov906bf7f2016-03-29 17:41:59 +02001477 if (!ret && boot_cpu_has(X86_FEATURE_CLFLUSH)) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001478 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
1479 cpa_flush_array(addr, numpages, cache,
1480 cpa.flags, pages);
1481 } else
Jack Steinerfa526d02009-09-03 12:56:02 -05001482 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +08001483 } else
Andi Kleen6bb83832008-02-04 16:48:06 +01001484 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +02001485
Thomas Gleixner76ebd052008-02-09 23:24:09 +01001486out:
Thomas Gleixnerff314522008-01-30 13:34:08 +01001487 return ret;
1488}
1489
Shaohua Lid75586a2008-08-21 10:46:06 +08001490static inline int change_page_attr_set(unsigned long *addr, int numpages,
1491 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001492{
Shaohua Lid75586a2008-08-21 10:46:06 +08001493 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001494 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001495}
1496
Shaohua Lid75586a2008-08-21 10:46:06 +08001497static inline int change_page_attr_clear(unsigned long *addr, int numpages,
1498 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +01001499{
Shaohua Lid75586a2008-08-21 10:46:06 +08001500 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001501 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +01001502}
1503
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001504static inline int cpa_set_pages_array(struct page **pages, int numpages,
1505 pgprot_t mask)
1506{
1507 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
1508 CPA_PAGES_ARRAY, pages);
1509}
1510
1511static inline int cpa_clear_pages_array(struct page **pages, int numpages,
1512 pgprot_t mask)
1513{
1514 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
1515 CPA_PAGES_ARRAY, pages);
1516}
1517
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001518int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001519{
Suresh Siddhade33c442008-04-25 17:07:22 -07001520 /*
1521 * for now UC MINUS. see comments in ioremap_nocache()
Luis R. Rodrigueze4b6be332015-05-11 10:15:53 +02001522 * If you really need strong UC use ioremap_uc(), but note
1523 * that you cannot override IO areas with set_memory_*() as
1524 * these helpers cannot work with IO memory.
Suresh Siddhade33c442008-04-25 17:07:22 -07001525 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001526 return change_page_attr_set(&addr, numpages,
Juergen Grossc06814d2014-11-03 14:01:57 +01001527 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1528 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001529}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001530
1531int set_memory_uc(unsigned long addr, int numpages)
1532{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001533 int ret;
1534
Suresh Siddhade33c442008-04-25 17:07:22 -07001535 /*
1536 * for now UC MINUS. see comments in ioremap_nocache()
1537 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001538 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
Juergen Grosse00c8cc2014-11-03 14:01:59 +01001539 _PAGE_CACHE_MODE_UC_MINUS, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001540 if (ret)
1541 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001542
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001543 ret = _set_memory_uc(addr, numpages);
1544 if (ret)
1545 goto out_free;
1546
1547 return 0;
1548
1549out_free:
1550 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1551out_err:
1552 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001553}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001554EXPORT_SYMBOL(set_memory_uc);
1555
H Hartley Sweeten2d070ef2011-11-15 14:49:00 -08001556static int _set_memory_array(unsigned long *addr, int addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001557 enum page_cache_mode new_type)
Shaohua Lid75586a2008-08-21 10:46:06 +08001558{
Toshi Kani623dffb2015-06-04 18:55:20 +02001559 enum page_cache_mode set_type;
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001560 int i, j;
1561 int ret;
1562
Shaohua Lid75586a2008-08-21 10:46:06 +08001563 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001564 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001565 new_type, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001566 if (ret)
1567 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +08001568 }
1569
Toshi Kani623dffb2015-06-04 18:55:20 +02001570 /* If WC, set to UC- first and then WC */
1571 set_type = (new_type == _PAGE_CACHE_MODE_WC) ?
1572 _PAGE_CACHE_MODE_UC_MINUS : new_type;
1573
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001574 ret = change_page_attr_set(addr, addrinarray,
Toshi Kani623dffb2015-06-04 18:55:20 +02001575 cachemode2pgprot(set_type), 1);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001576
Juergen Grossc06814d2014-11-03 14:01:57 +01001577 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
Pauli Nieminen4f646252010-04-01 12:45:01 +00001578 ret = change_page_attr_set_clr(addr, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001579 cachemode2pgprot(
1580 _PAGE_CACHE_MODE_WC),
Pauli Nieminen4f646252010-04-01 12:45:01 +00001581 __pgprot(_PAGE_CACHE_MASK),
1582 0, CPA_ARRAY, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001583 if (ret)
1584 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +02001585
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001586 return 0;
1587
1588out_free:
1589 for (j = 0; j < i; j++)
1590 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1591
1592 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001593}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001594
1595int set_memory_array_uc(unsigned long *addr, int addrinarray)
1596{
Juergen Grossc06814d2014-11-03 14:01:57 +01001597 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001598}
Shaohua Lid75586a2008-08-21 10:46:06 +08001599EXPORT_SYMBOL(set_memory_array_uc);
1600
Pauli Nieminen4f646252010-04-01 12:45:01 +00001601int set_memory_array_wc(unsigned long *addr, int addrinarray)
1602{
Juergen Grossc06814d2014-11-03 14:01:57 +01001603 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_WC);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001604}
1605EXPORT_SYMBOL(set_memory_array_wc);
1606
Toshi Kani623dffb2015-06-04 18:55:20 +02001607int set_memory_array_wt(unsigned long *addr, int addrinarray)
1608{
1609 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_WT);
1610}
1611EXPORT_SYMBOL_GPL(set_memory_array_wt);
1612
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001613int _set_memory_wc(unsigned long addr, int numpages)
1614{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001615 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001616 unsigned long addr_copy = addr;
1617
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001618 ret = change_page_attr_set(&addr, numpages,
Juergen Grossc06814d2014-11-03 14:01:57 +01001619 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1620 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001621 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001622 ret = change_page_attr_set_clr(&addr_copy, numpages,
Juergen Grossc06814d2014-11-03 14:01:57 +01001623 cachemode2pgprot(
1624 _PAGE_CACHE_MODE_WC),
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001625 __pgprot(_PAGE_CACHE_MASK),
1626 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001627 }
1628 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001629}
1630
1631int set_memory_wc(unsigned long addr, int numpages)
1632{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001633 int ret;
1634
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001635 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
Juergen Grosse00c8cc2014-11-03 14:01:59 +01001636 _PAGE_CACHE_MODE_WC, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001637 if (ret)
Toshi Kani623dffb2015-06-04 18:55:20 +02001638 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001639
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001640 ret = _set_memory_wc(addr, numpages);
1641 if (ret)
Toshi Kani623dffb2015-06-04 18:55:20 +02001642 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001643
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001644 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001645}
1646EXPORT_SYMBOL(set_memory_wc);
1647
Toshi Kani623dffb2015-06-04 18:55:20 +02001648int _set_memory_wt(unsigned long addr, int numpages)
1649{
1650 return change_page_attr_set(&addr, numpages,
1651 cachemode2pgprot(_PAGE_CACHE_MODE_WT), 0);
1652}
1653
1654int set_memory_wt(unsigned long addr, int numpages)
1655{
1656 int ret;
1657
1658 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1659 _PAGE_CACHE_MODE_WT, NULL);
1660 if (ret)
1661 return ret;
1662
1663 ret = _set_memory_wt(addr, numpages);
1664 if (ret)
1665 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1666
1667 return ret;
1668}
1669EXPORT_SYMBOL_GPL(set_memory_wt);
1670
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001671int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001672{
Juergen Grossc06814d2014-11-03 14:01:57 +01001673 /* WB cache mode is hard wired to all cache attribute bits being 0 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001674 return change_page_attr_clear(&addr, numpages,
1675 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001676}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001677
1678int set_memory_wb(unsigned long addr, int numpages)
1679{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001680 int ret;
1681
1682 ret = _set_memory_wb(addr, numpages);
1683 if (ret)
1684 return ret;
1685
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001686 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001687 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001688}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001689EXPORT_SYMBOL(set_memory_wb);
1690
Shaohua Lid75586a2008-08-21 10:46:06 +08001691int set_memory_array_wb(unsigned long *addr, int addrinarray)
1692{
1693 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001694 int ret;
1695
Juergen Grossc06814d2014-11-03 14:01:57 +01001696 /* WB cache mode is hard wired to all cache attribute bits being 0 */
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001697 ret = change_page_attr_clear(addr, addrinarray,
1698 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001699 if (ret)
1700 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001701
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001702 for (i = 0; i < addrinarray; i++)
1703 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001704
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001705 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001706}
1707EXPORT_SYMBOL(set_memory_array_wb);
1708
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001709int set_memory_x(unsigned long addr, int numpages)
1710{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001711 if (!(__supported_pte_mask & _PAGE_NX))
1712 return 0;
1713
Shaohua Lid75586a2008-08-21 10:46:06 +08001714 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001715}
1716EXPORT_SYMBOL(set_memory_x);
1717
1718int set_memory_nx(unsigned long addr, int numpages)
1719{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001720 if (!(__supported_pte_mask & _PAGE_NX))
1721 return 0;
1722
Shaohua Lid75586a2008-08-21 10:46:06 +08001723 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001724}
1725EXPORT_SYMBOL(set_memory_nx);
1726
1727int set_memory_ro(unsigned long addr, int numpages)
1728{
Shaohua Lid75586a2008-08-21 10:46:06 +08001729 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001730}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001731
1732int set_memory_rw(unsigned long addr, int numpages)
1733{
Shaohua Lid75586a2008-08-21 10:46:06 +08001734 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001735}
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001736
1737int set_memory_np(unsigned long addr, int numpages)
1738{
Shaohua Lid75586a2008-08-21 10:46:06 +08001739 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001740}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001741
Andi Kleenc9caa022008-03-12 03:53:29 +01001742int set_memory_4k(unsigned long addr, int numpages)
1743{
Shaohua Lid75586a2008-08-21 10:46:06 +08001744 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001745 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001746}
1747
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001748int set_pages_uc(struct page *page, int numpages)
1749{
1750 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001751
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001752 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001753}
1754EXPORT_SYMBOL(set_pages_uc);
1755
Pauli Nieminen4f646252010-04-01 12:45:01 +00001756static int _set_pages_array(struct page **pages, int addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001757 enum page_cache_mode new_type)
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001758{
1759 unsigned long start;
1760 unsigned long end;
Toshi Kani623dffb2015-06-04 18:55:20 +02001761 enum page_cache_mode set_type;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001762 int i;
1763 int free_idx;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001764 int ret;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001765
1766 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001767 if (PageHighMem(pages[i]))
1768 continue;
1769 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001770 end = start + PAGE_SIZE;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001771 if (reserve_memtype(start, end, new_type, NULL))
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001772 goto err_out;
1773 }
1774
Toshi Kani623dffb2015-06-04 18:55:20 +02001775 /* If WC, set to UC- first and then WC */
1776 set_type = (new_type == _PAGE_CACHE_MODE_WC) ?
1777 _PAGE_CACHE_MODE_UC_MINUS : new_type;
1778
Pauli Nieminen4f646252010-04-01 12:45:01 +00001779 ret = cpa_set_pages_array(pages, addrinarray,
Toshi Kani623dffb2015-06-04 18:55:20 +02001780 cachemode2pgprot(set_type));
Juergen Grossc06814d2014-11-03 14:01:57 +01001781 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
Pauli Nieminen4f646252010-04-01 12:45:01 +00001782 ret = change_page_attr_set_clr(NULL, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001783 cachemode2pgprot(
1784 _PAGE_CACHE_MODE_WC),
Pauli Nieminen4f646252010-04-01 12:45:01 +00001785 __pgprot(_PAGE_CACHE_MASK),
1786 0, CPA_PAGES_ARRAY, pages);
1787 if (ret)
1788 goto err_out;
1789 return 0; /* Success */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001790err_out:
1791 free_idx = i;
1792 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001793 if (PageHighMem(pages[i]))
1794 continue;
1795 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001796 end = start + PAGE_SIZE;
1797 free_memtype(start, end);
1798 }
1799 return -EINVAL;
1800}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001801
1802int set_pages_array_uc(struct page **pages, int addrinarray)
1803{
Juergen Grossc06814d2014-11-03 14:01:57 +01001804 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001805}
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001806EXPORT_SYMBOL(set_pages_array_uc);
1807
Pauli Nieminen4f646252010-04-01 12:45:01 +00001808int set_pages_array_wc(struct page **pages, int addrinarray)
1809{
Juergen Grossc06814d2014-11-03 14:01:57 +01001810 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_WC);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001811}
1812EXPORT_SYMBOL(set_pages_array_wc);
1813
Toshi Kani623dffb2015-06-04 18:55:20 +02001814int set_pages_array_wt(struct page **pages, int addrinarray)
1815{
1816 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_WT);
1817}
1818EXPORT_SYMBOL_GPL(set_pages_array_wt);
1819
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001820int set_pages_wb(struct page *page, int numpages)
1821{
1822 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001823
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001824 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001825}
1826EXPORT_SYMBOL(set_pages_wb);
1827
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001828int set_pages_array_wb(struct page **pages, int addrinarray)
1829{
1830 int retval;
1831 unsigned long start;
1832 unsigned long end;
1833 int i;
1834
Juergen Grossc06814d2014-11-03 14:01:57 +01001835 /* WB cache mode is hard wired to all cache attribute bits being 0 */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001836 retval = cpa_clear_pages_array(pages, addrinarray,
1837 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001838 if (retval)
1839 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001840
1841 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001842 if (PageHighMem(pages[i]))
1843 continue;
1844 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001845 end = start + PAGE_SIZE;
1846 free_memtype(start, end);
1847 }
1848
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001849 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001850}
1851EXPORT_SYMBOL(set_pages_array_wb);
1852
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001853int set_pages_x(struct page *page, int numpages)
1854{
1855 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001856
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001857 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001858}
1859EXPORT_SYMBOL(set_pages_x);
1860
1861int set_pages_nx(struct page *page, int numpages)
1862{
1863 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001864
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001865 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001866}
1867EXPORT_SYMBOL(set_pages_nx);
1868
1869int set_pages_ro(struct page *page, int numpages)
1870{
1871 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001872
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001873 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001874}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001875
1876int set_pages_rw(struct page *page, int numpages)
1877{
1878 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001879
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001880 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001881}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001882
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001884
1885static int __set_pages_p(struct page *page, int numpages)
1886{
Shaohua Lid75586a2008-08-21 10:46:06 +08001887 unsigned long tempaddr = (unsigned long) page_address(page);
1888 struct cpa_data cpa = { .vaddr = &tempaddr,
Borislav Petkov82f07122013-10-31 17:25:07 +01001889 .pgd = NULL,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001890 .numpages = numpages,
1891 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001892 .mask_clr = __pgprot(0),
1893 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001894
Suresh Siddha55121b42008-09-23 14:00:40 -07001895 /*
1896 * No alias checking needed for setting present flag. otherwise,
1897 * we may need to break large pages for 64-bit kernel text
1898 * mappings (this adds to complexity if we want to do this from
1899 * atomic context especially). Let's keep it simple!
1900 */
1901 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001902}
1903
1904static int __set_pages_np(struct page *page, int numpages)
1905{
Shaohua Lid75586a2008-08-21 10:46:06 +08001906 unsigned long tempaddr = (unsigned long) page_address(page);
1907 struct cpa_data cpa = { .vaddr = &tempaddr,
Borislav Petkov82f07122013-10-31 17:25:07 +01001908 .pgd = NULL,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001909 .numpages = numpages,
1910 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001911 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1912 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001913
Suresh Siddha55121b42008-09-23 14:00:40 -07001914 /*
1915 * No alias checking needed for setting not present flag. otherwise,
1916 * we may need to break large pages for 64-bit kernel text
1917 * mappings (this adds to complexity if we want to do this from
1918 * atomic context especially). Let's keep it simple!
1919 */
1920 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001921}
1922
Joonsoo Kim031bc572014-12-12 16:55:52 -08001923void __kernel_map_pages(struct page *page, int numpages, int enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924{
1925 if (PageHighMem(page))
1926 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001927 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001928 debug_check_no_locks_freed(page_address(page),
1929 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001930 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001931
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001932 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001933 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001934 * Large pages for identity mappings are not used at boot time
1935 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001937 if (enable)
1938 __set_pages_p(page, numpages);
1939 else
1940 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001941
1942 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001943 * We should perform an IPI and flush all tlbs,
1944 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 */
1946 __flush_tlb_all();
Boris Ostrovsky26564602013-04-11 13:59:52 -04001947
1948 arch_flush_lazy_mmu_mode();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001950
1951#ifdef CONFIG_HIBERNATION
1952
1953bool kernel_page_present(struct page *page)
1954{
1955 unsigned int level;
1956 pte_t *pte;
1957
1958 if (PageHighMem(page))
1959 return false;
1960
1961 pte = lookup_address((unsigned long)page_address(page), &level);
1962 return (pte_val(*pte) & _PAGE_PRESENT);
1963}
1964
1965#endif /* CONFIG_HIBERNATION */
1966
1967#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001968
Borislav Petkov82f07122013-10-31 17:25:07 +01001969int kernel_map_pages_in_pgd(pgd_t *pgd, u64 pfn, unsigned long address,
1970 unsigned numpages, unsigned long page_flags)
1971{
1972 int retval = -EINVAL;
1973
1974 struct cpa_data cpa = {
1975 .vaddr = &address,
1976 .pfn = pfn,
1977 .pgd = pgd,
1978 .numpages = numpages,
1979 .mask_set = __pgprot(0),
1980 .mask_clr = __pgprot(0),
1981 .flags = 0,
1982 };
1983
1984 if (!(__supported_pte_mask & _PAGE_NX))
1985 goto out;
1986
1987 if (!(page_flags & _PAGE_NX))
1988 cpa.mask_clr = __pgprot(_PAGE_NX);
1989
Sai Praneeth15f003d2016-02-17 12:36:04 +00001990 if (!(page_flags & _PAGE_RW))
1991 cpa.mask_clr = __pgprot(_PAGE_RW);
1992
Borislav Petkov82f07122013-10-31 17:25:07 +01001993 cpa.mask_set = __pgprot(_PAGE_PRESENT | page_flags);
1994
1995 retval = __change_page_attr_set_clr(&cpa, 0);
1996 __flush_tlb_all();
1997
1998out:
1999 return retval;
2000}
2001
Borislav Petkov42a54772014-01-18 12:48:16 +01002002void kernel_unmap_pages_in_pgd(pgd_t *root, unsigned long address,
2003 unsigned numpages)
2004{
2005 unmap_pgd_range(root, address, address + (numpages << PAGE_SHIFT));
2006}
2007
Arjan van de Vend1028a12008-01-30 13:34:07 +01002008/*
2009 * The testcases use internal knowledge of the implementation that shouldn't
2010 * be exposed to the rest of the kernel. Include these directly here.
2011 */
2012#ifdef CONFIG_CPA_DEBUG
2013#include "pageattr-test.c"
2014#endif