blob: bcc6c0ea75faf8724b77ffe00db9540cdffdd471 [file] [log] [blame]
David J. Choid0507002010-04-29 06:12:41 +00001/*
2 * drivers/net/phy/micrel.c
3 *
4 * Driver for Micrel PHYs
5 *
6 * Author: David J. Choi
7 *
David J. Choi7ab59dc2013-01-23 14:05:15 +00008 * Copyright (c) 2010-2013 Micrel, Inc.
David J. Choid0507002010-04-29 06:12:41 +00009 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 *
David J. Choi7ab59dc2013-01-23 14:05:15 +000015 * Support : Micrel Phys:
16 * Giga phys: ksz9021, ksz9031
17 * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
18 * ksz8021, ksz8031, ksz8051,
19 * ksz8081, ksz8091,
20 * ksz8061,
21 * Switch : ksz8873, ksz886x
David J. Choid0507002010-04-29 06:12:41 +000022 */
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/phy.h>
Baruch Siachd606ef32011-02-14 02:05:33 +000027#include <linux/micrel_phy.h>
Sean Cross954c3962013-08-21 01:46:12 +000028#include <linux/of.h>
Sascha Hauer1fadee02014-10-10 09:48:05 +020029#include <linux/clk.h>
David J. Choid0507002010-04-29 06:12:41 +000030
Marek Vasut212ea992012-09-23 16:58:49 +000031/* Operation Mode Strap Override */
32#define MII_KSZPHY_OMSO 0x16
33#define KSZPHY_OMSO_B_CAST_OFF (1 << 9)
34#define KSZPHY_OMSO_RMII_OVERRIDE (1 << 1)
35#define KSZPHY_OMSO_MII_OVERRIDE (1 << 0)
36
Choi, David51f932c2010-06-28 15:23:41 +000037/* general Interrupt control/status reg in vendor specific block. */
38#define MII_KSZPHY_INTCS 0x1B
39#define KSZPHY_INTCS_JABBER (1 << 15)
40#define KSZPHY_INTCS_RECEIVE_ERR (1 << 14)
41#define KSZPHY_INTCS_PAGE_RECEIVE (1 << 13)
42#define KSZPHY_INTCS_PARELLEL (1 << 12)
43#define KSZPHY_INTCS_LINK_PARTNER_ACK (1 << 11)
44#define KSZPHY_INTCS_LINK_DOWN (1 << 10)
45#define KSZPHY_INTCS_REMOTE_FAULT (1 << 9)
46#define KSZPHY_INTCS_LINK_UP (1 << 8)
47#define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
48 KSZPHY_INTCS_LINK_DOWN)
49
50/* general PHY control reg in vendor specific block. */
51#define MII_KSZPHY_CTRL 0x1F
52/* bitmap of PHY register to set interrupt mode */
53#define KSZPHY_CTRL_INT_ACTIVE_HIGH (1 << 9)
54#define KSZ9021_CTRL_INT_ACTIVE_HIGH (1 << 14)
55#define KS8737_CTRL_INT_ACTIVE_HIGH (1 << 14)
Baruch Siachd606ef32011-02-14 02:05:33 +000056#define KSZ8051_RMII_50MHZ_CLK (1 << 7)
Choi, David51f932c2010-06-28 15:23:41 +000057
Sean Cross954c3962013-08-21 01:46:12 +000058/* Write/read to/from extended registers */
59#define MII_KSZPHY_EXTREG 0x0b
60#define KSZPHY_EXTREG_WRITE 0x8000
61
62#define MII_KSZPHY_EXTREG_WRITE 0x0c
63#define MII_KSZPHY_EXTREG_READ 0x0d
64
65/* Extended registers */
66#define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
67#define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
68#define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
69
70#define PS_TO_REG 200
71
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +000072static int ksz_config_flags(struct phy_device *phydev)
73{
74 int regval;
75
Sascha Hauer1fadee02014-10-10 09:48:05 +020076 if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) {
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +000077 regval = phy_read(phydev, MII_KSZPHY_CTRL);
Sascha Hauer1fadee02014-10-10 09:48:05 +020078 if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK)
79 regval |= KSZ8051_RMII_50MHZ_CLK;
80 else
81 regval &= ~KSZ8051_RMII_50MHZ_CLK;
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +000082 return phy_write(phydev, MII_KSZPHY_CTRL, regval);
83 }
84 return 0;
85}
86
Sean Cross954c3962013-08-21 01:46:12 +000087static int kszphy_extended_write(struct phy_device *phydev,
Florian Fainelli756b5082013-12-17 21:38:11 -080088 u32 regnum, u16 val)
Sean Cross954c3962013-08-21 01:46:12 +000089{
90 phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
91 return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
92}
93
94static int kszphy_extended_read(struct phy_device *phydev,
Florian Fainelli756b5082013-12-17 21:38:11 -080095 u32 regnum)
Sean Cross954c3962013-08-21 01:46:12 +000096{
97 phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
98 return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
99}
100
Choi, David51f932c2010-06-28 15:23:41 +0000101static int kszphy_ack_interrupt(struct phy_device *phydev)
102{
103 /* bit[7..0] int status, which is a read and clear register. */
104 int rc;
105
106 rc = phy_read(phydev, MII_KSZPHY_INTCS);
107
108 return (rc < 0) ? rc : 0;
109}
110
111static int kszphy_set_interrupt(struct phy_device *phydev)
112{
113 int temp;
114 temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
115 KSZPHY_INTCS_ALL : 0;
116 return phy_write(phydev, MII_KSZPHY_INTCS, temp);
117}
118
119static int kszphy_config_intr(struct phy_device *phydev)
120{
121 int temp, rc;
122
123 /* set the interrupt pin active low */
124 temp = phy_read(phydev, MII_KSZPHY_CTRL);
125 temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
126 phy_write(phydev, MII_KSZPHY_CTRL, temp);
127 rc = kszphy_set_interrupt(phydev);
128 return rc < 0 ? rc : 0;
129}
130
131static int ksz9021_config_intr(struct phy_device *phydev)
132{
133 int temp, rc;
134
135 /* set the interrupt pin active low */
136 temp = phy_read(phydev, MII_KSZPHY_CTRL);
137 temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
138 phy_write(phydev, MII_KSZPHY_CTRL, temp);
139 rc = kszphy_set_interrupt(phydev);
140 return rc < 0 ? rc : 0;
141}
142
143static int ks8737_config_intr(struct phy_device *phydev)
144{
145 int temp, rc;
146
147 /* set the interrupt pin active low */
148 temp = phy_read(phydev, MII_KSZPHY_CTRL);
149 temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
150 phy_write(phydev, MII_KSZPHY_CTRL, temp);
151 rc = kszphy_set_interrupt(phydev);
152 return rc < 0 ? rc : 0;
153}
David J. Choid0507002010-04-29 06:12:41 +0000154
Ben Dooks20d84352014-02-26 11:48:00 +0000155static int kszphy_setup_led(struct phy_device *phydev,
156 unsigned int reg, unsigned int shift)
157{
158
159 struct device *dev = &phydev->dev;
160 struct device_node *of_node = dev->of_node;
161 int rc, temp;
162 u32 val;
163
164 if (!of_node && dev->parent->of_node)
165 of_node = dev->parent->of_node;
166
167 if (of_property_read_u32(of_node, "micrel,led-mode", &val))
168 return 0;
169
170 temp = phy_read(phydev, reg);
171 if (temp < 0)
172 return temp;
173
Sergei Shtylyov28bdc492014-03-19 02:58:16 +0300174 temp &= ~(3 << shift);
Ben Dooks20d84352014-02-26 11:48:00 +0000175 temp |= val << shift;
176 rc = phy_write(phydev, reg, temp);
177
178 return rc < 0 ? rc : 0;
179}
180
David J. Choid0507002010-04-29 06:12:41 +0000181static int kszphy_config_init(struct phy_device *phydev)
182{
183 return 0;
184}
185
Ben Dooks20d84352014-02-26 11:48:00 +0000186static int kszphy_config_init_led8041(struct phy_device *phydev)
187{
188 /* single led control, register 0x1e bits 15..14 */
189 return kszphy_setup_led(phydev, 0x1e, 14);
190}
191
Marek Vasut212ea992012-09-23 16:58:49 +0000192static int ksz8021_config_init(struct phy_device *phydev)
193{
194 const u16 val = KSZPHY_OMSO_B_CAST_OFF | KSZPHY_OMSO_RMII_OVERRIDE;
Ben Dooks20d84352014-02-26 11:48:00 +0000195 int rc;
196
197 rc = kszphy_setup_led(phydev, 0x1f, 4);
198 if (rc)
199 dev_err(&phydev->dev, "failed to set led mode\n");
200
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +0000201 rc = ksz_config_flags(phydev);
Bruno Thomsenb838b4a2014-10-09 16:48:14 +0200202 if (rc < 0)
203 return rc;
204 rc = phy_write(phydev, MII_KSZPHY_OMSO, val);
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +0000205 return rc < 0 ? rc : 0;
Marek Vasut212ea992012-09-23 16:58:49 +0000206}
207
Baruch Siachd606ef32011-02-14 02:05:33 +0000208static int ks8051_config_init(struct phy_device *phydev)
209{
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +0000210 int rc;
Baruch Siachd606ef32011-02-14 02:05:33 +0000211
Ben Dooks20d84352014-02-26 11:48:00 +0000212 rc = kszphy_setup_led(phydev, 0x1f, 4);
213 if (rc)
214 dev_err(&phydev->dev, "failed to set led mode\n");
215
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +0000216 rc = ksz_config_flags(phydev);
217 return rc < 0 ? rc : 0;
Baruch Siachd606ef32011-02-14 02:05:33 +0000218}
219
Sean Cross954c3962013-08-21 01:46:12 +0000220static int ksz9021_load_values_from_of(struct phy_device *phydev,
221 struct device_node *of_node, u16 reg,
222 char *field1, char *field2,
223 char *field3, char *field4)
224{
225 int val1 = -1;
226 int val2 = -2;
227 int val3 = -3;
228 int val4 = -4;
229 int newval;
230 int matches = 0;
231
232 if (!of_property_read_u32(of_node, field1, &val1))
233 matches++;
234
235 if (!of_property_read_u32(of_node, field2, &val2))
236 matches++;
237
238 if (!of_property_read_u32(of_node, field3, &val3))
239 matches++;
240
241 if (!of_property_read_u32(of_node, field4, &val4))
242 matches++;
243
244 if (!matches)
245 return 0;
246
247 if (matches < 4)
248 newval = kszphy_extended_read(phydev, reg);
249 else
250 newval = 0;
251
252 if (val1 != -1)
253 newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
254
Hubert Chaumette6a119742014-04-22 15:01:04 +0200255 if (val2 != -2)
Sean Cross954c3962013-08-21 01:46:12 +0000256 newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
257
Hubert Chaumette6a119742014-04-22 15:01:04 +0200258 if (val3 != -3)
Sean Cross954c3962013-08-21 01:46:12 +0000259 newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
260
Hubert Chaumette6a119742014-04-22 15:01:04 +0200261 if (val4 != -4)
Sean Cross954c3962013-08-21 01:46:12 +0000262 newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
263
264 return kszphy_extended_write(phydev, reg, newval);
265}
266
267static int ksz9021_config_init(struct phy_device *phydev)
268{
269 struct device *dev = &phydev->dev;
270 struct device_node *of_node = dev->of_node;
271
272 if (!of_node && dev->parent->of_node)
273 of_node = dev->parent->of_node;
274
275 if (of_node) {
276 ksz9021_load_values_from_of(phydev, of_node,
277 MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
278 "txen-skew-ps", "txc-skew-ps",
279 "rxdv-skew-ps", "rxc-skew-ps");
280 ksz9021_load_values_from_of(phydev, of_node,
281 MII_KSZPHY_RX_DATA_PAD_SKEW,
282 "rxd0-skew-ps", "rxd1-skew-ps",
283 "rxd2-skew-ps", "rxd3-skew-ps");
284 ksz9021_load_values_from_of(phydev, of_node,
285 MII_KSZPHY_TX_DATA_PAD_SKEW,
286 "txd0-skew-ps", "txd1-skew-ps",
287 "txd2-skew-ps", "txd3-skew-ps");
288 }
289 return 0;
290}
291
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200292#define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
293#define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
294#define OP_DATA 1
295#define KSZ9031_PS_TO_REG 60
296
297/* Extended registers */
298#define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
299#define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
300#define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
301#define MII_KSZ9031RN_CLK_PAD_SKEW 8
302
303static int ksz9031_extended_write(struct phy_device *phydev,
304 u8 mode, u32 dev_addr, u32 regnum, u16 val)
305{
306 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
307 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
308 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
309 return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
310}
311
312static int ksz9031_extended_read(struct phy_device *phydev,
313 u8 mode, u32 dev_addr, u32 regnum)
314{
315 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
316 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
317 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
318 return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
319}
320
321static int ksz9031_of_load_skew_values(struct phy_device *phydev,
322 struct device_node *of_node,
323 u16 reg, size_t field_sz,
324 char *field[], u8 numfields)
325{
326 int val[4] = {-1, -2, -3, -4};
327 int matches = 0;
328 u16 mask;
329 u16 maxval;
330 u16 newval;
331 int i;
332
333 for (i = 0; i < numfields; i++)
334 if (!of_property_read_u32(of_node, field[i], val + i))
335 matches++;
336
337 if (!matches)
338 return 0;
339
340 if (matches < numfields)
341 newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
342 else
343 newval = 0;
344
345 maxval = (field_sz == 4) ? 0xf : 0x1f;
346 for (i = 0; i < numfields; i++)
347 if (val[i] != -(i + 1)) {
348 mask = 0xffff;
349 mask ^= maxval << (field_sz * i);
350 newval = (newval & mask) |
351 (((val[i] / KSZ9031_PS_TO_REG) & maxval)
352 << (field_sz * i));
353 }
354
355 return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
356}
357
358static int ksz9031_config_init(struct phy_device *phydev)
359{
360 struct device *dev = &phydev->dev;
361 struct device_node *of_node = dev->of_node;
362 char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
363 char *rx_data_skews[4] = {
364 "rxd0-skew-ps", "rxd1-skew-ps",
365 "rxd2-skew-ps", "rxd3-skew-ps"
366 };
367 char *tx_data_skews[4] = {
368 "txd0-skew-ps", "txd1-skew-ps",
369 "txd2-skew-ps", "txd3-skew-ps"
370 };
371 char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
372
373 if (!of_node && dev->parent->of_node)
374 of_node = dev->parent->of_node;
375
376 if (of_node) {
377 ksz9031_of_load_skew_values(phydev, of_node,
378 MII_KSZ9031RN_CLK_PAD_SKEW, 5,
379 clk_skews, 2);
380
381 ksz9031_of_load_skew_values(phydev, of_node,
382 MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
383 control_skews, 2);
384
385 ksz9031_of_load_skew_values(phydev, of_node,
386 MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
387 rx_data_skews, 4);
388
389 ksz9031_of_load_skew_values(phydev, of_node,
390 MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
391 tx_data_skews, 4);
392 }
393 return 0;
394}
395
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000396#define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
397#define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX (1 << 6)
398#define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED (1 << 4)
Jingoo Han32d73b12013-08-06 17:29:35 +0900399static int ksz8873mll_read_status(struct phy_device *phydev)
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000400{
401 int regval;
402
403 /* dummy read */
404 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
405
406 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
407
408 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
409 phydev->duplex = DUPLEX_HALF;
410 else
411 phydev->duplex = DUPLEX_FULL;
412
413 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
414 phydev->speed = SPEED_10;
415 else
416 phydev->speed = SPEED_100;
417
418 phydev->link = 1;
419 phydev->pause = phydev->asym_pause = 0;
420
421 return 0;
422}
423
424static int ksz8873mll_config_aneg(struct phy_device *phydev)
425{
426 return 0;
427}
428
Vince Bridgers19936942014-07-29 15:19:58 -0500429/* This routine returns -1 as an indication to the caller that the
430 * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
431 * MMD extended PHY registers.
432 */
433static int
434ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
435 int regnum)
436{
437 return -1;
438}
439
440/* This routine does nothing since the Micrel ksz9021 does not support
441 * standard IEEE MMD extended PHY registers.
442 */
443static void
444ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
445 int regnum, u32 val)
446{
447}
448
Sascha Hauer1fadee02014-10-10 09:48:05 +0200449static int ksz8021_probe(struct phy_device *phydev)
450{
451 struct clk *clk;
452
453 clk = devm_clk_get(&phydev->dev, "rmii-ref");
454 if (!IS_ERR(clk)) {
455 unsigned long rate = clk_get_rate(clk);
456
457 if (rate > 24500000 && rate < 25500000) {
458 phydev->dev_flags |= MICREL_PHY_25MHZ_CLK;
459 } else if (rate > 49500000 && rate < 50500000) {
460 phydev->dev_flags |= MICREL_PHY_50MHZ_CLK;
461 } else {
462 dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
463 return -EINVAL;
464 }
465 }
466
467 return 0;
468}
469
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000470static struct phy_driver ksphy_driver[] = {
471{
Choi, David51f932c2010-06-28 15:23:41 +0000472 .phy_id = PHY_ID_KS8737,
David J. Choid0507002010-04-29 06:12:41 +0000473 .phy_id_mask = 0x00fffff0,
Choi, David51f932c2010-06-28 15:23:41 +0000474 .name = "Micrel KS8737",
475 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
476 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
David J. Choid0507002010-04-29 06:12:41 +0000477 .config_init = kszphy_config_init,
478 .config_aneg = genphy_config_aneg,
479 .read_status = genphy_read_status,
Choi, David51f932c2010-06-28 15:23:41 +0000480 .ack_interrupt = kszphy_ack_interrupt,
481 .config_intr = ks8737_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200482 .suspend = genphy_suspend,
483 .resume = genphy_resume,
David J. Choid0507002010-04-29 06:12:41 +0000484 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000485}, {
Marek Vasut212ea992012-09-23 16:58:49 +0000486 .phy_id = PHY_ID_KSZ8021,
487 .phy_id_mask = 0x00ffffff,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000488 .name = "Micrel KSZ8021 or KSZ8031",
Marek Vasut212ea992012-09-23 16:58:49 +0000489 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
490 SUPPORTED_Asym_Pause),
491 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Sascha Hauer1fadee02014-10-10 09:48:05 +0200492 .probe = ksz8021_probe,
Marek Vasut212ea992012-09-23 16:58:49 +0000493 .config_init = ksz8021_config_init,
494 .config_aneg = genphy_config_aneg,
495 .read_status = genphy_read_status,
496 .ack_interrupt = kszphy_ack_interrupt,
497 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200498 .suspend = genphy_suspend,
499 .resume = genphy_resume,
Marek Vasut212ea992012-09-23 16:58:49 +0000500 .driver = { .owner = THIS_MODULE,},
501}, {
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000502 .phy_id = PHY_ID_KSZ8031,
503 .phy_id_mask = 0x00ffffff,
504 .name = "Micrel KSZ8031",
505 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
506 SUPPORTED_Asym_Pause),
507 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Sascha Hauer1fadee02014-10-10 09:48:05 +0200508 .probe = ksz8021_probe,
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000509 .config_init = ksz8021_config_init,
510 .config_aneg = genphy_config_aneg,
511 .read_status = genphy_read_status,
512 .ack_interrupt = kszphy_ack_interrupt,
513 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200514 .suspend = genphy_suspend,
515 .resume = genphy_resume,
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000516 .driver = { .owner = THIS_MODULE,},
517}, {
Marek Vasut510d5732012-09-23 16:58:50 +0000518 .phy_id = PHY_ID_KSZ8041,
David J. Choid0507002010-04-29 06:12:41 +0000519 .phy_id_mask = 0x00fffff0,
Marek Vasut510d5732012-09-23 16:58:50 +0000520 .name = "Micrel KSZ8041",
Choi, David51f932c2010-06-28 15:23:41 +0000521 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
522 | SUPPORTED_Asym_Pause),
523 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Ben Dooks20d84352014-02-26 11:48:00 +0000524 .config_init = kszphy_config_init_led8041,
David J. Choid0507002010-04-29 06:12:41 +0000525 .config_aneg = genphy_config_aneg,
526 .read_status = genphy_read_status,
Choi, David51f932c2010-06-28 15:23:41 +0000527 .ack_interrupt = kszphy_ack_interrupt,
528 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200529 .suspend = genphy_suspend,
530 .resume = genphy_resume,
Choi, David51f932c2010-06-28 15:23:41 +0000531 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000532}, {
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300533 .phy_id = PHY_ID_KSZ8041RNLI,
534 .phy_id_mask = 0x00fffff0,
535 .name = "Micrel KSZ8041RNLI",
536 .features = PHY_BASIC_FEATURES |
537 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
538 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Ben Dooks20d84352014-02-26 11:48:00 +0000539 .config_init = kszphy_config_init_led8041,
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300540 .config_aneg = genphy_config_aneg,
541 .read_status = genphy_read_status,
542 .ack_interrupt = kszphy_ack_interrupt,
543 .config_intr = kszphy_config_intr,
544 .suspend = genphy_suspend,
545 .resume = genphy_resume,
546 .driver = { .owner = THIS_MODULE,},
547}, {
Marek Vasut510d5732012-09-23 16:58:50 +0000548 .phy_id = PHY_ID_KSZ8051,
Choi, David51f932c2010-06-28 15:23:41 +0000549 .phy_id_mask = 0x00fffff0,
Marek Vasut510d5732012-09-23 16:58:50 +0000550 .name = "Micrel KSZ8051",
Choi, David51f932c2010-06-28 15:23:41 +0000551 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
552 | SUPPORTED_Asym_Pause),
553 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Baruch Siachd606ef32011-02-14 02:05:33 +0000554 .config_init = ks8051_config_init,
Choi, David51f932c2010-06-28 15:23:41 +0000555 .config_aneg = genphy_config_aneg,
556 .read_status = genphy_read_status,
557 .ack_interrupt = kszphy_ack_interrupt,
558 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200559 .suspend = genphy_suspend,
560 .resume = genphy_resume,
Choi, David51f932c2010-06-28 15:23:41 +0000561 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000562}, {
Marek Vasut510d5732012-09-23 16:58:50 +0000563 .phy_id = PHY_ID_KSZ8001,
564 .name = "Micrel KSZ8001 or KS8721",
Jason Wang48d7d0a2012-06-17 22:52:09 +0000565 .phy_id_mask = 0x00ffffff,
Choi, David51f932c2010-06-28 15:23:41 +0000566 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
567 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Ben Dooks20d84352014-02-26 11:48:00 +0000568 .config_init = kszphy_config_init_led8041,
Choi, David51f932c2010-06-28 15:23:41 +0000569 .config_aneg = genphy_config_aneg,
570 .read_status = genphy_read_status,
571 .ack_interrupt = kszphy_ack_interrupt,
572 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200573 .suspend = genphy_suspend,
574 .resume = genphy_resume,
David J. Choid0507002010-04-29 06:12:41 +0000575 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000576}, {
David J. Choi7ab59dc2013-01-23 14:05:15 +0000577 .phy_id = PHY_ID_KSZ8081,
578 .name = "Micrel KSZ8081 or KSZ8091",
579 .phy_id_mask = 0x00fffff0,
580 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
581 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
582 .config_init = kszphy_config_init,
583 .config_aneg = genphy_config_aneg,
584 .read_status = genphy_read_status,
585 .ack_interrupt = kszphy_ack_interrupt,
586 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200587 .suspend = genphy_suspend,
588 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000589 .driver = { .owner = THIS_MODULE,},
590}, {
591 .phy_id = PHY_ID_KSZ8061,
592 .name = "Micrel KSZ8061",
593 .phy_id_mask = 0x00fffff0,
594 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
595 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
596 .config_init = kszphy_config_init,
597 .config_aneg = genphy_config_aneg,
598 .read_status = genphy_read_status,
599 .ack_interrupt = kszphy_ack_interrupt,
600 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200601 .suspend = genphy_suspend,
602 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000603 .driver = { .owner = THIS_MODULE,},
604}, {
David J. Choid0507002010-04-29 06:12:41 +0000605 .phy_id = PHY_ID_KSZ9021,
Jason Wang48d7d0a2012-06-17 22:52:09 +0000606 .phy_id_mask = 0x000ffffe,
David J. Choid0507002010-04-29 06:12:41 +0000607 .name = "Micrel KSZ9021 Gigabit PHY",
Vlastimil Kosar32fcafb2013-02-28 08:45:22 +0000608 .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
Choi, David51f932c2010-06-28 15:23:41 +0000609 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Sean Cross954c3962013-08-21 01:46:12 +0000610 .config_init = ksz9021_config_init,
David J. Choid0507002010-04-29 06:12:41 +0000611 .config_aneg = genphy_config_aneg,
612 .read_status = genphy_read_status,
Choi, David51f932c2010-06-28 15:23:41 +0000613 .ack_interrupt = kszphy_ack_interrupt,
614 .config_intr = ksz9021_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200615 .suspend = genphy_suspend,
616 .resume = genphy_resume,
Vince Bridgers19936942014-07-29 15:19:58 -0500617 .read_mmd_indirect = ksz9021_rd_mmd_phyreg,
618 .write_mmd_indirect = ksz9021_wr_mmd_phyreg,
David J. Choid0507002010-04-29 06:12:41 +0000619 .driver = { .owner = THIS_MODULE, },
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000620}, {
David J. Choi7ab59dc2013-01-23 14:05:15 +0000621 .phy_id = PHY_ID_KSZ9031,
622 .phy_id_mask = 0x00fffff0,
623 .name = "Micrel KSZ9031 Gigabit PHY",
Mike Looijmans95e8b102014-09-15 12:06:33 +0200624 .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
David J. Choi7ab59dc2013-01-23 14:05:15 +0000625 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200626 .config_init = ksz9031_config_init,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000627 .config_aneg = genphy_config_aneg,
628 .read_status = genphy_read_status,
629 .ack_interrupt = kszphy_ack_interrupt,
630 .config_intr = ksz9021_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200631 .suspend = genphy_suspend,
632 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000633 .driver = { .owner = THIS_MODULE, },
634}, {
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000635 .phy_id = PHY_ID_KSZ8873MLL,
636 .phy_id_mask = 0x00fffff0,
637 .name = "Micrel KSZ8873MLL Switch",
638 .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
639 .flags = PHY_HAS_MAGICANEG,
640 .config_init = kszphy_config_init,
641 .config_aneg = ksz8873mll_config_aneg,
642 .read_status = ksz8873mll_read_status,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200643 .suspend = genphy_suspend,
644 .resume = genphy_resume,
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000645 .driver = { .owner = THIS_MODULE, },
David J. Choi7ab59dc2013-01-23 14:05:15 +0000646}, {
647 .phy_id = PHY_ID_KSZ886X,
648 .phy_id_mask = 0x00fffff0,
649 .name = "Micrel KSZ886X Switch",
650 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
651 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
652 .config_init = kszphy_config_init,
653 .config_aneg = genphy_config_aneg,
654 .read_status = genphy_read_status,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200655 .suspend = genphy_suspend,
656 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000657 .driver = { .owner = THIS_MODULE, },
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000658} };
David J. Choid0507002010-04-29 06:12:41 +0000659
Johan Hovold50fd7152014-11-11 19:45:59 +0100660module_phy_driver(ksphy_driver);
David J. Choid0507002010-04-29 06:12:41 +0000661
662MODULE_DESCRIPTION("Micrel PHY driver");
663MODULE_AUTHOR("David J. Choi");
664MODULE_LICENSE("GPL");
David S. Miller52a60ed2010-05-03 15:48:29 -0700665
Uwe Kleine-Königcf93c942010-10-03 23:43:32 +0000666static struct mdio_device_id __maybe_unused micrel_tbl[] = {
Jason Wang48d7d0a2012-06-17 22:52:09 +0000667 { PHY_ID_KSZ9021, 0x000ffffe },
David J. Choi7ab59dc2013-01-23 14:05:15 +0000668 { PHY_ID_KSZ9031, 0x00fffff0 },
Marek Vasut510d5732012-09-23 16:58:50 +0000669 { PHY_ID_KSZ8001, 0x00ffffff },
Choi, David51f932c2010-06-28 15:23:41 +0000670 { PHY_ID_KS8737, 0x00fffff0 },
Marek Vasut212ea992012-09-23 16:58:49 +0000671 { PHY_ID_KSZ8021, 0x00ffffff },
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000672 { PHY_ID_KSZ8031, 0x00ffffff },
Marek Vasut510d5732012-09-23 16:58:50 +0000673 { PHY_ID_KSZ8041, 0x00fffff0 },
674 { PHY_ID_KSZ8051, 0x00fffff0 },
David J. Choi7ab59dc2013-01-23 14:05:15 +0000675 { PHY_ID_KSZ8061, 0x00fffff0 },
676 { PHY_ID_KSZ8081, 0x00fffff0 },
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000677 { PHY_ID_KSZ8873MLL, 0x00fffff0 },
David J. Choi7ab59dc2013-01-23 14:05:15 +0000678 { PHY_ID_KSZ886X, 0x00fffff0 },
David S. Miller52a60ed2010-05-03 15:48:29 -0700679 { }
680};
681
682MODULE_DEVICE_TABLE(mdio, micrel_tbl);