blob: cbfe846911d19ef80764e0969889891585d88edc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
3 * IDE driver for Linux.
4 *
5 * Copyright (c) 2000-2002 Vojtech Pavlik
Bartlomiej Zolnierkiewicz31bbb662010-01-18 07:18:17 +00006 * Copyright (c) 2007-2010 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Based on the work of:
9 * Andre Hedrick
10 */
11
12/*
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License version 2 as published by
15 * the Free Software Foundation.
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/ide.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +020024#define DRV_NAME "amd74xx"
25
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010026enum {
27 AMD_IDE_CONFIG = 0x41,
28 AMD_CABLE_DETECT = 0x42,
29 AMD_DRIVE_TIMING = 0x48,
30 AMD_8BIT_TIMING = 0x4e,
31 AMD_ADDRESS_SETUP = 0x4c,
32 AMD_UDMA_TIMING = 0x50,
Linus Torvalds1da177e2005-04-16 15:20:36 -070033};
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035static unsigned int amd_80w;
36static unsigned int amd_clock;
37
Bartlomiej Zolnierkiewicz75b1d972007-07-09 23:17:57 +020038static char *amd_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
Linus Torvalds1da177e2005-04-16 15:20:36 -070039static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
40
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010041static inline u8 amd_offset(struct pci_dev *dev)
42{
43 return (dev->vendor == PCI_VENDOR_ID_NVIDIA) ? 0x10 : 0;
44}
45
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 * amd_set_speed() writes timing values to the chipset registers
48 */
49
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010050static void amd_set_speed(struct pci_dev *dev, u8 dn, u8 udma_mask,
51 struct ide_timing *timing)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010053 u8 t = 0, offset = amd_offset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010055 pci_read_config_byte(dev, AMD_ADDRESS_SETUP + offset, &t);
Harvey Harrisond6cddd32008-07-15 21:21:41 +020056 t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010057 pci_write_config_byte(dev, AMD_ADDRESS_SETUP + offset, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010059 pci_write_config_byte(dev, AMD_8BIT_TIMING + offset + (1 - (dn >> 1)),
Harvey Harrisond6cddd32008-07-15 21:21:41 +020060 ((clamp_val(timing->act8b, 1, 16) - 1) << 4) | (clamp_val(timing->rec8b, 1, 16) - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010062 pci_write_config_byte(dev, AMD_DRIVE_TIMING + offset + (3 - dn),
Harvey Harrisond6cddd32008-07-15 21:21:41 +020063 ((clamp_val(timing->active, 1, 16) - 1) << 4) | (clamp_val(timing->recover, 1, 16) - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010065 switch (udma_mask) {
Harvey Harrisond6cddd32008-07-15 21:21:41 +020066 case ATA_UDMA2: t = timing->udma ? (0xc0 | (clamp_val(timing->udma, 2, 5) - 2)) : 0x03; break;
67 case ATA_UDMA4: t = timing->udma ? (0xc0 | amd_cyc2udma[clamp_val(timing->udma, 2, 10)]) : 0x03; break;
68 case ATA_UDMA5: t = timing->udma ? (0xc0 | amd_cyc2udma[clamp_val(timing->udma, 1, 10)]) : 0x03; break;
69 case ATA_UDMA6: t = timing->udma ? (0xc0 | amd_cyc2udma[clamp_val(timing->udma, 1, 15)]) : 0x03; break;
Bartlomiej Zolnierkiewicz75b1d972007-07-09 23:17:57 +020070 default: return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 }
72
Bartlomiej Zolnierkiewicz31bbb662010-01-18 07:18:17 +000073 if (timing->udma)
74 pci_write_config_byte(dev, AMD_UDMA_TIMING + offset + 3 - dn, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075}
76
77/*
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020078 * amd_set_drive() computes timing values and configures the chipset
79 * to a desired transfer mode. It also can be called by upper layers.
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 */
81
Bartlomiej Zolnierkiewicz87761682010-01-19 01:45:29 -080082static void amd_set_drive(ide_hwif_t *hwif, ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +010084 struct pci_dev *dev = to_pci_dev(hwif->dev);
Bartlomiej Zolnierkiewiczbca4ff12009-01-06 17:20:54 +010085 ide_drive_t *peer = ide_get_pair_dev(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 struct ide_timing t, p;
87 int T, UT;
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010088 u8 udma_mask = hwif->ultra_mask;
Bartlomiej Zolnierkiewicz87761682010-01-19 01:45:29 -080089 const u8 speed = drive->dma_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 T = 1000000000 / amd_clock;
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +010092 UT = (udma_mask == ATA_UDMA2) ? T : (T / 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94 ide_timing_compute(drive, speed, &t, T, UT);
95
Bartlomiej Zolnierkiewiczbca4ff12009-01-06 17:20:54 +010096 if (peer) {
Bartlomiej Zolnierkiewiczf6d23c22010-01-18 07:21:33 +000097 ide_timing_compute(peer, peer->pio_mode, &p, T, UT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
99 }
100
101 if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
102 if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
103
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100104 amd_set_speed(dev, drive->dn, udma_mask, &t);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105}
106
107/*
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200108 * amd_set_pio_mode() is a callback from upper layers for PIO-only tuning.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 */
110
Bartlomiej Zolnierkiewicze085b3c2010-01-19 01:44:41 -0800111static void amd_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112{
Bartlomiej Zolnierkiewicz87761682010-01-19 01:45:29 -0800113 drive->dma_mode = drive->pio_mode;
114 amd_set_drive(hwif, drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115}
116
Bartlomiej Zolnierkiewiczfeb22b72008-10-10 22:39:32 +0200117static void amd7409_cable_detect(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118{
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100119 /* no host side cable detection */
120 amd_80w = 0x03;
121}
122
Bartlomiej Zolnierkiewiczfeb22b72008-10-10 22:39:32 +0200123static void amd7411_cable_detect(struct pci_dev *dev)
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100124{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 int i;
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100126 u32 u = 0;
127 u8 t = 0, offset = amd_offset(dev);
128
129 pci_read_config_byte(dev, AMD_CABLE_DETECT + offset, &t);
130 pci_read_config_dword(dev, AMD_UDMA_TIMING + offset, &u);
131 amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
132 for (i = 24; i >= 0; i -= 8)
133 if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
Bartlomiej Zolnierkiewicza326b022008-07-24 22:53:33 +0200134 printk(KERN_WARNING DRV_NAME " %s: BIOS didn't set "
135 "cable bits correctly. Enabling workaround.\n",
136 pci_name(dev));
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100137 amd_80w |= (1 << (1 - (i >> 4)));
138 }
139}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
141/*
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100142 * The initialization callback. Initialize drive independent registers.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 */
144
Bartlomiej Zolnierkiewicz2ed0ef52009-03-24 23:22:53 +0100145static int init_chipset_amd74xx(struct pci_dev *dev)
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100146{
147 u8 t = 0, offset = amd_offset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
149/*
150 * Check 80-wire cable presence.
151 */
152
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100153 if (dev->vendor == PCI_VENDOR_ID_AMD &&
154 dev->device == PCI_DEVICE_ID_AMD_COBRA_7401)
155 ; /* no UDMA > 2 */
156 else if (dev->vendor == PCI_VENDOR_ID_AMD &&
157 dev->device == PCI_DEVICE_ID_AMD_VIPER_7409)
Bartlomiej Zolnierkiewicza326b022008-07-24 22:53:33 +0200158 amd7409_cable_detect(dev);
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100159 else
Bartlomiej Zolnierkiewicza326b022008-07-24 22:53:33 +0200160 amd7411_cable_detect(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
162/*
163 * Take care of prefetch & postwrite.
164 */
165
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100166 pci_read_config_byte(dev, AMD_IDE_CONFIG + offset, &t);
167 /*
168 * Check for broken FIFO support.
169 */
170 if (dev->vendor == PCI_VENDOR_ID_AMD &&
Roel Kluin43a12212009-02-25 20:28:22 +0100171 dev->device == PCI_DEVICE_ID_AMD_VIPER_7411)
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100172 t &= 0x0f;
173 else
174 t |= 0xf0;
175 pci_write_config_byte(dev, AMD_IDE_CONFIG + offset, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Bartlomiej Zolnierkiewicz2ed0ef52009-03-24 23:22:53 +0100177 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178}
179
Bartlomiej Zolnierkiewiczf454cbe2008-08-05 18:17:04 +0200180static u8 amd_cable_detect(ide_hwif_t *hwif)
Bartlomiej Zolnierkiewiczbfa14b42008-02-02 19:56:31 +0100181{
182 if ((amd_80w >> hwif->channel) & 1)
183 return ATA_CBL_PATA80;
184 else
185 return ATA_CBL_PATA40;
186}
187
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200188static const struct ide_port_ops amd_port_ops = {
189 .set_pio_mode = amd_set_pio_mode,
190 .set_dma_mode = amd_set_drive,
191 .cable_detect = amd_cable_detect,
192};
193
Bartlomiej Zolnierkiewiczcaea7602007-10-20 00:32:30 +0200194#define IDE_HFLAGS_AMD \
195 (IDE_HFLAG_PIO_NO_BLACKLIST | \
Bartlomiej Zolnierkiewiczcaea7602007-10-20 00:32:30 +0200196 IDE_HFLAG_POST_SET_MODE | \
197 IDE_HFLAG_IO_32BIT | \
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200198 IDE_HFLAG_UNMASK_IRQS)
Bartlomiej Zolnierkiewiczcaea7602007-10-20 00:32:30 +0200199
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200200#define DECLARE_AMD_DEV(swdma, udma) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 { \
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200202 .name = DRV_NAME, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 .init_chipset = init_chipset_amd74xx, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200205 .port_ops = &amd_port_ops, \
Bartlomiej Zolnierkiewiczcaea7602007-10-20 00:32:30 +0200206 .host_flags = IDE_HFLAGS_AMD, \
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200207 .pio_mask = ATA_PIO5, \
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100208 .swdma_mask = swdma, \
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200209 .mwdma_mask = ATA_MWDMA2, \
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100210 .udma_mask = udma, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 }
212
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200213#define DECLARE_NV_DEV(udma) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 { \
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200215 .name = DRV_NAME, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 .init_chipset = init_chipset_amd74xx, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 .enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200218 .port_ops = &amd_port_ops, \
Bartlomiej Zolnierkiewiczcaea7602007-10-20 00:32:30 +0200219 .host_flags = IDE_HFLAGS_AMD, \
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200220 .pio_mask = ATA_PIO5, \
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200221 .swdma_mask = ATA_SWDMA2, \
222 .mwdma_mask = ATA_MWDMA2, \
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100223 .udma_mask = udma, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 }
225
Greg Kroah-Hartmanfe31edc2012-12-21 13:21:03 -0800226static const struct ide_port_info amd74xx_chipsets[] = {
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200227 /* 0: AMD7401 */ DECLARE_AMD_DEV(0x00, ATA_UDMA2),
228 /* 1: AMD7409 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA4),
229 /* 2: AMD7411/7441 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA5),
230 /* 3: AMD8111 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA6),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200232 /* 4: NFORCE */ DECLARE_NV_DEV(ATA_UDMA5),
233 /* 5: >= NFORCE2 */ DECLARE_NV_DEV(ATA_UDMA6),
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100234
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200235 /* 6: AMD5536 */ DECLARE_AMD_DEV(ATA_SWDMA2, ATA_UDMA5),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236};
237
Greg Kroah-Hartmanfe31edc2012-12-21 13:21:03 -0800238static int amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100240 struct ide_port_info d;
241 u8 idx = id->driver_data;
242
243 d = amd74xx_chipsets[idx];
244
245 /*
246 * Check for bad SWDMA and incorrectly wired Serenade mainboards.
247 */
248 if (idx == 1) {
249 if (dev->revision <= 7)
250 d.swdma_mask = 0;
Bartlomiej Zolnierkiewicz8ac2b42a2008-02-01 23:09:30 +0100251 d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200252 } else if (idx == 3) {
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100253 if (dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
254 dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
255 d.udma_mask = ATA_UDMA5;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 }
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100257
Bartlomiej Zolnierkiewicz66364872008-12-02 20:40:03 +0100258 /*
259 * It seems that on some nVidia controllers using AltStatus
260 * register can be unreliable so default to Status register
261 * if the device is in Compatibility Mode.
262 */
263 if (dev->vendor == PCI_VENDOR_ID_NVIDIA &&
264 ide_pci_is_in_compatibility_mode(dev))
265 d.host_flags |= IDE_HFLAG_BROKEN_ALTSTATUS;
266
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +0200267 printk(KERN_INFO "%s %s: UDMA%s controller\n",
268 d.name, pci_name(dev), amd_dma[fls(d.udma_mask) - 1]);
Bartlomiej Zolnierkiewicz993da8f2008-02-01 23:09:30 +0100269
Bartlomiej Zolnierkiewiczd51f19c2008-07-24 22:53:17 +0200270 /*
271 * Determine the system bus clock.
272 */
273 amd_clock = (ide_pci_clk ? ide_pci_clk : 33) * 1000;
274
275 switch (amd_clock) {
276 case 33000: amd_clock = 33333; break;
277 case 37000: amd_clock = 37500; break;
278 case 41000: amd_clock = 41666; break;
279 }
280
281 if (amd_clock < 20000 || amd_clock > 50000) {
282 printk(KERN_WARNING "%s: User given PCI clock speed impossible"
283 " (%d), using 33 MHz instead.\n",
284 d.name, amd_clock);
285 amd_clock = 33333;
286 }
287
Bartlomiej Zolnierkiewicz6cdf6eb2008-07-24 22:53:14 +0200288 return ide_pci_init_one(dev, &d, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289}
290
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200291static const struct pci_device_id amd74xx_pci_tbl[] = {
292 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_COBRA_7401), 0 },
293 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7409), 1 },
294 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7411), 2 },
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200295 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_OPUS_7441), 2 },
296 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_8111_IDE), 3 },
297 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE), 4 },
298 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE), 5 },
299 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE), 5 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300#ifdef CONFIG_BLK_DEV_IDE_SATA
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200301 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), 5 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302#endif
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200303 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE), 5 },
304 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE), 5 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#ifdef CONFIG_BLK_DEV_IDE_SATA
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200306 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), 5 },
307 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), 5 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308#endif
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200309 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE), 5 },
310 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE), 5 },
311 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE), 5 },
312 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE), 5 },
313 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE), 5 },
314 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE), 5 },
315 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE), 5 },
316 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE), 5 },
317 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE), 5 },
318 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), 6 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 { 0, },
320};
321MODULE_DEVICE_TABLE(pci, amd74xx_pci_tbl);
322
Bartlomiej Zolnierkiewicza9ab09e22008-10-13 21:39:41 +0200323static struct pci_driver amd74xx_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 .name = "AMD_IDE",
325 .id_table = amd74xx_pci_tbl,
326 .probe = amd74xx_probe,
Bartlomiej Zolnierkiewiczb2509ac2008-07-24 22:53:19 +0200327 .remove = ide_pci_remove,
Bartlomiej Zolnierkiewiczfeb22b72008-10-10 22:39:32 +0200328 .suspend = ide_pci_suspend,
329 .resume = ide_pci_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330};
331
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100332static int __init amd74xx_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333{
Bartlomiej Zolnierkiewicza9ab09e22008-10-13 21:39:41 +0200334 return ide_pci_register_driver(&amd74xx_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
Bartlomiej Zolnierkiewiczb2509ac2008-07-24 22:53:19 +0200337static void __exit amd74xx_ide_exit(void)
338{
Bartlomiej Zolnierkiewicza9ab09e22008-10-13 21:39:41 +0200339 pci_unregister_driver(&amd74xx_pci_driver);
Bartlomiej Zolnierkiewiczb2509ac2008-07-24 22:53:19 +0200340}
341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342module_init(amd74xx_ide_init);
Bartlomiej Zolnierkiewiczb2509ac2008-07-24 22:53:19 +0200343module_exit(amd74xx_ide_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Bartlomiej Zolnierkiewicz31bbb662010-01-18 07:18:17 +0000345MODULE_AUTHOR("Vojtech Pavlik, Bartlomiej Zolnierkiewicz");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346MODULE_DESCRIPTION("AMD PCI IDE driver");
347MODULE_LICENSE("GPL");