blob: 8a756870c238435af684215c653f54a739f4f1a5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/boot/compressed/head.S
3 *
4 * Copyright (C) 1996-2002 Russell King
Hyok S. Choi10c2df62006-03-27 10:21:34 +01005 * Copyright (C) 2004 Hyok S. Choi (MPU support)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/linkage.h>
Dave Martin424e5992012-02-10 18:07:07 -080012#include <asm/assembler.h>
Joachim Eastwoodc20611d2015-03-25 08:47:18 +010013#include <asm/v7m.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
Roy Franz81a0bc32015-09-23 20:17:54 -070015#include "efi-header.S"
16
Joachim Eastwoodc20611d2015-03-25 08:47:18 +010017 AR_CLASS( .arch armv7-a )
18 M_CLASS( .arch armv7-m )
19
Linus Torvalds1da177e2005-04-16 15:20:36 -070020/*
21 * Debugging stuff
22 *
23 * Note that these macros must not contain any code which is not
24 * 100% relocatable. Any attempt to do so will result in a crash.
25 * Please select one of the following when turning on debugging.
26 */
27#ifdef DEBUG
Russell King5cd0c342005-05-03 12:18:46 +010028
Russell King5cd0c342005-05-03 12:18:46 +010029#if defined(CONFIG_DEBUG_ICEDCC)
Tony Lindgren7d95ded2006-09-20 13:03:34 +010030
Stephen Boyddfad5492011-03-23 22:46:15 +010031#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010032 .macro loadsp, rb, tmp
Tony Lindgren7d95ded2006-09-20 13:03:34 +010033 .endm
34 .macro writeb, ch, rb
35 mcr p14, 0, \ch, c0, c5, 0
36 .endm
Jean-Christop PLAGNIOL-VILLARDc633c3c2009-02-25 04:20:40 +010037#elif defined(CONFIG_CPU_XSCALE)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010038 .macro loadsp, rb, tmp
Jean-Christop PLAGNIOL-VILLARDc633c3c2009-02-25 04:20:40 +010039 .endm
40 .macro writeb, ch, rb
41 mcr p14, 0, \ch, c8, c0, 0
42 .endm
Tony Lindgren7d95ded2006-09-20 13:03:34 +010043#else
Tony Lindgren4e6d4882010-02-01 23:26:53 +010044 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 .endm
Russell King224b5be2005-11-16 14:59:51 +000046 .macro writeb, ch, rb
Uwe Kleine-König41a9e682007-12-13 09:31:34 +010047 mcr p14, 0, \ch, c1, c0, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 .endm
Tony Lindgren7d95ded2006-09-20 13:03:34 +010049#endif
50
Russell King5cd0c342005-05-03 12:18:46 +010051#else
Russell King224b5be2005-11-16 14:59:51 +000052
Shawn Guo4beba082012-12-11 07:06:37 +010053#include CONFIG_DEBUG_LL_INCLUDE
Russell King224b5be2005-11-16 14:59:51 +000054
Russell King5cd0c342005-05-03 12:18:46 +010055 .macro writeb, ch, rb
56 senduart \ch, \rb
57 .endm
58
Russell King224b5be2005-11-16 14:59:51 +000059#if defined(CONFIG_ARCH_SA1100)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010060 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 mov \rb, #0x80000000 @ physical base address
Russell King224b5be2005-11-16 14:59:51 +000062#ifdef CONFIG_DEBUG_LL_SER3
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 add \rb, \rb, #0x00050000 @ Ser3
Russell King224b5be2005-11-16 14:59:51 +000064#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 add \rb, \rb, #0x00010000 @ Ser1
Russell King224b5be2005-11-16 14:59:51 +000066#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#else
Tony Lindgren4e6d4882010-02-01 23:26:53 +010069 .macro loadsp, rb, tmp
70 addruart \rb, \tmp
Russell King224b5be2005-11-16 14:59:51 +000071 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#endif
73#endif
Russell King5cd0c342005-05-03 12:18:46 +010074#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76 .macro kputc,val
77 mov r0, \val
78 bl putc
79 .endm
80
81 .macro kphex,val,len
82 mov r0, \val
83 mov r1, #\len
84 bl phex
85 .endm
86
87 .macro debug_reloc_start
88#ifdef DEBUG
89 kputc #'\n'
90 kphex r6, 8 /* processor id */
91 kputc #':'
92 kphex r7, 8 /* architecture id */
Hyok S. Choif12d0d72006-09-26 17:36:37 +090093#ifdef CONFIG_CPU_CP15
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kputc #':'
95 mrc p15, 0, r0, c1, c0
96 kphex r0, 8 /* control reg */
Hyok S. Choif12d0d72006-09-26 17:36:37 +090097#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 kputc #'\n'
99 kphex r5, 8 /* decompressed kernel start */
100 kputc #'-'
Russell Kingf4619022006-01-12 17:17:57 +0000101 kphex r9, 8 /* decompressed kernel end */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 kputc #'>'
103 kphex r4, 8 /* kernel execution address */
104 kputc #'\n'
105#endif
106 .endm
107
108 .macro debug_reloc_end
109#ifdef DEBUG
110 kphex r5, 8 /* end of kernel */
111 kputc #'\n'
112 mov r0, r4
113 bl memdump /* dump 256 bytes at start of kernel */
114#endif
115 .endm
116
117 .section ".start", #alloc, #execinstr
118/*
119 * sort out different calling conventions
120 */
121 .align
Joachim Eastwoodc20611d2015-03-25 08:47:18 +0100122 /*
123 * Always enter in ARM state for CPUs that support the ARM ISA.
124 * As of today (2014) that's exactly the members of the A and R
125 * classes.
126 */
127 AR_CLASS( .arm )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128start:
129 .type start,#function
Nicolas Pitreb11fe382011-02-12 22:25:27 +0100130 .rept 7
Roy Franz81a0bc32015-09-23 20:17:54 -0700131 __nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 .endr
Ard Biesheuvel06a4b6d2017-05-24 15:31:57 +0100133#ifndef CONFIG_THUMB2_KERNEL
134 mov r0, r0
135#else
136 AR_CLASS( sub pc, pc, #3 ) @ A/R: switch to Thumb2 mode
137 M_CLASS( nop.w ) @ M: already in Thumb2 mode
138 .thumb
139#endif
140 W(b) 1f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Nicolas Pitre33656d52014-06-02 17:32:25 +0100142 .word _magic_sig @ Magic numbers to help the loader
143 .word _magic_start @ absolute load/run zImage address
144 .word _magic_end @ zImage end address
Nicolas Pitre9696fca2014-06-19 22:44:32 +0100145 .word 0x04030201 @ endianness flag
Nicolas Pitre33656d52014-06-02 17:32:25 +0100146
Ard Biesheuvel06a4b6d2017-05-24 15:31:57 +0100147 __EFI_HEADER
1481:
Joachim Eastwoodc20611d2015-03-25 08:47:18 +0100149 ARM_BE8( setend be ) @ go BE8 if compiled for BE8
150 AR_CLASS( mrs r9, cpsr )
Dave Martin424e5992012-02-10 18:07:07 -0800151#ifdef CONFIG_ARM_VIRT_EXT
152 bl __hyp_stub_install @ get into SVC mode, reversibly
153#endif
154 mov r7, r1 @ save architecture ID
Russell Kingf4619022006-01-12 17:17:57 +0000155 mov r8, r2 @ save atags pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Joachim Eastwoodc20611d2015-03-25 08:47:18 +0100157#ifndef CONFIG_CPU_V7M
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 /*
159 * Booting from Angel - need to enter SVC mode and disable
160 * FIQs/IRQs (numeric definitions from angel arm.h source).
161 * We only do this if we were in user mode on entry.
162 */
163 mrs r2, cpsr @ get current mode
164 tst r2, #3 @ not user?
165 bne not_angel
166 mov r0, #0x17 @ angel_SWIreason_EnterSVC
Catalin Marinas0e056f22009-07-24 12:32:58 +0100167 ARM( swi 0x123456 ) @ angel_SWI_ARM
168 THUMB( svc 0xab ) @ angel_SWI_THUMB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169not_angel:
Dave Martin424e5992012-02-10 18:07:07 -0800170 safe_svcmode_maskall r0
171 msr spsr_cxsf, r9 @ Save the CPU boot mode in
172 @ SPSR
Joachim Eastwoodc20611d2015-03-25 08:47:18 +0100173#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 /*
175 * Note that some cache flushing and other stuff may
176 * be needed here - is there an Angel SWI call for this?
177 */
178
179 /*
180 * some architecture specific code can be inserted
Russell Kingf4619022006-01-12 17:17:57 +0000181 * by the linker here, but it should preserve r7, r8, and r9.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 */
183
184 .text
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100185
Eric Miaoe69edc792010-07-05 15:56:50 +0200186#ifdef CONFIG_AUTO_ZRELADDR
Russell King0a6a78b2015-03-26 09:41:33 +0000187 /*
188 * Find the start of physical memory. As we are executing
189 * without the MMU on, we are in the physical address space.
190 * We just need to get rid of any offset by aligning the
191 * address.
192 *
193 * This alignment is a balance between the requirements of
194 * different platforms - we have chosen 128MB to allow
195 * platforms which align the start of their physical memory
196 * to 128MB to use this feature, while allowing the zImage
197 * to be placed within the first 128MB of memory on other
198 * platforms. Increasing the alignment means we place
199 * stricter alignment requirements on the start of physical
200 * memory, but relaxing it means that we break people who
201 * are already placing their zImage in (eg) the top 64MB
202 * of this range.
203 */
Dave Martinbfa64c42010-11-29 19:43:26 +0100204 mov r4, pc
205 and r4, r4, #0xf8000000
Russell King0a6a78b2015-03-26 09:41:33 +0000206 /* Determine final kernel image address. */
Eric Miaoe69edc792010-07-05 15:56:50 +0200207 add r4, r4, #TEXT_OFFSET
208#else
Russell King9e84ed62010-09-09 22:39:41 +0100209 ldr r4, =zreladdr
Eric Miaoe69edc792010-07-05 15:56:50 +0200210#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
Nicolas Pitre28748652013-06-06 05:13:48 +0100212 /*
213 * Set up a page table only if it won't overwrite ourself.
Masahiro Yamada7d579092015-01-20 03:44:26 +0100214 * That means r4 < pc || r4 - 16k page directory > &_end.
Nicolas Pitre28748652013-06-06 05:13:48 +0100215 * Given that r4 > &_end is most unfrequent, we add a rough
216 * additional 1MB of room for a possible appended DTB.
217 */
218 mov r0, pc
219 cmp r0, r4
220 ldrcc r0, LC0+32
221 addcc r0, r0, pc
222 cmpcc r4, r0
223 orrcc r4, r4, #1 @ remember we skipped cache_on
224 blcs cache_on
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100225
226restart: adr r0, LC0
Nicolas Pitre34cc1a82011-04-19 15:42:43 -0400227 ldmia r0, {r1, r2, r3, r6, r10, r11, r12}
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400228 ldr sp, [r0, #28]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 /*
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100231 * We might be running at a different address. We need
232 * to fix up various pointers.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 */
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100234 sub r0, r0, r1 @ calculate the delta offset
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100235 add r6, r6, r0 @ _edata
Nicolas Pitre34cc1a82011-04-19 15:42:43 -0400236 add r10, r10, r0 @ inflated kernel size location
237
238 /*
239 * The kernel build system appends the size of the
240 * decompressed kernel at the end of the compressed data
241 * in little-endian form.
242 */
243 ldrb r9, [r10, #0]
244 ldrb lr, [r10, #1]
245 orr r9, r9, lr, lsl #8
246 ldrb lr, [r10, #2]
247 ldrb r10, [r10, #3]
248 orr r9, r9, lr, lsl #16
249 orr r9, r9, r10, lsl #24
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100250
251#ifndef CONFIG_ZBOOT_ROM
252 /* malloc space is above the relocated stack (64k max) */
253 add sp, sp, r0
254 add r10, sp, #0x10000
255#else
256 /*
257 * With ZBOOT_ROM the bss/stack is non relocatable,
258 * but someone could still run this code from RAM,
259 * in which case our reference is _edata.
260 */
261 mov r10, r6
262#endif
263
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400264 mov r5, #0 @ init dtb size to 0
265#ifdef CONFIG_ARM_APPENDED_DTB
266/*
267 * r0 = delta
268 * r2 = BSS start
269 * r3 = BSS end
Nicolas Pitre28748652013-06-06 05:13:48 +0100270 * r4 = final kernel address (possibly with LSB set)
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400271 * r5 = appended dtb size (still unknown)
272 * r6 = _edata
273 * r7 = architecture ID
274 * r8 = atags/device tree pointer
275 * r9 = size of decompressed image
276 * r10 = end of this image, including bss/stack/malloc space if non XIP
277 * r11 = GOT start
278 * r12 = GOT end
279 * sp = stack pointer
280 *
281 * if there are device trees (dtb) appended to zImage, advance r10 so that the
282 * dtb data will get relocated along with the kernel if necessary.
283 */
284
285 ldr lr, [r6, #0]
286#ifndef __ARMEB__
287 ldr r1, =0xedfe0dd0 @ sig is 0xd00dfeed big endian
288#else
289 ldr r1, =0xd00dfeed
290#endif
291 cmp lr, r1
292 bne dtb_check_done @ not found
293
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400294#ifdef CONFIG_ARM_ATAG_DTB_COMPAT
295 /*
296 * OK... Let's do some funky business here.
297 * If we do have a DTB appended to zImage, and we do have
298 * an ATAG list around, we want the later to be translated
Nicolas Pitrec2607f72015-01-27 16:10:42 +0100299 * and folded into the former here. No GOT fixup has occurred
300 * yet, but none of the code we're about to call uses any
301 * global variable.
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400302 */
Nicolas Pitrec2607f72015-01-27 16:10:42 +0100303
304 /* Get the initial DTB size */
305 ldr r5, [r6, #4]
306#ifndef __ARMEB__
307 /* convert to little endian */
308 eor r1, r5, r5, ror #16
309 bic r1, r1, #0x00ff0000
310 mov r5, r5, ror #8
311 eor r5, r5, r1, lsr #8
312#endif
313 /* 50% DTB growth should be good enough */
314 add r5, r5, r5, lsr #1
315 /* preserve 64-bit alignment */
316 add r5, r5, #7
317 bic r5, r5, #7
318 /* clamp to 32KB min and 1MB max */
319 cmp r5, #(1 << 15)
320 movlo r5, #(1 << 15)
321 cmp r5, #(1 << 20)
322 movhi r5, #(1 << 20)
323 /* temporarily relocate the stack past the DTB work space */
324 add sp, sp, r5
325
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400326 stmfd sp!, {r0-r3, ip, lr}
327 mov r0, r8
328 mov r1, r6
Nicolas Pitrec2607f72015-01-27 16:10:42 +0100329 mov r2, r5
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400330 bl atags_to_fdt
331
332 /*
333 * If returned value is 1, there is no ATAG at the location
334 * pointed by r8. Try the typical 0x100 offset from start
335 * of RAM and hope for the best.
336 */
337 cmp r0, #1
Nicolas Pitre531a6a92011-10-24 13:30:32 +0100338 sub r0, r4, #TEXT_OFFSET
Nicolas Pitre28748652013-06-06 05:13:48 +0100339 bic r0, r0, #1
Nicolas Pitre531a6a92011-10-24 13:30:32 +0100340 add r0, r0, #0x100
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400341 mov r1, r6
Nicolas Pitrec2607f72015-01-27 16:10:42 +0100342 mov r2, r5
Marc Zyngier9c5fd9e2012-04-11 14:52:55 +0100343 bleq atags_to_fdt
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400344
345 ldmfd sp!, {r0-r3, ip, lr}
Nicolas Pitrec2607f72015-01-27 16:10:42 +0100346 sub sp, sp, r5
Nicolas Pitreb90b9a32011-09-13 22:37:07 -0400347#endif
348
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400349 mov r8, r6 @ use the appended device tree
350
Nicolas Pitre5ffb04f2011-06-12 01:07:33 -0400351 /*
352 * Make sure that the DTB doesn't end up in the final
353 * kernel's .bss area. To do so, we adjust the decompressed
354 * kernel size to compensate if that .bss size is larger
355 * than the relocated code.
356 */
357 ldr r5, =_kernel_bss_size
358 adr r1, wont_overwrite
359 sub r1, r6, r1
360 subs r1, r5, r1
361 addhi r9, r9, r1
362
Nicolas Pitrec2607f72015-01-27 16:10:42 +0100363 /* Get the current DTB size */
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400364 ldr r5, [r6, #4]
365#ifndef __ARMEB__
366 /* convert r5 (dtb size) to little endian */
367 eor r1, r5, r5, ror #16
368 bic r1, r1, #0x00ff0000
369 mov r5, r5, ror #8
370 eor r5, r5, r1, lsr #8
371#endif
372
373 /* preserve 64-bit alignment */
374 add r5, r5, #7
375 bic r5, r5, #7
376
377 /* relocate some pointers past the appended dtb */
378 add r6, r6, r5
379 add r10, r10, r5
380 add sp, sp, r5
381dtb_check_done:
382#endif
383
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100384/*
385 * Check to see if we will overwrite ourselves.
Nicolas Pitre28748652013-06-06 05:13:48 +0100386 * r4 = final kernel address (possibly with LSB set)
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100387 * r9 = size of decompressed image
388 * r10 = end of this image, including bss/stack/malloc space if non XIP
389 * We basically want:
Nicolas Pitreea9df3b2011-04-21 22:52:06 -0400390 * r4 - 16k page directory >= r10 -> OK
Nicolas Pitre5ffb04f2011-06-12 01:07:33 -0400391 * r4 + image length <= address of wont_overwrite -> OK
Nicolas Pitre28748652013-06-06 05:13:48 +0100392 * Note: the possible LSB in r4 is harmless here.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100393 */
Nicolas Pitreea9df3b2011-04-21 22:52:06 -0400394 add r10, r10, #16384
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100395 cmp r4, r10
396 bhs wont_overwrite
397 add r10, r4, r9
Nicolas Pitre5ffb04f2011-06-12 01:07:33 -0400398 adr r9, wont_overwrite
399 cmp r10, r9
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100400 bls wont_overwrite
401
402/*
403 * Relocate ourselves past the end of the decompressed kernel.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100404 * r6 = _edata
405 * r10 = end of the decompressed kernel
406 * Because we always copy ahead, we need to do it from the end and go
407 * backward in case the source and destination overlap.
408 */
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400409 /*
410 * Bump to the next 256-byte boundary with the size of
411 * the relocation code added. This avoids overwriting
412 * ourself when the offset is small.
413 */
414 add r10, r10, #((reloc_code_end - restart + 256) & ~255)
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100415 bic r10, r10, #255
416
Nicolas Pitreadcc2592011-04-27 16:15:11 -0400417 /* Get start of code we want to copy and align it down. */
418 adr r5, restart
419 bic r5, r5, #31
420
Dave Martin424e5992012-02-10 18:07:07 -0800421/* Relocate the hyp vector base if necessary */
422#ifdef CONFIG_ARM_VIRT_EXT
423 mrs r0, spsr
424 and r0, r0, #MODE_MASK
425 cmp r0, #HYP_MODE
426 bne 1f
427
Marc Zyngier4897e362017-04-03 19:38:02 +0100428 /*
429 * Compute the address of the hyp vectors after relocation.
430 * This requires some arithmetic since we cannot directly
431 * reference __hyp_stub_vectors in a PC-relative way.
432 * Call __hyp_set_vectors with the new address so that we
433 * can HVC again after the copy.
434 */
4350: adr r0, 0b
436 movw r1, #:lower16:__hyp_stub_vectors - 0b
437 movt r1, #:upper16:__hyp_stub_vectors - 0b
438 add r0, r0, r1
Dave Martin424e5992012-02-10 18:07:07 -0800439 sub r0, r0, r5
440 add r0, r0, r10
441 bl __hyp_set_vectors
4421:
443#endif
444
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100445 sub r9, r6, r5 @ size to copy
446 add r9, r9, #31 @ rounded up to a multiple
447 bic r9, r9, #31 @ ... of 32 bytes
448 add r6, r9, r5
449 add r9, r9, r10
450
4511: ldmdb r6!, {r0 - r3, r10 - r12, lr}
452 cmp r6, r5
453 stmdb r9!, {r0 - r3, r10 - r12, lr}
454 bhi 1b
455
456 /* Preserve offset to relocated code. */
457 sub r6, r9, r6
458
Tony Lindgren7c2527f2011-04-26 05:37:46 -0700459#ifndef CONFIG_ZBOOT_ROM
460 /* cache_clean_flush may use the stack, so relocate it */
461 add sp, sp, r6
462#endif
463
Will Deacon238962a2014-11-04 11:40:46 +0100464 bl cache_clean_flush
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100465
Russell King14327c62015-04-21 14:17:25 +0100466 badr r0, restart
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100467 add r0, r0, r6
468 mov pc, r0
469
470wont_overwrite:
471/*
472 * If delta is zero, we are running at the address we were linked at.
473 * r0 = delta
474 * r2 = BSS start
475 * r3 = BSS end
Nicolas Pitre28748652013-06-06 05:13:48 +0100476 * r4 = kernel execution address (possibly with LSB set)
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400477 * r5 = appended dtb size (0 if not present)
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100478 * r7 = architecture ID
479 * r8 = atags pointer
480 * r11 = GOT start
481 * r12 = GOT end
482 * sp = stack pointer
483 */
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400484 orrs r1, r0, r5
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100485 beq not_relocated
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400486
Russell King98e12b52010-02-25 23:56:38 +0000487 add r11, r11, r0
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100488 add r12, r12, r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490#ifndef CONFIG_ZBOOT_ROM
491 /*
492 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
493 * we need to fix up pointers into the BSS region.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100494 * Note that the stack pointer has already been fixed up.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 */
496 add r2, r2, r0
497 add r3, r3, r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499 /*
500 * Relocate all entries in the GOT table.
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400501 * Bump bss entries to _edata + dtb size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 */
Russell King98e12b52010-02-25 23:56:38 +00005031: ldr r1, [r11, #0] @ relocate entries in the GOT
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400504 add r1, r1, r0 @ This fixes up C references
505 cmp r1, r2 @ if entry >= bss_start &&
506 cmphs r3, r1 @ bss_end > entry
507 addhi r1, r1, r5 @ entry += dtb size
508 str r1, [r11], #4 @ next entry
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100509 cmp r11, r12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 blo 1b
John Bonesioe2a6a3a2011-05-27 18:45:50 -0400511
512 /* bump our bss pointers too */
513 add r2, r2, r5
514 add r3, r3, r5
515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516#else
517
518 /*
519 * Relocate entries in the GOT table. We only relocate
520 * the entries that are outside the (relocated) BSS region.
521 */
Russell King98e12b52010-02-25 23:56:38 +00005221: ldr r1, [r11, #0] @ relocate entries in the GOT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 cmp r1, r2 @ entry < bss_start ||
524 cmphs r3, r1 @ _end < entry
525 addlo r1, r1, r0 @ table. This fixes up the
Russell King98e12b52010-02-25 23:56:38 +0000526 str r1, [r11], #4 @ C references.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100527 cmp r11, r12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 blo 1b
529#endif
530
531not_relocated: mov r0, #0
5321: str r0, [r2], #4 @ clear bss
533 str r0, [r2], #4
534 str r0, [r2], #4
535 str r0, [r2], #4
536 cmp r2, r3
537 blo 1b
538
Nicolas Pitre28748652013-06-06 05:13:48 +0100539 /*
540 * Did we skip the cache setup earlier?
541 * That is indicated by the LSB in r4.
542 * Do it now if so.
543 */
544 tst r4, #1
545 bic r4, r4, #1
546 blne cache_on
547
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100548/*
549 * The C runtime environment should now be setup sufficiently.
550 * Set up some pointers, and start decompressing.
551 * r4 = kernel execution address
552 * r7 = architecture ID
553 * r8 = atags pointer
554 */
555 mov r0, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 mov r1, sp @ malloc space above stack
557 add r2, sp, #0x10000 @ 64k max
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 mov r3, r7
559 bl decompress_kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 bl cache_clean_flush
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100561 bl cache_off
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100562 mov r1, r7 @ restore architecture number
563 mov r2, r8 @ restore atags pointer
Dave Martin424e5992012-02-10 18:07:07 -0800564
565#ifdef CONFIG_ARM_VIRT_EXT
566 mrs r0, spsr @ Get saved CPU boot mode
567 and r0, r0, #MODE_MASK
568 cmp r0, #HYP_MODE @ if not booted in HYP mode...
569 bne __enter_kernel @ boot kernel directly
570
571 adr r12, .L__hyp_reentry_vectors_offset
572 ldr r0, [r12]
573 add r0, r0, r12
574
575 bl __hyp_set_vectors
576 __HVC(0) @ otherwise bounce to hyp mode
577
578 b . @ should never be reached
579
580 .align 2
581.L__hyp_reentry_vectors_offset: .long __hyp_reentry_vectors - .
582#else
583 b __enter_kernel
584#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
Catalin Marinas88987ef2009-07-24 12:32:52 +0100586 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 .type LC0, #object
588LC0: .word LC0 @ r1
589 .word __bss_start @ r2
590 .word _end @ r3
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100591 .word _edata @ r6
Nicolas Pitre34cc1a82011-04-19 15:42:43 -0400592 .word input_data_end - 4 @ r10 (inflated size location)
Russell King98e12b52010-02-25 23:56:38 +0000593 .word _got_start @ r11
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 .word _got_end @ ip
Nicolas Pitre8d7e4cc2011-04-27 14:54:39 -0400595 .word .L_user_stack_end @ sp
Nicolas Pitre28748652013-06-06 05:13:48 +0100596 .word _end - restart + 16384 + 1024*1024
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 .size LC0, . - LC0
598
599#ifdef CONFIG_ARCH_RPC
600 .globl params
Eric Miaodb7b2b42010-06-03 15:36:49 +0800601params: ldr r0, =0x10000100 @ params_phys for RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 mov pc, lr
603 .ltorg
604 .align
605#endif
606
607/*
608 * Turn on the cache. We need to setup some page tables so that we
609 * can have both the I and D caches on.
610 *
611 * We place the page tables 16k down from the kernel execution address,
612 * and we hope that nothing else is using it. If we're using it, we
613 * will go pop!
614 *
615 * On entry,
616 * r4 = kernel execution address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 * r7 = architecture number
Russell Kingf4619022006-01-12 17:17:57 +0000618 * r8 = atags pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 * On exit,
Uwe Kleine-König21b28412010-01-26 22:08:09 +0100620 * r0, r1, r2, r3, r9, r10, r12 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100622 * r4, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 */
624 .align 5
625cache_on: mov r3, #8 @ cache_on function
626 b call_cache_fn
627
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100628/*
629 * Initialize the highest priority protection region, PR7
630 * to cover all 32bit address and cacheable and bufferable.
631 */
632__armv4_mpu_cache_on:
633 mov r0, #0x3f @ 4G, the whole
634 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
635 mcr p15, 0, r0, c6, c7, 1
636
637 mov r0, #0x80 @ PR7
638 mcr p15, 0, r0, c2, c0, 0 @ D-cache on
639 mcr p15, 0, r0, c2, c0, 1 @ I-cache on
640 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
641
642 mov r0, #0xc000
643 mcr p15, 0, r0, c5, c0, 1 @ I-access permission
644 mcr p15, 0, r0, c5, c0, 0 @ D-access permission
645
646 mov r0, #0
647 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
648 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
649 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
650 mrc p15, 0, r0, c1, c0, 0 @ read control reg
651 @ ...I .... ..D. WC.M
652 orr r0, r0, #0x002d @ .... .... ..1. 11.1
653 orr r0, r0, #0x1000 @ ...1 .... .... ....
654
655 mcr p15, 0, r0, c1, c0, 0 @ write control reg
656
657 mov r0, #0
658 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
659 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
660 mov pc, lr
661
662__armv3_mpu_cache_on:
663 mov r0, #0x3f @ 4G, the whole
664 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
665
666 mov r0, #0x80 @ PR7
667 mcr p15, 0, r0, c2, c0, 0 @ cache on
668 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
669
670 mov r0, #0xc000
671 mcr p15, 0, r0, c5, c0, 0 @ access permission
672
673 mov r0, #0
674 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100675 /*
676 * ?? ARMv3 MMU does not allow reading the control register,
677 * does this really work on ARMv3 MPU?
678 */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100679 mrc p15, 0, r0, c1, c0, 0 @ read control reg
680 @ .... .... .... WC.M
681 orr r0, r0, #0x000d @ .... .... .... 11.1
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100682 /* ?? this overwrites the value constructed above? */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100683 mov r0, #0
684 mcr p15, 0, r0, c1, c0, 0 @ write control reg
685
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100686 /* ?? invalidate for the second time? */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100687 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
688 mov pc, lr
689
Russell King1fdc08a2012-05-10 09:48:34 +0100690#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
691#define CB_BITS 0x08
692#else
693#define CB_BITS 0x0c
694#endif
695
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696__setup_mmu: sub r3, r4, #16384 @ Page directory size
697 bic r3, r3, #0xff @ Align the pointer
698 bic r3, r3, #0x3f00
699/*
700 * Initialise the page tables, turning on the cacheable and bufferable
701 * bits for the RAM area only.
702 */
703 mov r0, r3
Russell Kingf4619022006-01-12 17:17:57 +0000704 mov r9, r0, lsr #18
705 mov r9, r9, lsl #18 @ start of RAM
706 add r10, r9, #0x10000000 @ a reasonable RAM size
Russell King1fdc08a2012-05-10 09:48:34 +0100707 mov r1, #0x12 @ XN|U + section mapping
708 orr r1, r1, #3 << 10 @ AP=11
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 add r2, r3, #16384
Nicolas Pitre265d5e42006-01-18 22:38:51 +00007101: cmp r1, r9 @ if virt > start of RAM
Russell King1fdc08a2012-05-10 09:48:34 +0100711 cmphs r10, r1 @ && end of RAM > virt
712 bic r1, r1, #0x1c @ clear XN|U + C + B
713 orrlo r1, r1, #0x10 @ Set XN|U for non-RAM
714 orrhs r1, r1, r6 @ set RAM section settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 str r1, [r0], #4 @ 1:1 mapping
716 add r1, r1, #1048576
717 teq r0, r2
718 bne 1b
719/*
720 * If ever we are running from Flash, then we surely want the cache
721 * to be enabled also for our execution instance... We map 2MB of it
722 * so there is no map overlap problem for up to 1 MB compressed kernel.
723 * If the execution is in RAM then we would only be duplicating the above.
724 */
Russell King1fdc08a2012-05-10 09:48:34 +0100725 orr r1, r6, #0x04 @ ensure B is set for this
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 orr r1, r1, #3 << 10
Dave Martinbfa64c42010-11-29 19:43:26 +0100727 mov r2, pc
728 mov r2, r2, lsr #20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 orr r1, r1, r2, lsl #20
730 add r0, r3, r2, lsl #2
731 str r1, [r0], #4
732 add r1, r1, #1048576
733 str r1, [r0]
734 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100735ENDPROC(__setup_mmu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
Dave Martin50101922012-11-22 12:50:43 +0100737@ Enable unaligned access on v6, to allow better code generation
738@ for the decompressor C code:
739__armv6_mmu_cache_on:
740 mrc p15, 0, r0, c1, c0, 0 @ read SCTLR
741 bic r0, r0, #2 @ A (no unaligned access fault)
742 orr r0, r0, #1 << 22 @ U (v6 unaligned access model)
743 mcr p15, 0, r0, c1, c0, 0 @ write SCTLR
744 b __armv4_mmu_cache_on
745
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100746__arm926ejs_mmu_cache_on:
747#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
748 mov r0, #4 @ put dcache in WT mode
749 mcr p15, 7, r0, c15, c0, 0
750#endif
751
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000752__armv4_mmu_cache_on:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 mov r12, lr
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100754#ifdef CONFIG_MMU
Russell King1fdc08a2012-05-10 09:48:34 +0100755 mov r6, #CB_BITS | 0x12 @ U
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 bl __setup_mmu
757 mov r0, #0
758 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
759 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
760 mrc p15, 0, r0, c1, c0, 0 @ read control reg
761 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
762 orr r0, r0, #0x0030
Ben Dooks457c2402013-02-12 18:59:57 +0000763 ARM_BE8( orr r0, r0, #1 << 25 ) @ big-endian page tables
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000764 bl __common_mmu_cache_on
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 mov r0, #0
766 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100767#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 mov pc, r12
769
Catalin Marinas7d09e852007-06-01 17:14:53 +0100770__armv7_mmu_cache_on:
771 mov r12, lr
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100772#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100773 mrc p15, 0, r11, c0, c1, 4 @ read ID_MMFR0
774 tst r11, #0xf @ VMSA
Russell King1fdc08a2012-05-10 09:48:34 +0100775 movne r6, #CB_BITS | 0x02 @ !XN
Catalin Marinas7d09e852007-06-01 17:14:53 +0100776 blne __setup_mmu
777 mov r0, #0
778 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
779 tst r11, #0xf @ VMSA
780 mcrne p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100781#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100782 mrc p15, 0, r0, c1, c0, 0 @ read control reg
Matthew Leache1e5b7e2012-09-11 17:56:57 +0100783 bic r0, r0, #1 << 28 @ clear SCTLR.TRE
Catalin Marinas7d09e852007-06-01 17:14:53 +0100784 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
785 orr r0, r0, #0x003c @ write buffer
Dave Martin50101922012-11-22 12:50:43 +0100786 bic r0, r0, #2 @ A (no unaligned access fault)
787 orr r0, r0, #1 << 22 @ U (v6 unaligned access model)
788 @ (needed for ARM1176)
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100789#ifdef CONFIG_MMU
Ben Dooks457c2402013-02-12 18:59:57 +0000790 ARM_BE8( orr r0, r0, #1 << 25 ) @ big-endian page tables
Will Deacondbece452012-08-24 15:20:59 +0100791 mrcne p15, 0, r6, c2, c0, 2 @ read ttb control reg
Catalin Marinas7d09e852007-06-01 17:14:53 +0100792 orrne r0, r0, #1 @ MMU enabled
Russell King1fdc08a2012-05-10 09:48:34 +0100793 movne r1, #0xfffffffd @ domain 0 = client
Will Deacondbece452012-08-24 15:20:59 +0100794 bic r6, r6, #1 << 31 @ 32-bit translation system
Srinivas Ramana117e5e92016-09-30 15:03:31 +0100795 bic r6, r6, #(7 << 0) | (1 << 4) @ use only ttbr0
Catalin Marinas7d09e852007-06-01 17:14:53 +0100796 mcrne p15, 0, r3, c2, c0, 0 @ load page table pointer
797 mcrne p15, 0, r1, c3, c0, 0 @ load domain access control
Will Deacondbece452012-08-24 15:20:59 +0100798 mcrne p15, 0, r6, c2, c0, 2 @ load ttb control
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100799#endif
Will Deacond675d0b2011-11-22 17:30:28 +0000800 mcr p15, 0, r0, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +0100801 mcr p15, 0, r0, c1, c0, 0 @ load control register
802 mrc p15, 0, r0, c1, c0, 0 @ and read it back
803 mov r0, #0
804 mcr p15, 0, r0, c7, c5, 4 @ ISB
805 mov pc, r12
806
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200807__fa526_cache_on:
808 mov r12, lr
Russell King1fdc08a2012-05-10 09:48:34 +0100809 mov r6, #CB_BITS | 0x12 @ U
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200810 bl __setup_mmu
811 mov r0, #0
812 mcr p15, 0, r0, c7, c7, 0 @ Invalidate whole cache
813 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
814 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
815 mrc p15, 0, r0, c1, c0, 0 @ read control reg
816 orr r0, r0, #0x1000 @ I-cache enable
817 bl __common_mmu_cache_on
818 mov r0, #0
819 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
820 mov pc, r12
821
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000822__common_mmu_cache_on:
Catalin Marinas0e056f22009-07-24 12:32:58 +0100823#ifndef CONFIG_THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824#ifndef DEBUG
825 orr r0, r0, #0x000d @ Write buffer, mmu
826#endif
827 mov r1, #-1
828 mcr p15, 0, r3, c2, c0, 0 @ load page table pointer
829 mcr p15, 0, r1, c3, c0, 0 @ load domain access control
Nicolas Pitre2dc76672006-07-01 21:29:32 +0100830 b 1f
831 .align 5 @ cache line aligned
8321: mcr p15, 0, r0, c1, c0, 0 @ load control register
833 mrc p15, 0, r0, c1, c0, 0 @ and read it back to
834 sub pc, lr, r0, lsr #32 @ properly flush pipeline
Catalin Marinas0e056f22009-07-24 12:32:58 +0100835#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
Dave Martin946a1052011-06-14 14:20:44 +0100837#define PROC_ENTRY_SIZE (4*5)
838
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 * Here follow the relocatable cache support functions for the
841 * various processors. This is a generic hook for locating an
842 * entry and jumping to an instruction at the specified offset
843 * from the start of the block. Please note this is all position
844 * independent code.
845 *
846 * r1 = corrupted
847 * r2 = corrupted
848 * r3 = block offset
Russell King98e12b52010-02-25 23:56:38 +0000849 * r9 = corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 * r12 = corrupted
851 */
852
853call_cache_fn: adr r12, proc_types
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900854#ifdef CONFIG_CPU_CP15
Russell King98e12b52010-02-25 23:56:38 +0000855 mrc p15, 0, r9, c0, c0 @ get processor ID
Joachim Eastwoodc20611d2015-03-25 08:47:18 +0100856#elif defined(CONFIG_CPU_V7M)
857 /*
858 * On v7-M the processor id is located in the V7M_SCB_CPUID
859 * register, but as cache handling is IMPLEMENTATION DEFINED on
860 * v7-M (if existant at all) we just return early here.
861 * If V7M_SCB_CPUID were used the cpu ID functions (i.e.
862 * __armv7_mmu_cache_{on,off,flush}) would be selected which
863 * use cp15 registers that are not implemented on v7-M.
864 */
865 bx lr
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900866#else
Russell King98e12b52010-02-25 23:56:38 +0000867 ldr r9, =CONFIG_PROCESSOR_ID
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900868#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07008691: ldr r1, [r12, #0] @ get value
870 ldr r2, [r12, #4] @ get mask
Russell King98e12b52010-02-25 23:56:38 +0000871 eor r1, r1, r9 @ (real ^ match)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 tst r1, r2 @ & mask
Catalin Marinas0e056f22009-07-24 12:32:58 +0100873 ARM( addeq pc, r12, r3 ) @ call cache function
874 THUMB( addeq r12, r3 )
875 THUMB( moveq pc, r12 ) @ call cache function
Dave Martin946a1052011-06-14 14:20:44 +0100876 add r12, r12, #PROC_ENTRY_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 b 1b
878
879/*
880 * Table for cache operations. This is basically:
881 * - CPU ID match
882 * - CPU ID mask
883 * - 'cache on' method instruction
884 * - 'cache off' method instruction
885 * - 'cache flush' method instruction
886 *
887 * We match an entry using: ((real_id ^ match) & mask) == 0
888 *
889 * Writethrough caches generally only need 'on' and 'off'
890 * methods. Writeback caches _must_ have the flush method
891 * defined.
892 */
Catalin Marinas88987ef2009-07-24 12:32:52 +0100893 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 .type proc_types,#object
895proc_types:
Marc Cced2a3b2013-06-05 22:02:23 +0100896 .word 0x41000000 @ old ARM ID
897 .word 0xff00f000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100899 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100901 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100903 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
905 .word 0x41007000 @ ARM7/710
906 .word 0xfff8fe00
Russell King4cdfc2e2012-05-09 15:18:19 +0100907 mov pc, lr
908 THUMB( nop )
909 mov pc, lr
910 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100912 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913
914 .word 0x41807200 @ ARM720T (writethrough)
915 .word 0xffffff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100916 W(b) __armv4_mmu_cache_on
917 W(b) __armv4_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100919 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100921 .word 0x41007400 @ ARM74x
922 .word 0xff00ff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100923 W(b) __armv3_mpu_cache_on
924 W(b) __armv3_mpu_cache_off
925 W(b) __armv3_mpu_cache_flush
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100926
927 .word 0x41009400 @ ARM94x
928 .word 0xff00ff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100929 W(b) __armv4_mpu_cache_on
930 W(b) __armv4_mpu_cache_off
931 W(b) __armv4_mpu_cache_flush
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100932
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100933 .word 0x41069260 @ ARM926EJ-S (v5TEJ)
934 .word 0xff0ffff0
Nicolas Pitre720c60e2011-06-09 05:05:27 +0100935 W(b) __arm926ejs_mmu_cache_on
936 W(b) __armv4_mmu_cache_off
937 W(b) __armv5tej_mmu_cache_flush
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100938
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 .word 0x00007000 @ ARM7 IDs
940 .word 0x0000f000
941 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100942 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100944 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100946 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
948 @ Everything from here on will be the new ID system.
949
950 .word 0x4401a100 @ sa110 / sa1100
951 .word 0xffffffe0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100952 W(b) __armv4_mmu_cache_on
953 W(b) __armv4_mmu_cache_off
954 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
956 .word 0x6901b110 @ sa1110
957 .word 0xfffffff0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100958 W(b) __armv4_mmu_cache_on
959 W(b) __armv4_mmu_cache_off
960 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
Haojian Zhuang4157d312010-03-12 05:47:55 -0500962 .word 0x56056900
963 .word 0xffffff00 @ PXA9xx
Catalin Marinas0e056f22009-07-24 12:32:58 +0100964 W(b) __armv4_mmu_cache_on
965 W(b) __armv4_mmu_cache_off
966 W(b) __armv4_mmu_cache_flush
Eric Miao59c7bcd2008-11-29 21:42:39 +0800967
Eric Miao49cbe782009-01-20 14:15:18 +0800968 .word 0x56158000 @ PXA168
969 .word 0xfffff000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100970 W(b) __armv4_mmu_cache_on
971 W(b) __armv4_mmu_cache_off
972 W(b) __armv5tej_mmu_cache_flush
Eric Miao49cbe782009-01-20 14:15:18 +0800973
Nicolas Pitre2e2023f2008-06-03 23:06:21 +0200974 .word 0x56050000 @ Feroceon
975 .word 0xff0f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100976 W(b) __armv4_mmu_cache_on
977 W(b) __armv4_mmu_cache_off
978 W(b) __armv5tej_mmu_cache_flush
Nicolas Pitre3ebb5a22007-10-31 15:31:48 -0400979
Joonyoung Shim55879312009-06-16 20:05:57 +0900980#ifdef CONFIG_CPU_FEROCEON_OLD_ID
981 /* this conflicts with the standard ARMv5TE entry */
982 .long 0x41009260 @ Old Feroceon
983 .long 0xff00fff0
984 b __armv4_mmu_cache_on
985 b __armv4_mmu_cache_off
986 b __armv5tej_mmu_cache_flush
987#endif
988
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200989 .word 0x66015261 @ FA526
990 .word 0xff01fff1
Catalin Marinas0e056f22009-07-24 12:32:58 +0100991 W(b) __fa526_cache_on
992 W(b) __armv4_mmu_cache_off
993 W(b) __fa526_cache_flush
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 @ These match on the architecture ID
996
997 .word 0x00020000 @ ARMv4T
998 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100999 W(b) __armv4_mmu_cache_on
1000 W(b) __armv4_mmu_cache_off
1001 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
1003 .word 0x00050000 @ ARMv5TE
1004 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +01001005 W(b) __armv4_mmu_cache_on
1006 W(b) __armv4_mmu_cache_off
1007 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
1009 .word 0x00060000 @ ARMv5TEJ
1010 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +01001011 W(b) __armv4_mmu_cache_on
1012 W(b) __armv4_mmu_cache_off
Sascha Hauer75216852010-03-15 15:14:50 +01001013 W(b) __armv5tej_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
Catalin Marinas45a7b9c2006-06-18 16:21:50 +01001015 .word 0x0007b000 @ ARMv6
Catalin Marinas7d09e852007-06-01 17:14:53 +01001016 .word 0x000ff000
Dave Martin50101922012-11-22 12:50:43 +01001017 W(b) __armv6_mmu_cache_on
Catalin Marinas0e056f22009-07-24 12:32:58 +01001018 W(b) __armv4_mmu_cache_off
1019 W(b) __armv6_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
Catalin Marinas7d09e852007-06-01 17:14:53 +01001021 .word 0x000f0000 @ new CPU Id
1022 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +01001023 W(b) __armv7_mmu_cache_on
1024 W(b) __armv7_mmu_cache_off
1025 W(b) __armv7_mmu_cache_flush
Catalin Marinas7d09e852007-06-01 17:14:53 +01001026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 .word 0 @ unrecognised type
1028 .word 0
1029 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +01001030 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +01001032 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +01001034 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036 .size proc_types, . - proc_types
1037
Dave Martin946a1052011-06-14 14:20:44 +01001038 /*
1039 * If you get a "non-constant expression in ".if" statement"
1040 * error from the assembler on this line, check that you have
1041 * not accidentally written a "b" instruction where you should
1042 * have written W(b).
1043 */
1044 .if (. - proc_types) % PROC_ENTRY_SIZE != 0
1045 .error "The size of one or more proc_types entries is wrong."
1046 .endif
1047
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048/*
1049 * Turn off the Cache and MMU. ARMv3 does not support
1050 * reading the control register, but ARMv4 does.
1051 *
Uwe Kleine-König21b28412010-01-26 22:08:09 +01001052 * On exit,
1053 * r0, r1, r2, r3, r9, r12 corrupted
1054 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +01001055 * r4, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 */
1057 .align 5
1058cache_off: mov r3, #12 @ cache_off function
1059 b call_cache_fn
1060
Hyok S. Choi10c2df62006-03-27 10:21:34 +01001061__armv4_mpu_cache_off:
1062 mrc p15, 0, r0, c1, c0
1063 bic r0, r0, #0x000d
1064 mcr p15, 0, r0, c1, c0 @ turn MPU and cache off
1065 mov r0, #0
1066 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
1067 mcr p15, 0, r0, c7, c6, 0 @ flush D-Cache
1068 mcr p15, 0, r0, c7, c5, 0 @ flush I-Cache
1069 mov pc, lr
1070
1071__armv3_mpu_cache_off:
1072 mrc p15, 0, r0, c1, c0
1073 bic r0, r0, #0x000d
1074 mcr p15, 0, r0, c1, c0, 0 @ turn MPU and cache off
1075 mov r0, #0
1076 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
1077 mov pc, lr
1078
Hyok S. Choic76b6b42006-03-24 09:53:18 +00001079__armv4_mmu_cache_off:
Catalin Marinas8bdca0a2009-07-24 12:35:06 +01001080#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 mrc p15, 0, r0, c1, c0
1082 bic r0, r0, #0x000d
1083 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
1084 mov r0, #0
1085 mcr p15, 0, r0, c7, c7 @ invalidate whole cache v4
1086 mcr p15, 0, r0, c8, c7 @ invalidate whole TLB v4
Catalin Marinas8bdca0a2009-07-24 12:35:06 +01001087#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 mov pc, lr
1089
Catalin Marinas7d09e852007-06-01 17:14:53 +01001090__armv7_mmu_cache_off:
1091 mrc p15, 0, r0, c1, c0
Catalin Marinas8bdca0a2009-07-24 12:35:06 +01001092#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +01001093 bic r0, r0, #0x000d
Catalin Marinas8bdca0a2009-07-24 12:35:06 +01001094#else
1095 bic r0, r0, #0x000c
1096#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +01001097 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
1098 mov r12, lr
1099 bl __armv7_mmu_cache_flush
1100 mov r0, #0
Catalin Marinas8bdca0a2009-07-24 12:35:06 +01001101#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +01001102 mcr p15, 0, r0, c8, c7, 0 @ invalidate whole TLB
Catalin Marinas8bdca0a2009-07-24 12:35:06 +01001103#endif
Catalin Marinasc30c2f92008-11-06 13:23:07 +00001104 mcr p15, 0, r0, c7, c5, 6 @ invalidate BTC
1105 mcr p15, 0, r0, c7, c10, 4 @ DSB
1106 mcr p15, 0, r0, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +01001107 mov pc, r12
1108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109/*
1110 * Clean and flush the cache to maintain consistency.
1111 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 * On exit,
Uwe Kleine-König21b28412010-01-26 22:08:09 +01001113 * r1, r2, r3, r9, r10, r11, r12 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +01001115 * r4, r6, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 */
1117 .align 5
1118cache_clean_flush:
1119 mov r3, #16
1120 b call_cache_fn
1121
Hyok S. Choi10c2df62006-03-27 10:21:34 +01001122__armv4_mpu_cache_flush:
Will Deacon238962a2014-11-04 11:40:46 +01001123 tst r4, #1
1124 movne pc, lr
Hyok S. Choi10c2df62006-03-27 10:21:34 +01001125 mov r2, #1
1126 mov r3, #0
1127 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
1128 mov r1, #7 << 5 @ 8 segments
11291: orr r3, r1, #63 << 26 @ 64 entries
11302: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
1131 subs r3, r3, #1 << 26
1132 bcs 2b @ entries 63 to 0
1133 subs r1, r1, #1 << 5
1134 bcs 1b @ segments 7 to 0
1135
1136 teq r2, #0
1137 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
1138 mcr p15, 0, ip, c7, c10, 4 @ drain WB
1139 mov pc, lr
1140
Paulius Zaleckas28853ac2009-03-25 13:10:01 +02001141__fa526_cache_flush:
Will Deacon238962a2014-11-04 11:40:46 +01001142 tst r4, #1
1143 movne pc, lr
Paulius Zaleckas28853ac2009-03-25 13:10:01 +02001144 mov r1, #0
1145 mcr p15, 0, r1, c7, c14, 0 @ clean and invalidate D cache
1146 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
1147 mcr p15, 0, r1, c7, c10, 4 @ drain WB
1148 mov pc, lr
Hyok S. Choi10c2df62006-03-27 10:21:34 +01001149
Hyok S. Choic76b6b42006-03-24 09:53:18 +00001150__armv6_mmu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 mov r1, #0
Will Deacon238962a2014-11-04 11:40:46 +01001152 tst r4, #1
1153 mcreq p15, 0, r1, c7, c14, 0 @ clean+invalidate D
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 mcr p15, 0, r1, c7, c5, 0 @ invalidate I+BTB
Will Deacon238962a2014-11-04 11:40:46 +01001155 mcreq p15, 0, r1, c7, c15, 0 @ clean+invalidate unified
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 mcr p15, 0, r1, c7, c10, 4 @ drain WB
1157 mov pc, lr
1158
Catalin Marinas7d09e852007-06-01 17:14:53 +01001159__armv7_mmu_cache_flush:
Will Deacon238962a2014-11-04 11:40:46 +01001160 tst r4, #1
1161 bne iflush
Catalin Marinas7d09e852007-06-01 17:14:53 +01001162 mrc p15, 0, r10, c0, c1, 5 @ read ID_MMFR1
1163 tst r10, #0xf << 16 @ hierarchical cache (ARMv7)
Catalin Marinas7d09e852007-06-01 17:14:53 +01001164 mov r10, #0
Catalin Marinasc30c2f92008-11-06 13:23:07 +00001165 beq hierarchical
Catalin Marinas7d09e852007-06-01 17:14:53 +01001166 mcr p15, 0, r10, c7, c14, 0 @ clean+invalidate D
1167 b iflush
1168hierarchical:
Catalin Marinasc30c2f92008-11-06 13:23:07 +00001169 mcr p15, 0, r10, c7, c10, 5 @ DMB
Catalin Marinas0e056f22009-07-24 12:32:58 +01001170 stmfd sp!, {r0-r7, r9-r11}
Catalin Marinas7d09e852007-06-01 17:14:53 +01001171 mrc p15, 1, r0, c0, c0, 1 @ read clidr
1172 ands r3, r0, #0x7000000 @ extract loc from clidr
1173 mov r3, r3, lsr #23 @ left align loc bit field
1174 beq finished @ if loc is 0, then no need to clean
1175 mov r10, #0 @ start clean at cache level 0
1176loop1:
1177 add r2, r10, r10, lsr #1 @ work out 3x current cache level
1178 mov r1, r0, lsr r2 @ extract cache type bits from clidr
1179 and r1, r1, #7 @ mask of the bits for current cache only
1180 cmp r1, #2 @ see what cache we have at this level
1181 blt skip @ skip if no cache, or just i-cache
1182 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
1183 mcr p15, 0, r10, c7, c5, 4 @ isb to sych the new cssr&csidr
1184 mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
1185 and r2, r1, #7 @ extract the length of the cache lines
1186 add r2, r2, #4 @ add 4 (line length offset)
1187 ldr r4, =0x3ff
1188 ands r4, r4, r1, lsr #3 @ find maximum number on the way size
Catalin Marinas000b5022008-10-03 11:09:10 +01001189 clz r5, r4 @ find bit position of way size increment
Catalin Marinas7d09e852007-06-01 17:14:53 +01001190 ldr r7, =0x7fff
1191 ands r7, r7, r1, lsr #13 @ extract max number of the index size
1192loop2:
1193 mov r9, r4 @ create working copy of max way size
1194loop3:
Catalin Marinas0e056f22009-07-24 12:32:58 +01001195 ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
1196 ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
1197 THUMB( lsl r6, r9, r5 )
1198 THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
1199 THUMB( lsl r6, r7, r2 )
1200 THUMB( orr r11, r11, r6 ) @ factor index number into r11
Catalin Marinas7d09e852007-06-01 17:14:53 +01001201 mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
1202 subs r9, r9, #1 @ decrement the way
1203 bge loop3
1204 subs r7, r7, #1 @ decrement the index
1205 bge loop2
1206skip:
1207 add r10, r10, #2 @ increment cache number
1208 cmp r3, r10
1209 bgt loop1
1210finished:
Catalin Marinas0e056f22009-07-24 12:32:58 +01001211 ldmfd sp!, {r0-r7, r9-r11}
Masahiro Yamada08a7e622017-02-27 14:28:41 -08001212 mov r10, #0 @ switch back to cache level 0
Catalin Marinas7d09e852007-06-01 17:14:53 +01001213 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
Catalin Marinas7d09e852007-06-01 17:14:53 +01001214iflush:
Catalin Marinasc30c2f92008-11-06 13:23:07 +00001215 mcr p15, 0, r10, c7, c10, 4 @ DSB
Catalin Marinas7d09e852007-06-01 17:14:53 +01001216 mcr p15, 0, r10, c7, c5, 0 @ invalidate I+BTB
Catalin Marinasc30c2f92008-11-06 13:23:07 +00001217 mcr p15, 0, r10, c7, c10, 4 @ DSB
1218 mcr p15, 0, r10, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +01001219 mov pc, lr
1220
Nicolas Pitre15754bf2007-10-31 15:15:29 -04001221__armv5tej_mmu_cache_flush:
Will Deacon238962a2014-11-04 11:40:46 +01001222 tst r4, #1
1223 movne pc, lr
Nicolas Pitre15754bf2007-10-31 15:15:29 -040012241: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate D cache
1225 bne 1b
1226 mcr p15, 0, r0, c7, c5, 0 @ flush I cache
1227 mcr p15, 0, r0, c7, c10, 4 @ drain WB
1228 mov pc, lr
1229
Hyok S. Choic76b6b42006-03-24 09:53:18 +00001230__armv4_mmu_cache_flush:
Will Deacon238962a2014-11-04 11:40:46 +01001231 tst r4, #1
1232 movne pc, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 mov r2, #64*1024 @ default: 32K dcache size (*2)
1234 mov r11, #32 @ default: 32 byte line size
1235 mrc p15, 0, r3, c0, c0, 1 @ read cache type
Russell King98e12b52010-02-25 23:56:38 +00001236 teq r3, r9 @ cache ID register present?
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 beq no_cache_id
1238 mov r1, r3, lsr #18
1239 and r1, r1, #7
1240 mov r2, #1024
1241 mov r2, r2, lsl r1 @ base dcache size *2
1242 tst r3, #1 << 14 @ test M bit
1243 addne r2, r2, r2, lsr #1 @ +1/2 size if M == 1
1244 mov r3, r3, lsr #12
1245 and r3, r3, #3
1246 mov r11, #8
1247 mov r11, r11, lsl r3 @ cache line size in bytes
1248no_cache_id:
Catalin Marinas0e056f22009-07-24 12:32:58 +01001249 mov r1, pc
1250 bic r1, r1, #63 @ align to longest cache line
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 add r2, r1, r2
Catalin Marinas0e056f22009-07-24 12:32:58 +010012521:
1253 ARM( ldr r3, [r1], r11 ) @ s/w flush D cache
1254 THUMB( ldr r3, [r1] ) @ s/w flush D cache
1255 THUMB( add r1, r1, r11 )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 teq r1, r2
1257 bne 1b
1258
1259 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
1260 mcr p15, 0, r1, c7, c6, 0 @ flush D cache
1261 mcr p15, 0, r1, c7, c10, 4 @ drain WB
1262 mov pc, lr
1263
Hyok S. Choic76b6b42006-03-24 09:53:18 +00001264__armv3_mmu_cache_flush:
Hyok S. Choi10c2df62006-03-27 10:21:34 +01001265__armv3_mpu_cache_flush:
Will Deacon238962a2014-11-04 11:40:46 +01001266 tst r4, #1
1267 movne pc, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 mov r1, #0
Uwe Kleine-König63fa7182010-01-26 22:18:09 +01001269 mcr p15, 0, r1, c7, c0, 0 @ invalidate whole cache v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 mov pc, lr
1271
1272/*
1273 * Various debugging routines for printing hex characters and
1274 * memory, which again must be relocatable.
1275 */
1276#ifdef DEBUG
Catalin Marinas88987ef2009-07-24 12:32:52 +01001277 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 .type phexbuf,#object
1279phexbuf: .space 12
1280 .size phexbuf, . - phexbuf
1281
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001282@ phex corrupts {r0, r1, r2, r3}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283phex: adr r3, phexbuf
1284 mov r2, #0
1285 strb r2, [r3, r1]
12861: subs r1, r1, #1
1287 movmi r0, r3
1288 bmi puts
1289 and r2, r0, #15
1290 mov r0, r0, lsr #4
1291 cmp r2, #10
1292 addge r2, r2, #7
1293 add r2, r2, #'0'
1294 strb r2, [r3, r1]
1295 b 1b
1296
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001297@ puts corrupts {r0, r1, r2, r3}
Tony Lindgren4e6d4882010-02-01 23:26:53 +01001298puts: loadsp r3, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -070012991: ldrb r2, [r0], #1
1300 teq r2, #0
1301 moveq pc, lr
Russell King5cd0c342005-05-03 12:18:46 +010013022: writeb r2, r3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 mov r1, #0x00020000
13043: subs r1, r1, #1
1305 bne 3b
1306 teq r2, #'\n'
1307 moveq r2, #'\r'
1308 beq 2b
1309 teq r0, #0
1310 bne 1b
1311 mov pc, lr
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001312@ putc corrupts {r0, r1, r2, r3}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313putc:
1314 mov r2, r0
1315 mov r0, #0
Tony Lindgren4e6d4882010-02-01 23:26:53 +01001316 loadsp r3, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 b 2b
1318
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001319@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320memdump: mov r12, r0
1321 mov r10, lr
1322 mov r11, #0
13232: mov r0, r11, lsl #2
1324 add r0, r0, r12
1325 mov r1, #8
1326 bl phex
1327 mov r0, #':'
1328 bl putc
13291: mov r0, #' '
1330 bl putc
1331 ldr r0, [r12, r11, lsl #2]
1332 mov r1, #8
1333 bl phex
1334 and r0, r11, #7
1335 teq r0, #3
1336 moveq r0, #' '
1337 bleq putc
1338 and r0, r11, #7
1339 add r11, r11, #1
1340 teq r0, #7
1341 bne 1b
1342 mov r0, #'\n'
1343 bl putc
1344 cmp r11, #64
1345 blt 2b
1346 mov pc, r10
1347#endif
1348
Catalin Marinas92c83ff12007-06-22 14:27:50 +01001349 .ltorg
Dave Martin424e5992012-02-10 18:07:07 -08001350
1351#ifdef CONFIG_ARM_VIRT_EXT
1352.align 5
1353__hyp_reentry_vectors:
1354 W(b) . @ reset
1355 W(b) . @ undef
1356 W(b) . @ svc
1357 W(b) . @ pabort
1358 W(b) . @ dabort
1359 W(b) __enter_kernel @ hyp
1360 W(b) . @ irq
1361 W(b) . @ fiq
1362#endif /* CONFIG_ARM_VIRT_EXT */
1363
1364__enter_kernel:
1365 mov r0, #0 @ must be 0
Joachim Eastwoodc20611d2015-03-25 08:47:18 +01001366 ARM( mov pc, r4 ) @ call kernel
1367 M_CLASS( add r4, r4, #1 ) @ enter in Thumb mode for M class
1368 THUMB( bx r4 ) @ entry point is always ARM for A/R classes
Dave Martin424e5992012-02-10 18:07:07 -08001369
Nicolas Pitreadcc2592011-04-27 16:15:11 -04001370reloc_code_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Roy Franz81a0bc32015-09-23 20:17:54 -07001372#ifdef CONFIG_EFI_STUB
1373 .align 2
1374_start: .long start - .
1375
1376ENTRY(efi_stub_entry)
1377 @ allocate space on stack for passing current zImage address
1378 @ and for the EFI stub to return of new entry point of
1379 @ zImage, as EFI stub may copy the kernel. Pointer address
1380 @ is passed in r2. r0 and r1 are passed through from the
1381 @ EFI firmware to efi_entry
1382 adr ip, _start
1383 ldr r3, [ip]
1384 add r3, r3, ip
1385 stmfd sp!, {r3, lr}
1386 mov r2, sp @ pass zImage address in r2
1387 bl efi_entry
1388
1389 @ Check for error return from EFI stub. r0 has FDT address
1390 @ or error code.
1391 cmn r0, #1
1392 beq efi_load_fail
1393
1394 @ Preserve return value of efi_entry() in r4
1395 mov r4, r0
1396 bl cache_clean_flush
1397 bl cache_off
1398
1399 @ Set parameters for booting zImage according to boot protocol
1400 @ put FDT address in r2, it was returned by efi_entry()
1401 @ r1 is the machine type, and r0 needs to be 0
1402 mov r0, #0
1403 mov r1, #0xFFFFFFFF
1404 mov r2, r4
1405
1406 @ Branch to (possibly) relocated zImage that is in [sp]
1407 ldr lr, [sp]
1408 ldr ip, =start_offset
1409 add lr, lr, ip
1410 mov pc, lr @ no mode switch
1411
1412efi_load_fail:
1413 @ Return EFI_LOAD_ERROR to EFI firmware on error.
1414 ldr r0, =0x80000001
1415 ldmfd sp!, {ip, pc}
1416ENDPROC(efi_stub_entry)
1417#endif
1418
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 .align
Russell Kingb0c4d4e2010-11-22 12:00:59 +00001420 .section ".stack", "aw", %nobits
Nicolas Pitre8d7e4cc2011-04-27 14:54:39 -04001421.L_user_stack: .space 4096
1422.L_user_stack_end: