blob: a1d8618f7e2e35e14c6530b32d605e5266150346 [file] [log] [blame]
Mark Brownc93993a2011-02-08 14:09:41 +00001/*
2 * wm8915.c - WM8915 audio codec interface
3 *
4 * Copyright 2011 Wolfson Microelectronics PLC.
5 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/completion.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/gcd.h>
20#include <linux/gpio.h>
21#include <linux/i2c.h>
Mark Brownc93993a2011-02-08 14:09:41 +000022#include <linux/regulator/consumer.h>
23#include <linux/slab.h>
24#include <linux/workqueue.h>
25#include <sound/core.h>
26#include <sound/jack.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/initval.h>
31#include <sound/tlv.h>
32#include <trace/events/asoc.h>
33
34#include <sound/wm8915.h>
35#include "wm8915.h"
36
37#define WM8915_AIFS 2
38
39#define HPOUT1L 1
40#define HPOUT1R 2
41#define HPOUT2L 4
42#define HPOUT2R 8
43
Mark Browncf4a3912011-06-01 19:17:02 +010044#define WM8915_NUM_SUPPLIES 4
Mark Brownc93993a2011-02-08 14:09:41 +000045static const char *wm8915_supply_names[WM8915_NUM_SUPPLIES] = {
Mark Brownc93993a2011-02-08 14:09:41 +000046 "DBVDD",
47 "AVDD1",
48 "AVDD2",
49 "CPVDD",
Mark Brownc93993a2011-02-08 14:09:41 +000050};
51
52struct wm8915_priv {
53 struct snd_soc_codec *codec;
54
55 int ldo1ena;
56
57 int sysclk;
Mark Brownea7b4372011-06-03 17:09:49 +010058 int sysclk_src;
Mark Brownc93993a2011-02-08 14:09:41 +000059
60 int fll_src;
61 int fll_fref;
62 int fll_fout;
63
64 struct completion fll_lock;
65
66 u16 dcs_pending;
67 struct completion dcs_done;
68
69 u16 hpout_ena;
70 u16 hpout_pending;
71
72 struct regulator_bulk_data supplies[WM8915_NUM_SUPPLIES];
73 struct notifier_block disable_nb[WM8915_NUM_SUPPLIES];
74
75 struct wm8915_pdata pdata;
76
77 int rx_rate[WM8915_AIFS];
78
79 /* Platform dependant ReTune mobile configuration */
80 int num_retune_mobile_texts;
81 const char **retune_mobile_texts;
82 int retune_mobile_cfg[2];
83 struct soc_enum retune_mobile_enum;
84
85 struct snd_soc_jack *jack;
86 bool detecting;
87 bool jack_mic;
88 wm8915_polarity_fn polarity_cb;
89
90#ifdef CONFIG_GPIOLIB
91 struct gpio_chip gpio_chip;
92#endif
93};
94
95/* We can't use the same notifier block for more than one supply and
96 * there's no way I can see to get from a callback to the caller
97 * except container_of().
98 */
99#define WM8915_REGULATOR_EVENT(n) \
100static int wm8915_regulator_event_##n(struct notifier_block *nb, \
101 unsigned long event, void *data) \
102{ \
103 struct wm8915_priv *wm8915 = container_of(nb, struct wm8915_priv, \
104 disable_nb[n]); \
105 if (event & REGULATOR_EVENT_DISABLE) { \
106 wm8915->codec->cache_sync = 1; \
107 } \
108 return 0; \
109}
110
111WM8915_REGULATOR_EVENT(0)
112WM8915_REGULATOR_EVENT(1)
113WM8915_REGULATOR_EVENT(2)
114WM8915_REGULATOR_EVENT(3)
Mark Brownc93993a2011-02-08 14:09:41 +0000115
116static const u16 wm8915_reg[WM8915_MAX_REGISTER] = {
117 [WM8915_SOFTWARE_RESET] = 0x8915,
118 [WM8915_POWER_MANAGEMENT_7] = 0x10,
119 [WM8915_DAC1_HPOUT1_VOLUME] = 0x88,
120 [WM8915_DAC2_HPOUT2_VOLUME] = 0x88,
121 [WM8915_DAC1_LEFT_VOLUME] = 0x2c0,
122 [WM8915_DAC1_RIGHT_VOLUME] = 0x2c0,
123 [WM8915_DAC2_LEFT_VOLUME] = 0x2c0,
124 [WM8915_DAC2_RIGHT_VOLUME] = 0x2c0,
125 [WM8915_OUTPUT1_LEFT_VOLUME] = 0x80,
126 [WM8915_OUTPUT1_RIGHT_VOLUME] = 0x80,
127 [WM8915_OUTPUT2_LEFT_VOLUME] = 0x80,
128 [WM8915_OUTPUT2_RIGHT_VOLUME] = 0x80,
129 [WM8915_MICBIAS_1] = 0x39,
130 [WM8915_MICBIAS_2] = 0x39,
131 [WM8915_LDO_1] = 0x3,
132 [WM8915_LDO_2] = 0x13,
133 [WM8915_ACCESSORY_DETECT_MODE_1] = 0x4,
134 [WM8915_HEADPHONE_DETECT_1] = 0x20,
135 [WM8915_MIC_DETECT_1] = 0x7600,
136 [WM8915_MIC_DETECT_2] = 0xbf,
137 [WM8915_CHARGE_PUMP_1] = 0x1f25,
138 [WM8915_CHARGE_PUMP_2] = 0xab19,
139 [WM8915_DC_SERVO_5] = 0x2a2a,
140 [WM8915_CONTROL_INTERFACE_1] = 0x8004,
141 [WM8915_CLOCKING_1] = 0x10,
142 [WM8915_AIF_RATE] = 0x83,
143 [WM8915_FLL_CONTROL_4] = 0x5dc0,
144 [WM8915_FLL_CONTROL_5] = 0xc84,
145 [WM8915_FLL_EFS_2] = 0x2,
146 [WM8915_AIF1_TX_LRCLK_1] = 0x80,
147 [WM8915_AIF1_TX_LRCLK_2] = 0x8,
148 [WM8915_AIF1_RX_LRCLK_1] = 0x80,
149 [WM8915_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
150 [WM8915_AIF1RX_DATA_CONFIGURATION] = 0x1818,
151 [WM8915_AIF1TX_TEST] = 0x7,
152 [WM8915_AIF2_TX_LRCLK_1] = 0x80,
153 [WM8915_AIF2_TX_LRCLK_2] = 0x8,
154 [WM8915_AIF2_RX_LRCLK_1] = 0x80,
155 [WM8915_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
156 [WM8915_AIF2RX_DATA_CONFIGURATION] = 0x1818,
157 [WM8915_AIF2TX_TEST] = 0x1,
158 [WM8915_DSP1_TX_LEFT_VOLUME] = 0xc0,
159 [WM8915_DSP1_TX_RIGHT_VOLUME] = 0xc0,
160 [WM8915_DSP1_RX_LEFT_VOLUME] = 0xc0,
161 [WM8915_DSP1_RX_RIGHT_VOLUME] = 0xc0,
162 [WM8915_DSP1_TX_FILTERS] = 0x2000,
163 [WM8915_DSP1_RX_FILTERS_1] = 0x200,
164 [WM8915_DSP1_RX_FILTERS_2] = 0x10,
165 [WM8915_DSP1_DRC_1] = 0x98,
166 [WM8915_DSP1_DRC_2] = 0x845,
167 [WM8915_DSP1_RX_EQ_GAINS_1] = 0x6318,
168 [WM8915_DSP1_RX_EQ_GAINS_2] = 0x6300,
169 [WM8915_DSP1_RX_EQ_BAND_1_A] = 0xfca,
170 [WM8915_DSP1_RX_EQ_BAND_1_B] = 0x400,
171 [WM8915_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
172 [WM8915_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
173 [WM8915_DSP1_RX_EQ_BAND_2_B] = 0xf145,
174 [WM8915_DSP1_RX_EQ_BAND_2_C] = 0xb75,
175 [WM8915_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
176 [WM8915_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
177 [WM8915_DSP1_RX_EQ_BAND_3_B] = 0xf373,
178 [WM8915_DSP1_RX_EQ_BAND_3_C] = 0xa54,
179 [WM8915_DSP1_RX_EQ_BAND_3_PG] = 0x558,
180 [WM8915_DSP1_RX_EQ_BAND_4_A] = 0x168e,
181 [WM8915_DSP1_RX_EQ_BAND_4_B] = 0xf829,
182 [WM8915_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
183 [WM8915_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
184 [WM8915_DSP1_RX_EQ_BAND_5_A] = 0x564,
185 [WM8915_DSP1_RX_EQ_BAND_5_B] = 0x559,
186 [WM8915_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
187 [WM8915_DSP2_TX_LEFT_VOLUME] = 0xc0,
188 [WM8915_DSP2_TX_RIGHT_VOLUME] = 0xc0,
189 [WM8915_DSP2_RX_LEFT_VOLUME] = 0xc0,
190 [WM8915_DSP2_RX_RIGHT_VOLUME] = 0xc0,
191 [WM8915_DSP2_TX_FILTERS] = 0x2000,
192 [WM8915_DSP2_RX_FILTERS_1] = 0x200,
193 [WM8915_DSP2_RX_FILTERS_2] = 0x10,
194 [WM8915_DSP2_DRC_1] = 0x98,
195 [WM8915_DSP2_DRC_2] = 0x845,
196 [WM8915_DSP2_RX_EQ_GAINS_1] = 0x6318,
197 [WM8915_DSP2_RX_EQ_GAINS_2] = 0x6300,
198 [WM8915_DSP2_RX_EQ_BAND_1_A] = 0xfca,
199 [WM8915_DSP2_RX_EQ_BAND_1_B] = 0x400,
200 [WM8915_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
201 [WM8915_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
202 [WM8915_DSP2_RX_EQ_BAND_2_B] = 0xf145,
203 [WM8915_DSP2_RX_EQ_BAND_2_C] = 0xb75,
204 [WM8915_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
205 [WM8915_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
206 [WM8915_DSP2_RX_EQ_BAND_3_B] = 0xf373,
207 [WM8915_DSP2_RX_EQ_BAND_3_C] = 0xa54,
208 [WM8915_DSP2_RX_EQ_BAND_3_PG] = 0x558,
209 [WM8915_DSP2_RX_EQ_BAND_4_A] = 0x168e,
210 [WM8915_DSP2_RX_EQ_BAND_4_B] = 0xf829,
211 [WM8915_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
212 [WM8915_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
213 [WM8915_DSP2_RX_EQ_BAND_5_A] = 0x564,
214 [WM8915_DSP2_RX_EQ_BAND_5_B] = 0x559,
215 [WM8915_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
216 [WM8915_OVERSAMPLING] = 0xd,
217 [WM8915_SIDETONE] = 0x1040,
218 [WM8915_GPIO_1] = 0xa101,
219 [WM8915_GPIO_2] = 0xa101,
220 [WM8915_GPIO_3] = 0xa101,
221 [WM8915_GPIO_4] = 0xa101,
222 [WM8915_GPIO_5] = 0xa101,
223 [WM8915_PULL_CONTROL_2] = 0x140,
224 [WM8915_INTERRUPT_STATUS_1_MASK] = 0x1f,
225 [WM8915_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
226 [WM8915_RIGHT_PDM_SPEAKER] = 0x1,
227 [WM8915_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
228 [WM8915_PDM_SPEAKER_VOLUME] = 0x66,
229 [WM8915_WRITE_SEQUENCER_0] = 0x1,
230 [WM8915_WRITE_SEQUENCER_1] = 0x1,
231 [WM8915_WRITE_SEQUENCER_3] = 0x6,
232 [WM8915_WRITE_SEQUENCER_4] = 0x40,
233 [WM8915_WRITE_SEQUENCER_5] = 0x1,
234 [WM8915_WRITE_SEQUENCER_6] = 0xf,
235 [WM8915_WRITE_SEQUENCER_7] = 0x6,
236 [WM8915_WRITE_SEQUENCER_8] = 0x1,
237 [WM8915_WRITE_SEQUENCER_9] = 0x3,
238 [WM8915_WRITE_SEQUENCER_10] = 0x104,
239 [WM8915_WRITE_SEQUENCER_12] = 0x60,
240 [WM8915_WRITE_SEQUENCER_13] = 0x11,
241 [WM8915_WRITE_SEQUENCER_14] = 0x401,
242 [WM8915_WRITE_SEQUENCER_16] = 0x50,
243 [WM8915_WRITE_SEQUENCER_17] = 0x3,
244 [WM8915_WRITE_SEQUENCER_18] = 0x100,
245 [WM8915_WRITE_SEQUENCER_20] = 0x51,
246 [WM8915_WRITE_SEQUENCER_21] = 0x3,
247 [WM8915_WRITE_SEQUENCER_22] = 0x104,
248 [WM8915_WRITE_SEQUENCER_23] = 0xa,
249 [WM8915_WRITE_SEQUENCER_24] = 0x60,
250 [WM8915_WRITE_SEQUENCER_25] = 0x3b,
251 [WM8915_WRITE_SEQUENCER_26] = 0x502,
252 [WM8915_WRITE_SEQUENCER_27] = 0x100,
253 [WM8915_WRITE_SEQUENCER_28] = 0x2fff,
254 [WM8915_WRITE_SEQUENCER_32] = 0x2fff,
255 [WM8915_WRITE_SEQUENCER_36] = 0x2fff,
256 [WM8915_WRITE_SEQUENCER_40] = 0x2fff,
257 [WM8915_WRITE_SEQUENCER_44] = 0x2fff,
258 [WM8915_WRITE_SEQUENCER_48] = 0x2fff,
259 [WM8915_WRITE_SEQUENCER_52] = 0x2fff,
260 [WM8915_WRITE_SEQUENCER_56] = 0x2fff,
261 [WM8915_WRITE_SEQUENCER_60] = 0x2fff,
262 [WM8915_WRITE_SEQUENCER_64] = 0x1,
263 [WM8915_WRITE_SEQUENCER_65] = 0x1,
264 [WM8915_WRITE_SEQUENCER_67] = 0x6,
265 [WM8915_WRITE_SEQUENCER_68] = 0x40,
266 [WM8915_WRITE_SEQUENCER_69] = 0x1,
267 [WM8915_WRITE_SEQUENCER_70] = 0xf,
268 [WM8915_WRITE_SEQUENCER_71] = 0x6,
269 [WM8915_WRITE_SEQUENCER_72] = 0x1,
270 [WM8915_WRITE_SEQUENCER_73] = 0x3,
271 [WM8915_WRITE_SEQUENCER_74] = 0x104,
272 [WM8915_WRITE_SEQUENCER_76] = 0x60,
273 [WM8915_WRITE_SEQUENCER_77] = 0x11,
274 [WM8915_WRITE_SEQUENCER_78] = 0x401,
275 [WM8915_WRITE_SEQUENCER_80] = 0x50,
276 [WM8915_WRITE_SEQUENCER_81] = 0x3,
277 [WM8915_WRITE_SEQUENCER_82] = 0x100,
278 [WM8915_WRITE_SEQUENCER_84] = 0x60,
279 [WM8915_WRITE_SEQUENCER_85] = 0x3b,
280 [WM8915_WRITE_SEQUENCER_86] = 0x502,
281 [WM8915_WRITE_SEQUENCER_87] = 0x100,
282 [WM8915_WRITE_SEQUENCER_88] = 0x2fff,
283 [WM8915_WRITE_SEQUENCER_92] = 0x2fff,
284 [WM8915_WRITE_SEQUENCER_96] = 0x2fff,
285 [WM8915_WRITE_SEQUENCER_100] = 0x2fff,
286 [WM8915_WRITE_SEQUENCER_104] = 0x2fff,
287 [WM8915_WRITE_SEQUENCER_108] = 0x2fff,
288 [WM8915_WRITE_SEQUENCER_112] = 0x2fff,
289 [WM8915_WRITE_SEQUENCER_116] = 0x2fff,
290 [WM8915_WRITE_SEQUENCER_120] = 0x2fff,
291 [WM8915_WRITE_SEQUENCER_124] = 0x2fff,
292 [WM8915_WRITE_SEQUENCER_128] = 0x1,
293 [WM8915_WRITE_SEQUENCER_129] = 0x1,
294 [WM8915_WRITE_SEQUENCER_131] = 0x6,
295 [WM8915_WRITE_SEQUENCER_132] = 0x40,
296 [WM8915_WRITE_SEQUENCER_133] = 0x1,
297 [WM8915_WRITE_SEQUENCER_134] = 0xf,
298 [WM8915_WRITE_SEQUENCER_135] = 0x6,
299 [WM8915_WRITE_SEQUENCER_136] = 0x1,
300 [WM8915_WRITE_SEQUENCER_137] = 0x3,
301 [WM8915_WRITE_SEQUENCER_138] = 0x106,
302 [WM8915_WRITE_SEQUENCER_140] = 0x61,
303 [WM8915_WRITE_SEQUENCER_141] = 0x11,
304 [WM8915_WRITE_SEQUENCER_142] = 0x401,
305 [WM8915_WRITE_SEQUENCER_144] = 0x50,
306 [WM8915_WRITE_SEQUENCER_145] = 0x3,
307 [WM8915_WRITE_SEQUENCER_146] = 0x102,
308 [WM8915_WRITE_SEQUENCER_148] = 0x51,
309 [WM8915_WRITE_SEQUENCER_149] = 0x3,
310 [WM8915_WRITE_SEQUENCER_150] = 0x106,
311 [WM8915_WRITE_SEQUENCER_151] = 0xa,
312 [WM8915_WRITE_SEQUENCER_152] = 0x61,
313 [WM8915_WRITE_SEQUENCER_153] = 0x3b,
314 [WM8915_WRITE_SEQUENCER_154] = 0x502,
315 [WM8915_WRITE_SEQUENCER_155] = 0x100,
316 [WM8915_WRITE_SEQUENCER_156] = 0x2fff,
317 [WM8915_WRITE_SEQUENCER_160] = 0x2fff,
318 [WM8915_WRITE_SEQUENCER_164] = 0x2fff,
319 [WM8915_WRITE_SEQUENCER_168] = 0x2fff,
320 [WM8915_WRITE_SEQUENCER_172] = 0x2fff,
321 [WM8915_WRITE_SEQUENCER_176] = 0x2fff,
322 [WM8915_WRITE_SEQUENCER_180] = 0x2fff,
323 [WM8915_WRITE_SEQUENCER_184] = 0x2fff,
324 [WM8915_WRITE_SEQUENCER_188] = 0x2fff,
325 [WM8915_WRITE_SEQUENCER_192] = 0x1,
326 [WM8915_WRITE_SEQUENCER_193] = 0x1,
327 [WM8915_WRITE_SEQUENCER_195] = 0x6,
328 [WM8915_WRITE_SEQUENCER_196] = 0x40,
329 [WM8915_WRITE_SEQUENCER_197] = 0x1,
330 [WM8915_WRITE_SEQUENCER_198] = 0xf,
331 [WM8915_WRITE_SEQUENCER_199] = 0x6,
332 [WM8915_WRITE_SEQUENCER_200] = 0x1,
333 [WM8915_WRITE_SEQUENCER_201] = 0x3,
334 [WM8915_WRITE_SEQUENCER_202] = 0x106,
335 [WM8915_WRITE_SEQUENCER_204] = 0x61,
336 [WM8915_WRITE_SEQUENCER_205] = 0x11,
337 [WM8915_WRITE_SEQUENCER_206] = 0x401,
338 [WM8915_WRITE_SEQUENCER_208] = 0x50,
339 [WM8915_WRITE_SEQUENCER_209] = 0x3,
340 [WM8915_WRITE_SEQUENCER_210] = 0x102,
341 [WM8915_WRITE_SEQUENCER_212] = 0x61,
342 [WM8915_WRITE_SEQUENCER_213] = 0x3b,
343 [WM8915_WRITE_SEQUENCER_214] = 0x502,
344 [WM8915_WRITE_SEQUENCER_215] = 0x100,
345 [WM8915_WRITE_SEQUENCER_216] = 0x2fff,
346 [WM8915_WRITE_SEQUENCER_220] = 0x2fff,
347 [WM8915_WRITE_SEQUENCER_224] = 0x2fff,
348 [WM8915_WRITE_SEQUENCER_228] = 0x2fff,
349 [WM8915_WRITE_SEQUENCER_232] = 0x2fff,
350 [WM8915_WRITE_SEQUENCER_236] = 0x2fff,
351 [WM8915_WRITE_SEQUENCER_240] = 0x2fff,
352 [WM8915_WRITE_SEQUENCER_244] = 0x2fff,
353 [WM8915_WRITE_SEQUENCER_248] = 0x2fff,
354 [WM8915_WRITE_SEQUENCER_252] = 0x2fff,
355 [WM8915_WRITE_SEQUENCER_256] = 0x60,
356 [WM8915_WRITE_SEQUENCER_258] = 0x601,
357 [WM8915_WRITE_SEQUENCER_260] = 0x50,
358 [WM8915_WRITE_SEQUENCER_262] = 0x100,
359 [WM8915_WRITE_SEQUENCER_264] = 0x1,
360 [WM8915_WRITE_SEQUENCER_266] = 0x104,
361 [WM8915_WRITE_SEQUENCER_267] = 0x100,
362 [WM8915_WRITE_SEQUENCER_268] = 0x2fff,
363 [WM8915_WRITE_SEQUENCER_272] = 0x2fff,
364 [WM8915_WRITE_SEQUENCER_276] = 0x2fff,
365 [WM8915_WRITE_SEQUENCER_280] = 0x2fff,
366 [WM8915_WRITE_SEQUENCER_284] = 0x2fff,
367 [WM8915_WRITE_SEQUENCER_288] = 0x2fff,
368 [WM8915_WRITE_SEQUENCER_292] = 0x2fff,
369 [WM8915_WRITE_SEQUENCER_296] = 0x2fff,
370 [WM8915_WRITE_SEQUENCER_300] = 0x2fff,
371 [WM8915_WRITE_SEQUENCER_304] = 0x2fff,
372 [WM8915_WRITE_SEQUENCER_308] = 0x2fff,
373 [WM8915_WRITE_SEQUENCER_312] = 0x2fff,
374 [WM8915_WRITE_SEQUENCER_316] = 0x2fff,
375 [WM8915_WRITE_SEQUENCER_320] = 0x61,
376 [WM8915_WRITE_SEQUENCER_322] = 0x601,
377 [WM8915_WRITE_SEQUENCER_324] = 0x50,
378 [WM8915_WRITE_SEQUENCER_326] = 0x102,
379 [WM8915_WRITE_SEQUENCER_328] = 0x1,
380 [WM8915_WRITE_SEQUENCER_330] = 0x106,
381 [WM8915_WRITE_SEQUENCER_331] = 0x100,
382 [WM8915_WRITE_SEQUENCER_332] = 0x2fff,
383 [WM8915_WRITE_SEQUENCER_336] = 0x2fff,
384 [WM8915_WRITE_SEQUENCER_340] = 0x2fff,
385 [WM8915_WRITE_SEQUENCER_344] = 0x2fff,
386 [WM8915_WRITE_SEQUENCER_348] = 0x2fff,
387 [WM8915_WRITE_SEQUENCER_352] = 0x2fff,
388 [WM8915_WRITE_SEQUENCER_356] = 0x2fff,
389 [WM8915_WRITE_SEQUENCER_360] = 0x2fff,
390 [WM8915_WRITE_SEQUENCER_364] = 0x2fff,
391 [WM8915_WRITE_SEQUENCER_368] = 0x2fff,
392 [WM8915_WRITE_SEQUENCER_372] = 0x2fff,
393 [WM8915_WRITE_SEQUENCER_376] = 0x2fff,
394 [WM8915_WRITE_SEQUENCER_380] = 0x2fff,
395 [WM8915_WRITE_SEQUENCER_384] = 0x60,
396 [WM8915_WRITE_SEQUENCER_386] = 0x601,
397 [WM8915_WRITE_SEQUENCER_388] = 0x61,
398 [WM8915_WRITE_SEQUENCER_390] = 0x601,
399 [WM8915_WRITE_SEQUENCER_392] = 0x50,
400 [WM8915_WRITE_SEQUENCER_394] = 0x300,
401 [WM8915_WRITE_SEQUENCER_396] = 0x1,
402 [WM8915_WRITE_SEQUENCER_398] = 0x304,
403 [WM8915_WRITE_SEQUENCER_400] = 0x40,
404 [WM8915_WRITE_SEQUENCER_402] = 0xf,
405 [WM8915_WRITE_SEQUENCER_404] = 0x1,
406 [WM8915_WRITE_SEQUENCER_407] = 0x100,
407};
408
409static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
410static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
411static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
412static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
413static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
414static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
415static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
416
417static const char *sidetone_hpf_text[] = {
418 "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
419};
420
421static const struct soc_enum sidetone_hpf =
422 SOC_ENUM_SINGLE(WM8915_SIDETONE, 7, 6, sidetone_hpf_text);
423
424static const char *hpf_mode_text[] = {
425 "HiFi", "Custom", "Voice"
426};
427
428static const struct soc_enum dsp1tx_hpf_mode =
429 SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
430
431static const struct soc_enum dsp2tx_hpf_mode =
432 SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
433
434static const char *hpf_cutoff_text[] = {
435 "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
436};
437
438static const struct soc_enum dsp1tx_hpf_cutoff =
439 SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
440
441static const struct soc_enum dsp2tx_hpf_cutoff =
442 SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
443
444static void wm8915_set_retune_mobile(struct snd_soc_codec *codec, int block)
445{
446 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
447 struct wm8915_pdata *pdata = &wm8915->pdata;
448 int base, best, best_val, save, i, cfg, iface;
449
450 if (!wm8915->num_retune_mobile_texts)
451 return;
452
453 switch (block) {
454 case 0:
455 base = WM8915_DSP1_RX_EQ_GAINS_1;
456 if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
457 WM8915_DSP1RX_SRC)
458 iface = 1;
459 else
460 iface = 0;
461 break;
462 case 1:
463 base = WM8915_DSP1_RX_EQ_GAINS_2;
464 if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
465 WM8915_DSP2RX_SRC)
466 iface = 1;
467 else
468 iface = 0;
469 break;
470 default:
471 return;
472 }
473
474 /* Find the version of the currently selected configuration
475 * with the nearest sample rate. */
476 cfg = wm8915->retune_mobile_cfg[block];
477 best = 0;
478 best_val = INT_MAX;
479 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
480 if (strcmp(pdata->retune_mobile_cfgs[i].name,
481 wm8915->retune_mobile_texts[cfg]) == 0 &&
482 abs(pdata->retune_mobile_cfgs[i].rate
483 - wm8915->rx_rate[iface]) < best_val) {
484 best = i;
485 best_val = abs(pdata->retune_mobile_cfgs[i].rate
486 - wm8915->rx_rate[iface]);
487 }
488 }
489
490 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
491 block,
492 pdata->retune_mobile_cfgs[best].name,
493 pdata->retune_mobile_cfgs[best].rate,
494 wm8915->rx_rate[iface]);
495
496 /* The EQ will be disabled while reconfiguring it, remember the
497 * current configuration.
498 */
499 save = snd_soc_read(codec, base);
500 save &= WM8915_DSP1RX_EQ_ENA;
501
502 for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
503 snd_soc_update_bits(codec, base + i, 0xffff,
504 pdata->retune_mobile_cfgs[best].regs[i]);
505
506 snd_soc_update_bits(codec, base, WM8915_DSP1RX_EQ_ENA, save);
507}
508
509/* Icky as hell but saves code duplication */
510static int wm8915_get_retune_mobile_block(const char *name)
511{
512 if (strcmp(name, "DSP1 EQ Mode") == 0)
513 return 0;
514 if (strcmp(name, "DSP2 EQ Mode") == 0)
515 return 1;
516 return -EINVAL;
517}
518
519static int wm8915_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
520 struct snd_ctl_elem_value *ucontrol)
521{
522 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
523 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
524 struct wm8915_pdata *pdata = &wm8915->pdata;
525 int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
526 int value = ucontrol->value.integer.value[0];
527
528 if (block < 0)
529 return block;
530
531 if (value >= pdata->num_retune_mobile_cfgs)
532 return -EINVAL;
533
534 wm8915->retune_mobile_cfg[block] = value;
535
536 wm8915_set_retune_mobile(codec, block);
537
538 return 0;
539}
540
541static int wm8915_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
542 struct snd_ctl_elem_value *ucontrol)
543{
544 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
545 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
546 int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
547
548 ucontrol->value.enumerated.item[0] = wm8915->retune_mobile_cfg[block];
549
550 return 0;
551}
552
553static const struct snd_kcontrol_new wm8915_snd_controls[] = {
554SOC_DOUBLE_R_TLV("Capture Volume", WM8915_LEFT_LINE_INPUT_VOLUME,
555 WM8915_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
556SOC_DOUBLE_R("Capture ZC Switch", WM8915_LEFT_LINE_INPUT_VOLUME,
557 WM8915_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
558
559SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8915_DAC1_MIXER_VOLUMES,
560 0, 5, 24, 0, sidetone_tlv),
561SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8915_DAC2_MIXER_VOLUMES,
562 0, 5, 24, 0, sidetone_tlv),
563SOC_SINGLE("Sidetone LPF Switch", WM8915_SIDETONE, 12, 1, 0),
564SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
565SOC_SINGLE("Sidetone HPF Switch", WM8915_SIDETONE, 6, 1, 0),
566
567SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8915_DSP1_TX_LEFT_VOLUME,
568 WM8915_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
569SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8915_DSP2_TX_LEFT_VOLUME,
570 WM8915_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
571
572SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8915_DSP1_TX_FILTERS,
573 13, 1, 0),
574SOC_DOUBLE("DSP1 Capture HPF Switch", WM8915_DSP1_TX_FILTERS, 12, 11, 1, 0),
575SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
576SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
577
578SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8915_DSP2_TX_FILTERS,
579 13, 1, 0),
580SOC_DOUBLE("DSP2 Capture HPF Switch", WM8915_DSP2_TX_FILTERS, 12, 11, 1, 0),
581SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
582SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
583
584SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8915_DSP1_RX_LEFT_VOLUME,
585 WM8915_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
586SOC_SINGLE("DSP1 Playback Switch", WM8915_DSP1_RX_FILTERS_1, 9, 1, 1),
587
588SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8915_DSP2_RX_LEFT_VOLUME,
589 WM8915_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
590SOC_SINGLE("DSP2 Playback Switch", WM8915_DSP2_RX_FILTERS_1, 9, 1, 1),
591
592SOC_DOUBLE_R_TLV("DAC1 Volume", WM8915_DAC1_LEFT_VOLUME,
593 WM8915_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
594SOC_DOUBLE_R("DAC1 Switch", WM8915_DAC1_LEFT_VOLUME,
595 WM8915_DAC1_RIGHT_VOLUME, 9, 1, 1),
596
597SOC_DOUBLE_R_TLV("DAC2 Volume", WM8915_DAC2_LEFT_VOLUME,
598 WM8915_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
599SOC_DOUBLE_R("DAC2 Switch", WM8915_DAC2_LEFT_VOLUME,
600 WM8915_DAC2_RIGHT_VOLUME, 9, 1, 1),
601
602SOC_SINGLE("Speaker High Performance Switch", WM8915_OVERSAMPLING, 3, 1, 0),
603SOC_SINGLE("DMIC High Performance Switch", WM8915_OVERSAMPLING, 2, 1, 0),
604SOC_SINGLE("ADC High Performance Switch", WM8915_OVERSAMPLING, 1, 1, 0),
605SOC_SINGLE("DAC High Performance Switch", WM8915_OVERSAMPLING, 0, 1, 0),
606
607SOC_SINGLE("DAC Soft Mute Switch", WM8915_DAC_SOFTMUTE, 1, 1, 0),
608SOC_SINGLE("DAC Slow Soft Mute Switch", WM8915_DAC_SOFTMUTE, 0, 1, 0),
609
610SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8915_DAC1_HPOUT1_VOLUME, 0, 4,
611 8, 0, out_digital_tlv),
612SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8915_DAC2_HPOUT2_VOLUME, 0, 4,
613 8, 0, out_digital_tlv),
614
615SOC_DOUBLE_R_TLV("Output 1 Volume", WM8915_OUTPUT1_LEFT_VOLUME,
616 WM8915_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
617SOC_DOUBLE_R("Output 1 ZC Switch", WM8915_OUTPUT1_LEFT_VOLUME,
618 WM8915_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
619
620SOC_DOUBLE_R_TLV("Output 2 Volume", WM8915_OUTPUT2_LEFT_VOLUME,
621 WM8915_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
622SOC_DOUBLE_R("Output 2 ZC Switch", WM8915_OUTPUT2_LEFT_VOLUME,
623 WM8915_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
624
625SOC_DOUBLE_TLV("Speaker Volume", WM8915_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
626 spk_tlv),
627SOC_DOUBLE_R("Speaker Switch", WM8915_LEFT_PDM_SPEAKER,
628 WM8915_RIGHT_PDM_SPEAKER, 3, 1, 1),
629SOC_DOUBLE_R("Speaker ZC Switch", WM8915_LEFT_PDM_SPEAKER,
630 WM8915_RIGHT_PDM_SPEAKER, 2, 1, 0),
631
632SOC_SINGLE("DSP1 EQ Switch", WM8915_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
633SOC_SINGLE("DSP2 EQ Switch", WM8915_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
634};
635
636static const struct snd_kcontrol_new wm8915_eq_controls[] = {
637SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
638 eq_tlv),
639SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
640 eq_tlv),
641SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
642 eq_tlv),
643SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
644 eq_tlv),
645SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
646 eq_tlv),
647
648SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
649 eq_tlv),
650SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
651 eq_tlv),
652SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
653 eq_tlv),
654SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
655 eq_tlv),
656SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
657 eq_tlv),
658};
659
660static int cp_event(struct snd_soc_dapm_widget *w,
661 struct snd_kcontrol *kcontrol, int event)
662{
663 switch (event) {
664 case SND_SOC_DAPM_POST_PMU:
665 msleep(5);
666 break;
667 default:
668 BUG();
669 return -EINVAL;
670 }
671
672 return 0;
673}
674
675static int rmv_short_event(struct snd_soc_dapm_widget *w,
676 struct snd_kcontrol *kcontrol, int event)
677{
678 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
679
680 /* Record which outputs we enabled */
681 switch (event) {
682 case SND_SOC_DAPM_PRE_PMD:
683 wm8915->hpout_pending &= ~w->shift;
684 break;
685 case SND_SOC_DAPM_PRE_PMU:
686 wm8915->hpout_pending |= w->shift;
687 break;
688 default:
689 BUG();
690 return -EINVAL;
691 }
692
693 return 0;
694}
695
696static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
697{
698 struct i2c_client *i2c = to_i2c_client(codec->dev);
699 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
700 int i, ret;
701 unsigned long timeout = 200;
702
703 snd_soc_write(codec, WM8915_DC_SERVO_2, mask);
704
705 /* Use the interrupt if possible */
706 do {
707 if (i2c->irq) {
708 timeout = wait_for_completion_timeout(&wm8915->dcs_done,
709 msecs_to_jiffies(200));
710 if (timeout == 0)
711 dev_err(codec->dev, "DC servo timed out\n");
712
713 } else {
714 msleep(1);
715 if (--i) {
716 timeout = 0;
717 break;
718 }
719 }
720
721 ret = snd_soc_read(codec, WM8915_DC_SERVO_2);
722 dev_dbg(codec->dev, "DC servo state: %x\n", ret);
723 } while (ret & mask);
724
725 if (timeout == 0)
726 dev_err(codec->dev, "DC servo timed out for %x\n", mask);
727 else
728 dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
729}
730
731static void wm8915_seq_notifier(struct snd_soc_dapm_context *dapm,
732 enum snd_soc_dapm_type event, int subseq)
733{
734 struct snd_soc_codec *codec = container_of(dapm,
735 struct snd_soc_codec, dapm);
736 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
737 u16 val, mask;
738
739 /* Complete any pending DC servo starts */
740 if (wm8915->dcs_pending) {
741 dev_dbg(codec->dev, "Starting DC servo for %x\n",
742 wm8915->dcs_pending);
743
744 /* Trigger a startup sequence */
745 wait_for_dc_servo(codec, wm8915->dcs_pending
746 << WM8915_DCS_TRIG_STARTUP_0_SHIFT);
747
748 wm8915->dcs_pending = 0;
749 }
750
751 if (wm8915->hpout_pending != wm8915->hpout_ena) {
752 dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
753 wm8915->hpout_ena, wm8915->hpout_pending);
754
755 val = 0;
756 mask = 0;
757 if (wm8915->hpout_pending & HPOUT1L) {
758 val |= WM8915_HPOUT1L_RMV_SHORT;
759 mask |= WM8915_HPOUT1L_RMV_SHORT;
760 } else {
761 mask |= WM8915_HPOUT1L_RMV_SHORT |
762 WM8915_HPOUT1L_OUTP |
763 WM8915_HPOUT1L_DLY;
764 }
765
766 if (wm8915->hpout_pending & HPOUT1R) {
767 val |= WM8915_HPOUT1R_RMV_SHORT;
768 mask |= WM8915_HPOUT1R_RMV_SHORT;
769 } else {
770 mask |= WM8915_HPOUT1R_RMV_SHORT |
771 WM8915_HPOUT1R_OUTP |
772 WM8915_HPOUT1R_DLY;
773 }
774
775 snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_1, mask, val);
776
777 val = 0;
778 mask = 0;
779 if (wm8915->hpout_pending & HPOUT2L) {
780 val |= WM8915_HPOUT2L_RMV_SHORT;
781 mask |= WM8915_HPOUT2L_RMV_SHORT;
782 } else {
783 mask |= WM8915_HPOUT2L_RMV_SHORT |
784 WM8915_HPOUT2L_OUTP |
785 WM8915_HPOUT2L_DLY;
786 }
787
788 if (wm8915->hpout_pending & HPOUT2R) {
789 val |= WM8915_HPOUT2R_RMV_SHORT;
790 mask |= WM8915_HPOUT2R_RMV_SHORT;
791 } else {
792 mask |= WM8915_HPOUT2R_RMV_SHORT |
793 WM8915_HPOUT2R_OUTP |
794 WM8915_HPOUT2R_DLY;
795 }
796
797 snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_2, mask, val);
798
799 wm8915->hpout_ena = wm8915->hpout_pending;
800 }
801}
802
803static int dcs_start(struct snd_soc_dapm_widget *w,
804 struct snd_kcontrol *kcontrol, int event)
805{
806 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
807
808 switch (event) {
809 case SND_SOC_DAPM_POST_PMU:
810 wm8915->dcs_pending |= 1 << w->shift;
811 break;
812 default:
813 BUG();
814 return -EINVAL;
815 }
816
817 return 0;
818}
819
820static const char *sidetone_text[] = {
821 "IN1", "IN2",
822};
823
824static const struct soc_enum left_sidetone_enum =
825 SOC_ENUM_SINGLE(WM8915_SIDETONE, 0, 2, sidetone_text);
826
827static const struct snd_kcontrol_new left_sidetone =
828 SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
829
830static const struct soc_enum right_sidetone_enum =
831 SOC_ENUM_SINGLE(WM8915_SIDETONE, 1, 2, sidetone_text);
832
833static const struct snd_kcontrol_new right_sidetone =
834 SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
835
836static const char *spk_text[] = {
837 "DAC1L", "DAC1R", "DAC2L", "DAC2R"
838};
839
840static const struct soc_enum spkl_enum =
841 SOC_ENUM_SINGLE(WM8915_LEFT_PDM_SPEAKER, 0, 4, spk_text);
842
843static const struct snd_kcontrol_new spkl_mux =
844 SOC_DAPM_ENUM("SPKL", spkl_enum);
845
846static const struct soc_enum spkr_enum =
847 SOC_ENUM_SINGLE(WM8915_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
848
849static const struct snd_kcontrol_new spkr_mux =
850 SOC_DAPM_ENUM("SPKR", spkr_enum);
851
852static const char *dsp1rx_text[] = {
853 "AIF1", "AIF2"
854};
855
856static const struct soc_enum dsp1rx_enum =
857 SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
858
859static const struct snd_kcontrol_new dsp1rx =
860 SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
861
862static const char *dsp2rx_text[] = {
863 "AIF2", "AIF1"
864};
865
866static const struct soc_enum dsp2rx_enum =
867 SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
868
869static const struct snd_kcontrol_new dsp2rx =
870 SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
871
872static const char *aif2tx_text[] = {
873 "DSP2", "DSP1", "AIF1"
874};
875
876static const struct soc_enum aif2tx_enum =
877 SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
878
879static const struct snd_kcontrol_new aif2tx =
880 SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
881
882static const char *inmux_text[] = {
883 "ADC", "DMIC1", "DMIC2"
884};
885
886static const struct soc_enum in1_enum =
887 SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 0, 3, inmux_text);
888
889static const struct snd_kcontrol_new in1_mux =
890 SOC_DAPM_ENUM("IN1 Mux", in1_enum);
891
892static const struct soc_enum in2_enum =
893 SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 4, 3, inmux_text);
894
895static const struct snd_kcontrol_new in2_mux =
896 SOC_DAPM_ENUM("IN2 Mux", in2_enum);
897
898static const struct snd_kcontrol_new dac2r_mix[] = {
899SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
900 5, 1, 0),
901SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
902 4, 1, 0),
903SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
904SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
905};
906
907static const struct snd_kcontrol_new dac2l_mix[] = {
908SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
909 5, 1, 0),
910SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
911 4, 1, 0),
912SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
913SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
914};
915
916static const struct snd_kcontrol_new dac1r_mix[] = {
917SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
918 5, 1, 0),
919SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
920 4, 1, 0),
921SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
922SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
923};
924
925static const struct snd_kcontrol_new dac1l_mix[] = {
926SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
927 5, 1, 0),
928SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
929 4, 1, 0),
930SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
931SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
932};
933
934static const struct snd_kcontrol_new dsp1txl[] = {
935SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
936 1, 1, 0),
937SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
938 0, 1, 0),
939};
940
941static const struct snd_kcontrol_new dsp1txr[] = {
942SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
943 1, 1, 0),
944SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
945 0, 1, 0),
946};
947
948static const struct snd_kcontrol_new dsp2txl[] = {
949SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
950 1, 1, 0),
951SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
952 0, 1, 0),
953};
954
955static const struct snd_kcontrol_new dsp2txr[] = {
956SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
957 1, 1, 0),
958SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
959 0, 1, 0),
960};
961
962
963static const struct snd_soc_dapm_widget wm8915_dapm_widgets[] = {
964SND_SOC_DAPM_INPUT("IN1LN"),
965SND_SOC_DAPM_INPUT("IN1LP"),
966SND_SOC_DAPM_INPUT("IN1RN"),
967SND_SOC_DAPM_INPUT("IN1RP"),
968
969SND_SOC_DAPM_INPUT("IN2LN"),
970SND_SOC_DAPM_INPUT("IN2LP"),
971SND_SOC_DAPM_INPUT("IN2RN"),
972SND_SOC_DAPM_INPUT("IN2RP"),
973
974SND_SOC_DAPM_INPUT("DMIC1DAT"),
975SND_SOC_DAPM_INPUT("DMIC2DAT"),
976
977SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8915_AIF_CLOCKING_1, 0, 0, NULL, 0),
978SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8915_CLOCKING_1, 1, 0, NULL, 0),
979SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8915_CLOCKING_1, 2, 0, NULL, 0),
980SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8915_CHARGE_PUMP_1, 15, 0, cp_event,
981 SND_SOC_DAPM_POST_PMU),
982
983SND_SOC_DAPM_SUPPLY("LDO2", WM8915_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
984SND_SOC_DAPM_MICBIAS("MICB2", WM8915_POWER_MANAGEMENT_1, 9, 0),
985SND_SOC_DAPM_MICBIAS("MICB1", WM8915_POWER_MANAGEMENT_1, 8, 0),
986
987SND_SOC_DAPM_PGA("IN1L PGA", WM8915_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
988SND_SOC_DAPM_PGA("IN1R PGA", WM8915_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
989
Mark Brownabc9d5a2011-05-03 19:29:52 +0100990SND_SOC_DAPM_MUX("IN1L Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
991SND_SOC_DAPM_MUX("IN1R Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
992SND_SOC_DAPM_MUX("IN2L Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
993SND_SOC_DAPM_MUX("IN2R Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
Mark Brownc93993a2011-02-08 14:09:41 +0000994
995SND_SOC_DAPM_PGA("IN1L", WM8915_POWER_MANAGEMENT_7, 2, 0, NULL, 0),
996SND_SOC_DAPM_PGA("IN1R", WM8915_POWER_MANAGEMENT_7, 3, 0, NULL, 0),
997SND_SOC_DAPM_PGA("IN2L", WM8915_POWER_MANAGEMENT_7, 6, 0, NULL, 0),
998SND_SOC_DAPM_PGA("IN2R", WM8915_POWER_MANAGEMENT_7, 7, 0, NULL, 0),
999
Mark Brownc93993a2011-02-08 14:09:41 +00001000SND_SOC_DAPM_SUPPLY("DMIC2", WM8915_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
1001SND_SOC_DAPM_SUPPLY("DMIC1", WM8915_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
1002
1003SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8915_POWER_MANAGEMENT_3, 5, 0),
1004SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8915_POWER_MANAGEMENT_3, 4, 0),
1005SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8915_POWER_MANAGEMENT_3, 3, 0),
1006SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8915_POWER_MANAGEMENT_3, 2, 0),
1007
1008SND_SOC_DAPM_ADC("ADCL", NULL, WM8915_POWER_MANAGEMENT_3, 1, 0),
1009SND_SOC_DAPM_ADC("ADCR", NULL, WM8915_POWER_MANAGEMENT_3, 0, 0),
1010
1011SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
1012SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
1013
1014SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 11, 0),
1015SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 10, 0),
1016SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 9, 0),
1017SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 8, 0),
1018
1019SND_SOC_DAPM_MIXER("DSP2TXL", WM8915_POWER_MANAGEMENT_5, 11, 0,
1020 dsp2txl, ARRAY_SIZE(dsp2txl)),
1021SND_SOC_DAPM_MIXER("DSP2TXR", WM8915_POWER_MANAGEMENT_5, 10, 0,
1022 dsp2txr, ARRAY_SIZE(dsp2txr)),
1023SND_SOC_DAPM_MIXER("DSP1TXL", WM8915_POWER_MANAGEMENT_5, 9, 0,
1024 dsp1txl, ARRAY_SIZE(dsp1txl)),
1025SND_SOC_DAPM_MIXER("DSP1TXR", WM8915_POWER_MANAGEMENT_5, 8, 0,
1026 dsp1txr, ARRAY_SIZE(dsp1txr)),
1027
1028SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1029 dac2l_mix, ARRAY_SIZE(dac2l_mix)),
1030SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1031 dac2r_mix, ARRAY_SIZE(dac2r_mix)),
1032SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1033 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1034SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1035 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1036
1037SND_SOC_DAPM_DAC("DAC2L", NULL, WM8915_POWER_MANAGEMENT_5, 3, 0),
1038SND_SOC_DAPM_DAC("DAC2R", NULL, WM8915_POWER_MANAGEMENT_5, 2, 0),
1039SND_SOC_DAPM_DAC("DAC1L", NULL, WM8915_POWER_MANAGEMENT_5, 1, 0),
1040SND_SOC_DAPM_DAC("DAC1R", NULL, WM8915_POWER_MANAGEMENT_5, 0, 0),
1041
1042SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 1,
1043 WM8915_POWER_MANAGEMENT_4, 9, 0),
1044SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 2,
1045 WM8915_POWER_MANAGEMENT_4, 8, 0),
1046
1047SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 1,
1048 WM8915_POWER_MANAGEMENT_6, 9, 0),
1049SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 2,
1050 WM8915_POWER_MANAGEMENT_6, 8, 0),
1051
1052SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
1053 WM8915_POWER_MANAGEMENT_4, 5, 0),
1054SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
1055 WM8915_POWER_MANAGEMENT_4, 4, 0),
1056SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
1057 WM8915_POWER_MANAGEMENT_4, 3, 0),
1058SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
1059 WM8915_POWER_MANAGEMENT_4, 2, 0),
1060SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
1061 WM8915_POWER_MANAGEMENT_4, 1, 0),
1062SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
1063 WM8915_POWER_MANAGEMENT_4, 0, 0),
1064
1065SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
1066 WM8915_POWER_MANAGEMENT_6, 5, 0),
1067SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
1068 WM8915_POWER_MANAGEMENT_6, 4, 0),
1069SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
1070 WM8915_POWER_MANAGEMENT_6, 3, 0),
1071SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
1072 WM8915_POWER_MANAGEMENT_6, 2, 0),
1073SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
1074 WM8915_POWER_MANAGEMENT_6, 1, 0),
1075SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
1076 WM8915_POWER_MANAGEMENT_6, 0, 0),
1077
1078/* We route as stereo pairs so define some dummy widgets to squash
1079 * things down for now. RXA = 0,1, RXB = 2,3 and so on */
1080SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
1081SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
1082SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
1083SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
1084SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
1085
1086SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
1087SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
1088SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
1089
1090SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
1091SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
1092SND_SOC_DAPM_PGA("SPKL PGA", WM8915_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
1093SND_SOC_DAPM_PGA("SPKR PGA", WM8915_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
1094
1095SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8915_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
1096SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8915_ANALOGUE_HP_2, 5, 0, NULL, 0),
1097SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8915_DC_SERVO_1, 2, 0, dcs_start,
1098 SND_SOC_DAPM_POST_PMU),
1099SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8915_ANALOGUE_HP_2, 6, 0, NULL, 0),
1100SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
1101 rmv_short_event,
1102 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1103
1104SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8915_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
1105SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8915_ANALOGUE_HP_2, 1, 0, NULL, 0),
1106SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8915_DC_SERVO_1, 3, 0, dcs_start,
1107 SND_SOC_DAPM_POST_PMU),
1108SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8915_ANALOGUE_HP_2, 2, 0, NULL, 0),
1109SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
1110 rmv_short_event,
1111 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1112
1113SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8915_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
1114SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8915_ANALOGUE_HP_1, 5, 0, NULL, 0),
1115SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8915_DC_SERVO_1, 0, 0, dcs_start,
1116 SND_SOC_DAPM_POST_PMU),
1117SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8915_ANALOGUE_HP_1, 6, 0, NULL, 0),
1118SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
1119 rmv_short_event,
1120 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1121
1122SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8915_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
1123SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8915_ANALOGUE_HP_1, 1, 0, NULL, 0),
1124SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8915_DC_SERVO_1, 1, 0, dcs_start,
1125 SND_SOC_DAPM_POST_PMU),
1126SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8915_ANALOGUE_HP_1, 2, 0, NULL, 0),
1127SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
1128 rmv_short_event,
1129 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1130
1131SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1132SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1133SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1134SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1135SND_SOC_DAPM_OUTPUT("SPKDAT"),
1136};
1137
1138static const struct snd_soc_dapm_route wm8915_dapm_routes[] = {
1139 { "AIFCLK", NULL, "SYSCLK" },
1140 { "SYSDSPCLK", NULL, "SYSCLK" },
1141 { "Charge Pump", NULL, "SYSCLK" },
1142
1143 { "MICB1", NULL, "LDO2" },
1144 { "MICB2", NULL, "LDO2" },
1145
1146 { "IN1L PGA", NULL, "IN2LN" },
1147 { "IN1L PGA", NULL, "IN2LP" },
1148 { "IN1L PGA", NULL, "IN1LN" },
1149 { "IN1L PGA", NULL, "IN1LP" },
1150
1151 { "IN1R PGA", NULL, "IN2RN" },
1152 { "IN1R PGA", NULL, "IN2RP" },
1153 { "IN1R PGA", NULL, "IN1RN" },
1154 { "IN1R PGA", NULL, "IN1RP" },
1155
1156 { "ADCL", NULL, "IN1L PGA" },
1157
1158 { "ADCR", NULL, "IN1R PGA" },
1159
1160 { "DMIC1L", NULL, "DMIC1DAT" },
1161 { "DMIC1R", NULL, "DMIC1DAT" },
1162 { "DMIC2L", NULL, "DMIC2DAT" },
1163 { "DMIC2R", NULL, "DMIC2DAT" },
1164
1165 { "DMIC2L", NULL, "DMIC2" },
1166 { "DMIC2R", NULL, "DMIC2" },
1167 { "DMIC1L", NULL, "DMIC1" },
1168 { "DMIC1R", NULL, "DMIC1" },
1169
Mark Brownabc9d5a2011-05-03 19:29:52 +01001170 { "IN1L Mux", "ADC", "ADCL" },
1171 { "IN1L Mux", "DMIC1", "DMIC1L" },
1172 { "IN1L Mux", "DMIC2", "DMIC2L" },
Mark Brownc93993a2011-02-08 14:09:41 +00001173
Mark Brownabc9d5a2011-05-03 19:29:52 +01001174 { "IN1R Mux", "ADC", "ADCR" },
1175 { "IN1R Mux", "DMIC1", "DMIC1R" },
1176 { "IN1R Mux", "DMIC2", "DMIC2R" },
Mark Brownc93993a2011-02-08 14:09:41 +00001177
Mark Brownabc9d5a2011-05-03 19:29:52 +01001178 { "IN2L Mux", "ADC", "ADCL" },
1179 { "IN2L Mux", "DMIC1", "DMIC1L" },
1180 { "IN2L Mux", "DMIC2", "DMIC2L" },
Mark Brownc93993a2011-02-08 14:09:41 +00001181
Mark Brownabc9d5a2011-05-03 19:29:52 +01001182 { "IN2R Mux", "ADC", "ADCR" },
1183 { "IN2R Mux", "DMIC1", "DMIC1R" },
1184 { "IN2R Mux", "DMIC2", "DMIC2R" },
Mark Brownc93993a2011-02-08 14:09:41 +00001185
Mark Brownabc9d5a2011-05-03 19:29:52 +01001186 { "Left Sidetone", "IN1", "IN1L Mux" },
1187 { "Left Sidetone", "IN2", "IN2L Mux" },
Mark Brownc93993a2011-02-08 14:09:41 +00001188
Mark Brownabc9d5a2011-05-03 19:29:52 +01001189 { "Right Sidetone", "IN1", "IN1R Mux" },
1190 { "Right Sidetone", "IN2", "IN2R Mux" },
Mark Brownc93993a2011-02-08 14:09:41 +00001191
Mark Brownabc9d5a2011-05-03 19:29:52 +01001192 { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
1193 { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
1194
1195 { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
1196 { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
Mark Brownc93993a2011-02-08 14:09:41 +00001197
1198 { "AIF1TX0", NULL, "DSP1TXL" },
1199 { "AIF1TX1", NULL, "DSP1TXR" },
1200 { "AIF1TX2", NULL, "DSP2TXL" },
1201 { "AIF1TX3", NULL, "DSP2TXR" },
1202 { "AIF1TX4", NULL, "AIF2RX0" },
1203 { "AIF1TX5", NULL, "AIF2RX1" },
1204
1205 { "AIF1RX0", NULL, "AIFCLK" },
1206 { "AIF1RX1", NULL, "AIFCLK" },
1207 { "AIF1RX2", NULL, "AIFCLK" },
1208 { "AIF1RX3", NULL, "AIFCLK" },
1209 { "AIF1RX4", NULL, "AIFCLK" },
1210 { "AIF1RX5", NULL, "AIFCLK" },
1211
1212 { "AIF2RX0", NULL, "AIFCLK" },
1213 { "AIF2RX1", NULL, "AIFCLK" },
1214
1215 { "DSP1RXL", NULL, "SYSDSPCLK" },
1216 { "DSP1RXR", NULL, "SYSDSPCLK" },
1217 { "DSP2RXL", NULL, "SYSDSPCLK" },
1218 { "DSP2RXR", NULL, "SYSDSPCLK" },
1219 { "DSP1TXL", NULL, "SYSDSPCLK" },
1220 { "DSP1TXR", NULL, "SYSDSPCLK" },
1221 { "DSP2TXL", NULL, "SYSDSPCLK" },
1222 { "DSP2TXR", NULL, "SYSDSPCLK" },
1223
1224 { "AIF1RXA", NULL, "AIF1RX0" },
1225 { "AIF1RXA", NULL, "AIF1RX1" },
1226 { "AIF1RXB", NULL, "AIF1RX2" },
1227 { "AIF1RXB", NULL, "AIF1RX3" },
1228 { "AIF1RXC", NULL, "AIF1RX4" },
1229 { "AIF1RXC", NULL, "AIF1RX5" },
1230
1231 { "AIF2RX", NULL, "AIF2RX0" },
1232 { "AIF2RX", NULL, "AIF2RX1" },
1233
1234 { "AIF2TX", "DSP2", "DSP2TX" },
1235 { "AIF2TX", "DSP1", "DSP1RX" },
1236 { "AIF2TX", "AIF1", "AIF1RXC" },
1237
1238 { "DSP1RXL", NULL, "DSP1RX" },
1239 { "DSP1RXR", NULL, "DSP1RX" },
1240 { "DSP2RXL", NULL, "DSP2RX" },
1241 { "DSP2RXR", NULL, "DSP2RX" },
1242
1243 { "DSP2TX", NULL, "DSP2TXL" },
1244 { "DSP2TX", NULL, "DSP2TXR" },
1245
1246 { "DSP1RX", "AIF1", "AIF1RXA" },
1247 { "DSP1RX", "AIF2", "AIF2RX" },
1248
1249 { "DSP2RX", "AIF1", "AIF1RXB" },
1250 { "DSP2RX", "AIF2", "AIF2RX" },
1251
1252 { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
1253 { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
1254 { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1255 { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1256
1257 { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
1258 { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
1259 { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1260 { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1261
1262 { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
1263 { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
1264 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1265 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1266
1267 { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
1268 { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
1269 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1270 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1271
1272 { "DAC1L", NULL, "DAC1L Mixer" },
1273 { "DAC1R", NULL, "DAC1R Mixer" },
1274 { "DAC2L", NULL, "DAC2L Mixer" },
1275 { "DAC2R", NULL, "DAC2R Mixer" },
1276
1277 { "HPOUT2L PGA", NULL, "Charge Pump" },
1278 { "HPOUT2L PGA", NULL, "DAC2L" },
1279 { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
1280 { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
1281 { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
1282 { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
1283
1284 { "HPOUT2R PGA", NULL, "Charge Pump" },
1285 { "HPOUT2R PGA", NULL, "DAC2R" },
1286 { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
1287 { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
1288 { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
1289 { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
1290
1291 { "HPOUT1L PGA", NULL, "Charge Pump" },
1292 { "HPOUT1L PGA", NULL, "DAC1L" },
1293 { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
1294 { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
1295 { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
1296 { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
1297
1298 { "HPOUT1R PGA", NULL, "Charge Pump" },
1299 { "HPOUT1R PGA", NULL, "DAC1R" },
1300 { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
1301 { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
1302 { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
1303 { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
1304
1305 { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
1306 { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
1307 { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
1308 { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
1309
1310 { "SPKL", "DAC1L", "DAC1L" },
1311 { "SPKL", "DAC1R", "DAC1R" },
1312 { "SPKL", "DAC2L", "DAC2L" },
1313 { "SPKL", "DAC2R", "DAC2R" },
1314
1315 { "SPKR", "DAC1L", "DAC1L" },
1316 { "SPKR", "DAC1R", "DAC1R" },
1317 { "SPKR", "DAC2L", "DAC2L" },
1318 { "SPKR", "DAC2R", "DAC2R" },
1319
1320 { "SPKL PGA", NULL, "SPKL" },
1321 { "SPKR PGA", NULL, "SPKR" },
1322
1323 { "SPKDAT", NULL, "SPKL PGA" },
1324 { "SPKDAT", NULL, "SPKR PGA" },
1325};
1326
1327static int wm8915_readable_register(struct snd_soc_codec *codec,
1328 unsigned int reg)
1329{
1330 /* Due to the sparseness of the register map the compiler
1331 * output from an explicit switch statement ends up being much
1332 * more efficient than a table.
1333 */
1334 switch (reg) {
1335 case WM8915_SOFTWARE_RESET:
1336 case WM8915_POWER_MANAGEMENT_1:
1337 case WM8915_POWER_MANAGEMENT_2:
1338 case WM8915_POWER_MANAGEMENT_3:
1339 case WM8915_POWER_MANAGEMENT_4:
1340 case WM8915_POWER_MANAGEMENT_5:
1341 case WM8915_POWER_MANAGEMENT_6:
1342 case WM8915_POWER_MANAGEMENT_7:
1343 case WM8915_POWER_MANAGEMENT_8:
1344 case WM8915_LEFT_LINE_INPUT_VOLUME:
1345 case WM8915_RIGHT_LINE_INPUT_VOLUME:
1346 case WM8915_LINE_INPUT_CONTROL:
1347 case WM8915_DAC1_HPOUT1_VOLUME:
1348 case WM8915_DAC2_HPOUT2_VOLUME:
1349 case WM8915_DAC1_LEFT_VOLUME:
1350 case WM8915_DAC1_RIGHT_VOLUME:
1351 case WM8915_DAC2_LEFT_VOLUME:
1352 case WM8915_DAC2_RIGHT_VOLUME:
1353 case WM8915_OUTPUT1_LEFT_VOLUME:
1354 case WM8915_OUTPUT1_RIGHT_VOLUME:
1355 case WM8915_OUTPUT2_LEFT_VOLUME:
1356 case WM8915_OUTPUT2_RIGHT_VOLUME:
1357 case WM8915_MICBIAS_1:
1358 case WM8915_MICBIAS_2:
1359 case WM8915_LDO_1:
1360 case WM8915_LDO_2:
1361 case WM8915_ACCESSORY_DETECT_MODE_1:
1362 case WM8915_ACCESSORY_DETECT_MODE_2:
1363 case WM8915_HEADPHONE_DETECT_1:
1364 case WM8915_HEADPHONE_DETECT_2:
1365 case WM8915_MIC_DETECT_1:
1366 case WM8915_MIC_DETECT_2:
1367 case WM8915_MIC_DETECT_3:
1368 case WM8915_CHARGE_PUMP_1:
1369 case WM8915_CHARGE_PUMP_2:
1370 case WM8915_DC_SERVO_1:
1371 case WM8915_DC_SERVO_2:
1372 case WM8915_DC_SERVO_3:
1373 case WM8915_DC_SERVO_5:
1374 case WM8915_DC_SERVO_6:
1375 case WM8915_DC_SERVO_7:
1376 case WM8915_DC_SERVO_READBACK_0:
1377 case WM8915_ANALOGUE_HP_1:
1378 case WM8915_ANALOGUE_HP_2:
1379 case WM8915_CHIP_REVISION:
1380 case WM8915_CONTROL_INTERFACE_1:
1381 case WM8915_WRITE_SEQUENCER_CTRL_1:
1382 case WM8915_WRITE_SEQUENCER_CTRL_2:
1383 case WM8915_AIF_CLOCKING_1:
1384 case WM8915_AIF_CLOCKING_2:
1385 case WM8915_CLOCKING_1:
1386 case WM8915_CLOCKING_2:
1387 case WM8915_AIF_RATE:
1388 case WM8915_FLL_CONTROL_1:
1389 case WM8915_FLL_CONTROL_2:
1390 case WM8915_FLL_CONTROL_3:
1391 case WM8915_FLL_CONTROL_4:
1392 case WM8915_FLL_CONTROL_5:
1393 case WM8915_FLL_CONTROL_6:
1394 case WM8915_FLL_EFS_1:
1395 case WM8915_FLL_EFS_2:
1396 case WM8915_AIF1_CONTROL:
1397 case WM8915_AIF1_BCLK:
1398 case WM8915_AIF1_TX_LRCLK_1:
1399 case WM8915_AIF1_TX_LRCLK_2:
1400 case WM8915_AIF1_RX_LRCLK_1:
1401 case WM8915_AIF1_RX_LRCLK_2:
1402 case WM8915_AIF1TX_DATA_CONFIGURATION_1:
1403 case WM8915_AIF1TX_DATA_CONFIGURATION_2:
1404 case WM8915_AIF1RX_DATA_CONFIGURATION:
1405 case WM8915_AIF1TX_CHANNEL_0_CONFIGURATION:
1406 case WM8915_AIF1TX_CHANNEL_1_CONFIGURATION:
1407 case WM8915_AIF1TX_CHANNEL_2_CONFIGURATION:
1408 case WM8915_AIF1TX_CHANNEL_3_CONFIGURATION:
1409 case WM8915_AIF1TX_CHANNEL_4_CONFIGURATION:
1410 case WM8915_AIF1TX_CHANNEL_5_CONFIGURATION:
1411 case WM8915_AIF1RX_CHANNEL_0_CONFIGURATION:
1412 case WM8915_AIF1RX_CHANNEL_1_CONFIGURATION:
1413 case WM8915_AIF1RX_CHANNEL_2_CONFIGURATION:
1414 case WM8915_AIF1RX_CHANNEL_3_CONFIGURATION:
1415 case WM8915_AIF1RX_CHANNEL_4_CONFIGURATION:
1416 case WM8915_AIF1RX_CHANNEL_5_CONFIGURATION:
1417 case WM8915_AIF1RX_MONO_CONFIGURATION:
1418 case WM8915_AIF1TX_TEST:
1419 case WM8915_AIF2_CONTROL:
1420 case WM8915_AIF2_BCLK:
1421 case WM8915_AIF2_TX_LRCLK_1:
1422 case WM8915_AIF2_TX_LRCLK_2:
1423 case WM8915_AIF2_RX_LRCLK_1:
1424 case WM8915_AIF2_RX_LRCLK_2:
1425 case WM8915_AIF2TX_DATA_CONFIGURATION_1:
1426 case WM8915_AIF2TX_DATA_CONFIGURATION_2:
1427 case WM8915_AIF2RX_DATA_CONFIGURATION:
1428 case WM8915_AIF2TX_CHANNEL_0_CONFIGURATION:
1429 case WM8915_AIF2TX_CHANNEL_1_CONFIGURATION:
1430 case WM8915_AIF2RX_CHANNEL_0_CONFIGURATION:
1431 case WM8915_AIF2RX_CHANNEL_1_CONFIGURATION:
1432 case WM8915_AIF2RX_MONO_CONFIGURATION:
1433 case WM8915_AIF2TX_TEST:
1434 case WM8915_DSP1_TX_LEFT_VOLUME:
1435 case WM8915_DSP1_TX_RIGHT_VOLUME:
1436 case WM8915_DSP1_RX_LEFT_VOLUME:
1437 case WM8915_DSP1_RX_RIGHT_VOLUME:
1438 case WM8915_DSP1_TX_FILTERS:
1439 case WM8915_DSP1_RX_FILTERS_1:
1440 case WM8915_DSP1_RX_FILTERS_2:
1441 case WM8915_DSP1_DRC_1:
1442 case WM8915_DSP1_DRC_2:
1443 case WM8915_DSP1_DRC_3:
1444 case WM8915_DSP1_DRC_4:
1445 case WM8915_DSP1_DRC_5:
1446 case WM8915_DSP1_RX_EQ_GAINS_1:
1447 case WM8915_DSP1_RX_EQ_GAINS_2:
1448 case WM8915_DSP1_RX_EQ_BAND_1_A:
1449 case WM8915_DSP1_RX_EQ_BAND_1_B:
1450 case WM8915_DSP1_RX_EQ_BAND_1_PG:
1451 case WM8915_DSP1_RX_EQ_BAND_2_A:
1452 case WM8915_DSP1_RX_EQ_BAND_2_B:
1453 case WM8915_DSP1_RX_EQ_BAND_2_C:
1454 case WM8915_DSP1_RX_EQ_BAND_2_PG:
1455 case WM8915_DSP1_RX_EQ_BAND_3_A:
1456 case WM8915_DSP1_RX_EQ_BAND_3_B:
1457 case WM8915_DSP1_RX_EQ_BAND_3_C:
1458 case WM8915_DSP1_RX_EQ_BAND_3_PG:
1459 case WM8915_DSP1_RX_EQ_BAND_4_A:
1460 case WM8915_DSP1_RX_EQ_BAND_4_B:
1461 case WM8915_DSP1_RX_EQ_BAND_4_C:
1462 case WM8915_DSP1_RX_EQ_BAND_4_PG:
1463 case WM8915_DSP1_RX_EQ_BAND_5_A:
1464 case WM8915_DSP1_RX_EQ_BAND_5_B:
1465 case WM8915_DSP1_RX_EQ_BAND_5_PG:
1466 case WM8915_DSP2_TX_LEFT_VOLUME:
1467 case WM8915_DSP2_TX_RIGHT_VOLUME:
1468 case WM8915_DSP2_RX_LEFT_VOLUME:
1469 case WM8915_DSP2_RX_RIGHT_VOLUME:
1470 case WM8915_DSP2_TX_FILTERS:
1471 case WM8915_DSP2_RX_FILTERS_1:
1472 case WM8915_DSP2_RX_FILTERS_2:
1473 case WM8915_DSP2_DRC_1:
1474 case WM8915_DSP2_DRC_2:
1475 case WM8915_DSP2_DRC_3:
1476 case WM8915_DSP2_DRC_4:
1477 case WM8915_DSP2_DRC_5:
1478 case WM8915_DSP2_RX_EQ_GAINS_1:
1479 case WM8915_DSP2_RX_EQ_GAINS_2:
1480 case WM8915_DSP2_RX_EQ_BAND_1_A:
1481 case WM8915_DSP2_RX_EQ_BAND_1_B:
1482 case WM8915_DSP2_RX_EQ_BAND_1_PG:
1483 case WM8915_DSP2_RX_EQ_BAND_2_A:
1484 case WM8915_DSP2_RX_EQ_BAND_2_B:
1485 case WM8915_DSP2_RX_EQ_BAND_2_C:
1486 case WM8915_DSP2_RX_EQ_BAND_2_PG:
1487 case WM8915_DSP2_RX_EQ_BAND_3_A:
1488 case WM8915_DSP2_RX_EQ_BAND_3_B:
1489 case WM8915_DSP2_RX_EQ_BAND_3_C:
1490 case WM8915_DSP2_RX_EQ_BAND_3_PG:
1491 case WM8915_DSP2_RX_EQ_BAND_4_A:
1492 case WM8915_DSP2_RX_EQ_BAND_4_B:
1493 case WM8915_DSP2_RX_EQ_BAND_4_C:
1494 case WM8915_DSP2_RX_EQ_BAND_4_PG:
1495 case WM8915_DSP2_RX_EQ_BAND_5_A:
1496 case WM8915_DSP2_RX_EQ_BAND_5_B:
1497 case WM8915_DSP2_RX_EQ_BAND_5_PG:
1498 case WM8915_DAC1_MIXER_VOLUMES:
1499 case WM8915_DAC1_LEFT_MIXER_ROUTING:
1500 case WM8915_DAC1_RIGHT_MIXER_ROUTING:
1501 case WM8915_DAC2_MIXER_VOLUMES:
1502 case WM8915_DAC2_LEFT_MIXER_ROUTING:
1503 case WM8915_DAC2_RIGHT_MIXER_ROUTING:
1504 case WM8915_DSP1_TX_LEFT_MIXER_ROUTING:
1505 case WM8915_DSP1_TX_RIGHT_MIXER_ROUTING:
1506 case WM8915_DSP2_TX_LEFT_MIXER_ROUTING:
1507 case WM8915_DSP2_TX_RIGHT_MIXER_ROUTING:
1508 case WM8915_DSP_TX_MIXER_SELECT:
1509 case WM8915_DAC_SOFTMUTE:
1510 case WM8915_OVERSAMPLING:
1511 case WM8915_SIDETONE:
1512 case WM8915_GPIO_1:
1513 case WM8915_GPIO_2:
1514 case WM8915_GPIO_3:
1515 case WM8915_GPIO_4:
1516 case WM8915_GPIO_5:
1517 case WM8915_PULL_CONTROL_1:
1518 case WM8915_PULL_CONTROL_2:
1519 case WM8915_INTERRUPT_STATUS_1:
1520 case WM8915_INTERRUPT_STATUS_2:
1521 case WM8915_INTERRUPT_RAW_STATUS_2:
1522 case WM8915_INTERRUPT_STATUS_1_MASK:
1523 case WM8915_INTERRUPT_STATUS_2_MASK:
1524 case WM8915_INTERRUPT_CONTROL:
1525 case WM8915_LEFT_PDM_SPEAKER:
1526 case WM8915_RIGHT_PDM_SPEAKER:
1527 case WM8915_PDM_SPEAKER_MUTE_SEQUENCE:
1528 case WM8915_PDM_SPEAKER_VOLUME:
1529 return 1;
1530 default:
1531 return 0;
1532 }
1533}
1534
1535static int wm8915_volatile_register(struct snd_soc_codec *codec,
1536 unsigned int reg)
1537{
1538 switch (reg) {
1539 case WM8915_SOFTWARE_RESET:
1540 case WM8915_CHIP_REVISION:
1541 case WM8915_LDO_1:
1542 case WM8915_LDO_2:
1543 case WM8915_INTERRUPT_STATUS_1:
1544 case WM8915_INTERRUPT_STATUS_2:
1545 case WM8915_INTERRUPT_RAW_STATUS_2:
1546 case WM8915_DC_SERVO_READBACK_0:
1547 case WM8915_DC_SERVO_2:
1548 case WM8915_DC_SERVO_6:
1549 case WM8915_DC_SERVO_7:
1550 case WM8915_FLL_CONTROL_6:
1551 case WM8915_MIC_DETECT_3:
1552 case WM8915_HEADPHONE_DETECT_1:
1553 case WM8915_HEADPHONE_DETECT_2:
1554 return 1;
1555 default:
1556 return 0;
1557 }
1558}
1559
1560static int wm8915_reset(struct snd_soc_codec *codec)
1561{
1562 return snd_soc_write(codec, WM8915_SOFTWARE_RESET, 0x8915);
1563}
1564
1565static int wm8915_set_bias_level(struct snd_soc_codec *codec,
1566 enum snd_soc_bias_level level)
1567{
1568 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
1569 int ret;
1570
1571 switch (level) {
1572 case SND_SOC_BIAS_ON:
1573 break;
1574
1575 case SND_SOC_BIAS_PREPARE:
1576 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
1577 snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
1578 WM8915_BG_ENA, WM8915_BG_ENA);
1579 msleep(2);
1580 }
1581 break;
1582
1583 case SND_SOC_BIAS_STANDBY:
1584 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1585 ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
1586 wm8915->supplies);
1587 if (ret != 0) {
1588 dev_err(codec->dev,
1589 "Failed to enable supplies: %d\n",
1590 ret);
1591 return ret;
1592 }
1593
1594 if (wm8915->pdata.ldo_ena >= 0) {
1595 gpio_set_value_cansleep(wm8915->pdata.ldo_ena,
1596 1);
1597 msleep(5);
1598 }
1599
1600 codec->cache_only = false;
1601 snd_soc_cache_sync(codec);
1602 }
1603
1604 snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
1605 WM8915_BG_ENA, 0);
1606 break;
1607
1608 case SND_SOC_BIAS_OFF:
1609 codec->cache_only = true;
1610 if (wm8915->pdata.ldo_ena >= 0)
1611 gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
1612 regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies),
1613 wm8915->supplies);
1614 break;
1615 }
1616
1617 codec->dapm.bias_level = level;
1618
1619 return 0;
1620}
1621
1622static int wm8915_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1623{
1624 struct snd_soc_codec *codec = dai->codec;
1625 int aifctrl = 0;
1626 int bclk = 0;
1627 int lrclk_tx = 0;
1628 int lrclk_rx = 0;
1629 int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
1630
1631 switch (dai->id) {
1632 case 0:
1633 aifctrl_reg = WM8915_AIF1_CONTROL;
1634 bclk_reg = WM8915_AIF1_BCLK;
1635 lrclk_tx_reg = WM8915_AIF1_TX_LRCLK_2;
1636 lrclk_rx_reg = WM8915_AIF1_RX_LRCLK_2;
1637 break;
1638 case 1:
1639 aifctrl_reg = WM8915_AIF2_CONTROL;
1640 bclk_reg = WM8915_AIF2_BCLK;
1641 lrclk_tx_reg = WM8915_AIF2_TX_LRCLK_2;
1642 lrclk_rx_reg = WM8915_AIF2_RX_LRCLK_2;
1643 break;
1644 default:
1645 BUG();
1646 return -EINVAL;
1647 }
1648
1649 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1650 case SND_SOC_DAIFMT_NB_NF:
1651 break;
1652 case SND_SOC_DAIFMT_IB_NF:
1653 bclk |= WM8915_AIF1_BCLK_INV;
1654 break;
1655 case SND_SOC_DAIFMT_NB_IF:
1656 lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
1657 lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
1658 break;
1659 case SND_SOC_DAIFMT_IB_IF:
1660 bclk |= WM8915_AIF1_BCLK_INV;
1661 lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
1662 lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
1663 break;
1664 }
1665
1666 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1667 case SND_SOC_DAIFMT_CBS_CFS:
1668 break;
1669 case SND_SOC_DAIFMT_CBS_CFM:
1670 lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
1671 lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
1672 break;
1673 case SND_SOC_DAIFMT_CBM_CFS:
1674 bclk |= WM8915_AIF1_BCLK_MSTR;
1675 break;
1676 case SND_SOC_DAIFMT_CBM_CFM:
1677 bclk |= WM8915_AIF1_BCLK_MSTR;
1678 lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
1679 lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
1680 break;
1681 default:
1682 return -EINVAL;
1683 }
1684
1685 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1686 case SND_SOC_DAIFMT_DSP_A:
1687 break;
1688 case SND_SOC_DAIFMT_DSP_B:
1689 aifctrl |= 1;
1690 break;
1691 case SND_SOC_DAIFMT_I2S:
1692 aifctrl |= 2;
1693 break;
1694 case SND_SOC_DAIFMT_LEFT_J:
1695 aifctrl |= 3;
1696 break;
1697 default:
1698 return -EINVAL;
1699 }
1700
1701 snd_soc_update_bits(codec, aifctrl_reg, WM8915_AIF1_FMT_MASK, aifctrl);
1702 snd_soc_update_bits(codec, bclk_reg,
1703 WM8915_AIF1_BCLK_INV | WM8915_AIF1_BCLK_MSTR,
1704 bclk);
1705 snd_soc_update_bits(codec, lrclk_tx_reg,
1706 WM8915_AIF1TX_LRCLK_INV |
1707 WM8915_AIF1TX_LRCLK_MSTR,
1708 lrclk_tx);
1709 snd_soc_update_bits(codec, lrclk_rx_reg,
1710 WM8915_AIF1RX_LRCLK_INV |
1711 WM8915_AIF1RX_LRCLK_MSTR,
1712 lrclk_rx);
1713
1714 return 0;
1715}
1716
1717static const int bclk_divs[] = {
1718 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
1719};
1720
1721static const int dsp_divs[] = {
1722 48000, 32000, 16000, 8000
1723};
1724
1725static int wm8915_hw_params(struct snd_pcm_substream *substream,
1726 struct snd_pcm_hw_params *params,
1727 struct snd_soc_dai *dai)
1728{
1729 struct snd_soc_codec *codec = dai->codec;
1730 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
1731 int bits, i, bclk_rate, best, cur_val;
1732 int aifdata = 0;
1733 int bclk = 0;
1734 int lrclk = 0;
1735 int dsp = 0;
1736 int aifdata_reg, bclk_reg, lrclk_reg, dsp_shift;
1737
1738 if (!wm8915->sysclk) {
1739 dev_err(codec->dev, "SYSCLK not configured\n");
1740 return -EINVAL;
1741 }
1742
1743 switch (dai->id) {
1744 case 0:
1745 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1746 (snd_soc_read(codec, WM8915_GPIO_1)) & WM8915_GP1_FN_MASK) {
1747 aifdata_reg = WM8915_AIF1RX_DATA_CONFIGURATION;
1748 lrclk_reg = WM8915_AIF1_RX_LRCLK_1;
1749 } else {
1750 aifdata_reg = WM8915_AIF1TX_DATA_CONFIGURATION_1;
1751 lrclk_reg = WM8915_AIF1_TX_LRCLK_1;
1752 }
1753 bclk_reg = WM8915_AIF1_BCLK;
1754 dsp_shift = 0;
1755 break;
1756 case 1:
1757 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1758 (snd_soc_read(codec, WM8915_GPIO_2)) & WM8915_GP2_FN_MASK) {
1759 aifdata_reg = WM8915_AIF2RX_DATA_CONFIGURATION;
1760 lrclk_reg = WM8915_AIF2_RX_LRCLK_1;
1761 } else {
1762 aifdata_reg = WM8915_AIF2TX_DATA_CONFIGURATION_1;
1763 lrclk_reg = WM8915_AIF2_TX_LRCLK_1;
1764 }
1765 bclk_reg = WM8915_AIF2_BCLK;
1766 dsp_shift = WM8915_DSP2_DIV_SHIFT;
1767 break;
1768 default:
1769 BUG();
1770 return -EINVAL;
1771 }
1772
1773 bclk_rate = snd_soc_params_to_bclk(params);
1774 if (bclk_rate < 0) {
1775 dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
1776 return bclk_rate;
1777 }
1778
1779 /* Needs looking at for TDM */
1780 bits = snd_pcm_format_width(params_format(params));
1781 if (bits < 0)
1782 return bits;
1783 aifdata |= (bits << WM8915_AIF1TX_WL_SHIFT) | bits;
1784
1785 for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
1786 if (dsp_divs[i] == params_rate(params))
1787 break;
1788 }
1789 if (i == ARRAY_SIZE(dsp_divs)) {
1790 dev_err(codec->dev, "Unsupported sample rate %dHz\n",
1791 params_rate(params));
1792 return -EINVAL;
1793 }
1794 dsp |= i << dsp_shift;
1795
1796 /* Pick a divisor for BCLK as close as we can get to ideal */
1797 best = 0;
1798 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
1799 cur_val = (wm8915->sysclk / bclk_divs[i]) - bclk_rate;
1800 if (cur_val < 0) /* BCLK table is sorted */
1801 break;
1802 best = i;
1803 }
1804 bclk_rate = wm8915->sysclk / bclk_divs[best];
1805 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1806 bclk_divs[best], bclk_rate);
1807 bclk |= best;
1808
1809 lrclk = bclk_rate / params_rate(params);
1810 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1811 lrclk, bclk_rate / lrclk);
1812
1813 snd_soc_update_bits(codec, aifdata_reg,
1814 WM8915_AIF1TX_WL_MASK |
1815 WM8915_AIF1TX_SLOT_LEN_MASK,
1816 aifdata);
1817 snd_soc_update_bits(codec, bclk_reg, WM8915_AIF1_BCLK_DIV_MASK, bclk);
1818 snd_soc_update_bits(codec, lrclk_reg, WM8915_AIF1RX_RATE_MASK,
1819 lrclk);
1820 snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_2,
1821 WM8915_DSP1_DIV_SHIFT << dsp_shift, dsp);
1822
1823 wm8915->rx_rate[dai->id] = params_rate(params);
1824
1825 return 0;
1826}
1827
1828static int wm8915_set_sysclk(struct snd_soc_dai *dai,
1829 int clk_id, unsigned int freq, int dir)
1830{
1831 struct snd_soc_codec *codec = dai->codec;
1832 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
1833 int lfclk = 0;
Mark Brownc5f336c2011-04-21 14:16:14 +01001834 int ratediv = 0;
Mark Brownc93993a2011-02-08 14:09:41 +00001835 int src;
1836 int old;
1837
Mark Brownea7b4372011-06-03 17:09:49 +01001838 if (freq == wm8915->sysclk && clk_id == wm8915->sysclk_src)
1839 return 0;
1840
Mark Brownc93993a2011-02-08 14:09:41 +00001841 /* Disable SYSCLK while we reconfigure */
Mark Brown1622ee12011-06-03 17:13:57 +01001842 old = snd_soc_read(codec, WM8915_AIF_CLOCKING_1) & WM8915_SYSCLK_ENA;
Mark Brownc93993a2011-02-08 14:09:41 +00001843 snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
1844 WM8915_SYSCLK_ENA, 0);
1845
1846 switch (clk_id) {
1847 case WM8915_SYSCLK_MCLK1:
1848 wm8915->sysclk = freq;
1849 src = 0;
1850 break;
1851 case WM8915_SYSCLK_MCLK2:
1852 wm8915->sysclk = freq;
1853 src = 1;
1854 break;
1855 case WM8915_SYSCLK_FLL:
1856 wm8915->sysclk = freq;
1857 src = 2;
1858 break;
1859 default:
1860 dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
1861 return -EINVAL;
1862 }
1863
1864 switch (wm8915->sysclk) {
1865 case 6144000:
1866 snd_soc_update_bits(codec, WM8915_AIF_RATE,
1867 WM8915_SYSCLK_RATE, 0);
1868 break;
Mark Brownc5f336c2011-04-21 14:16:14 +01001869 case 24576000:
1870 ratediv = WM8915_SYSCLK_DIV;
Mark Brownc93993a2011-02-08 14:09:41 +00001871 case 12288000:
1872 snd_soc_update_bits(codec, WM8915_AIF_RATE,
1873 WM8915_SYSCLK_RATE, WM8915_SYSCLK_RATE);
1874 break;
1875 case 32000:
1876 case 32768:
1877 lfclk = WM8915_LFCLK_ENA;
1878 break;
1879 default:
1880 dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
1881 wm8915->sysclk);
1882 return -EINVAL;
1883 }
1884
1885 snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
Mark Brownc5f336c2011-04-21 14:16:14 +01001886 WM8915_SYSCLK_SRC_MASK | WM8915_SYSCLK_DIV_MASK,
1887 src << WM8915_SYSCLK_SRC_SHIFT | ratediv);
Mark Brownc93993a2011-02-08 14:09:41 +00001888 snd_soc_update_bits(codec, WM8915_CLOCKING_1, WM8915_LFCLK_ENA, lfclk);
1889 snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
1890 WM8915_SYSCLK_ENA, old);
1891
Mark Brownea7b4372011-06-03 17:09:49 +01001892 wm8915->sysclk_src = clk_id;
1893
Mark Brownc93993a2011-02-08 14:09:41 +00001894 return 0;
1895}
1896
1897struct _fll_div {
1898 u16 fll_fratio;
1899 u16 fll_outdiv;
1900 u16 fll_refclk_div;
1901 u16 fll_loop_gain;
1902 u16 fll_ref_freq;
1903 u16 n;
1904 u16 theta;
1905 u16 lambda;
1906};
1907
1908static struct {
1909 unsigned int min;
1910 unsigned int max;
1911 u16 fll_fratio;
1912 int ratio;
1913} fll_fratios[] = {
1914 { 0, 64000, 4, 16 },
1915 { 64000, 128000, 3, 8 },
1916 { 128000, 256000, 2, 4 },
1917 { 256000, 1000000, 1, 2 },
1918 { 1000000, 13500000, 0, 1 },
1919};
1920
1921static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1922 unsigned int Fout)
1923{
1924 unsigned int target;
1925 unsigned int div;
1926 unsigned int fratio, gcd_fll;
1927 int i;
1928
1929 /* Fref must be <=13.5MHz */
1930 div = 1;
1931 fll_div->fll_refclk_div = 0;
1932 while ((Fref / div) > 13500000) {
1933 div *= 2;
1934 fll_div->fll_refclk_div++;
1935
1936 if (div > 8) {
1937 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1938 Fref);
1939 return -EINVAL;
1940 }
1941 }
1942
1943 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1944
1945 /* Apply the division for our remaining calculations */
1946 Fref /= div;
1947
1948 if (Fref >= 3000000)
1949 fll_div->fll_loop_gain = 5;
1950 else
1951 fll_div->fll_loop_gain = 0;
1952
1953 if (Fref >= 48000)
1954 fll_div->fll_ref_freq = 0;
1955 else
1956 fll_div->fll_ref_freq = 1;
1957
1958 /* Fvco should be 90-100MHz; don't check the upper bound */
1959 div = 2;
1960 while (Fout * div < 90000000) {
1961 div++;
1962 if (div > 64) {
1963 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1964 Fout);
1965 return -EINVAL;
1966 }
1967 }
1968 target = Fout * div;
1969 fll_div->fll_outdiv = div - 1;
1970
1971 pr_debug("FLL Fvco=%dHz\n", target);
1972
1973 /* Find an appropraite FLL_FRATIO and factor it out of the target */
1974 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
1975 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
1976 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
1977 fratio = fll_fratios[i].ratio;
1978 break;
1979 }
1980 }
1981 if (i == ARRAY_SIZE(fll_fratios)) {
1982 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
1983 return -EINVAL;
1984 }
1985
1986 fll_div->n = target / (fratio * Fref);
1987
1988 if (target % Fref == 0) {
1989 fll_div->theta = 0;
1990 fll_div->lambda = 0;
1991 } else {
1992 gcd_fll = gcd(target, fratio * Fref);
1993
1994 fll_div->theta = (target - (fll_div->n * fratio * Fref))
1995 / gcd_fll;
1996 fll_div->lambda = (fratio * Fref) / gcd_fll;
1997 }
1998
1999 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
2000 fll_div->n, fll_div->theta, fll_div->lambda);
2001 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
2002 fll_div->fll_fratio, fll_div->fll_outdiv,
2003 fll_div->fll_refclk_div);
2004
2005 return 0;
2006}
2007
Mark Brown01b07e22011-04-11 23:39:10 -07002008static int wm8915_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
Mark Brownc93993a2011-02-08 14:09:41 +00002009 unsigned int Fref, unsigned int Fout)
2010{
Mark Brownc93993a2011-02-08 14:09:41 +00002011 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
Mark Brown51b3b5c2011-06-03 17:49:46 +01002012 struct i2c_client *i2c = to_i2c_client(codec->dev);
Mark Brownc93993a2011-02-08 14:09:41 +00002013 struct _fll_div fll_div;
2014 unsigned long timeout;
2015 int ret, reg;
2016
2017 /* Any change? */
2018 if (source == wm8915->fll_src && Fref == wm8915->fll_fref &&
2019 Fout == wm8915->fll_fout)
2020 return 0;
2021
2022 if (Fout == 0) {
2023 dev_dbg(codec->dev, "FLL disabled\n");
2024
2025 wm8915->fll_fref = 0;
2026 wm8915->fll_fout = 0;
2027
2028 snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
2029 WM8915_FLL_ENA, 0);
2030
2031 return 0;
2032 }
2033
2034 ret = fll_factors(&fll_div, Fref, Fout);
2035 if (ret != 0)
2036 return ret;
2037
2038 switch (source) {
2039 case WM8915_FLL_MCLK1:
2040 reg = 0;
2041 break;
2042 case WM8915_FLL_MCLK2:
2043 reg = 1;
Mark Brown6ac34062011-06-03 18:20:50 +01002044 break;
Mark Brownc93993a2011-02-08 14:09:41 +00002045 case WM8915_FLL_DACLRCLK1:
2046 reg = 2;
2047 break;
2048 case WM8915_FLL_BCLK1:
2049 reg = 3;
2050 break;
2051 default:
2052 dev_err(codec->dev, "Unknown FLL source %d\n", ret);
2053 return -EINVAL;
2054 }
2055
2056 reg |= fll_div.fll_refclk_div << WM8915_FLL_REFCLK_DIV_SHIFT;
2057 reg |= fll_div.fll_ref_freq << WM8915_FLL_REF_FREQ_SHIFT;
2058
2059 snd_soc_update_bits(codec, WM8915_FLL_CONTROL_5,
2060 WM8915_FLL_REFCLK_DIV_MASK | WM8915_FLL_REF_FREQ |
2061 WM8915_FLL_REFCLK_SRC_MASK, reg);
2062
2063 reg = 0;
2064 if (fll_div.theta || fll_div.lambda)
2065 reg |= WM8915_FLL_EFS_ENA | (3 << WM8915_FLL_LFSR_SEL_SHIFT);
2066 else
2067 reg |= 1 << WM8915_FLL_LFSR_SEL_SHIFT;
2068 snd_soc_write(codec, WM8915_FLL_EFS_2, reg);
2069
2070 snd_soc_update_bits(codec, WM8915_FLL_CONTROL_2,
2071 WM8915_FLL_OUTDIV_MASK |
2072 WM8915_FLL_FRATIO_MASK,
2073 (fll_div.fll_outdiv << WM8915_FLL_OUTDIV_SHIFT) |
2074 (fll_div.fll_fratio));
2075
2076 snd_soc_write(codec, WM8915_FLL_CONTROL_3, fll_div.theta);
2077
2078 snd_soc_update_bits(codec, WM8915_FLL_CONTROL_4,
2079 WM8915_FLL_N_MASK | WM8915_FLL_LOOP_GAIN_MASK,
2080 (fll_div.n << WM8915_FLL_N_SHIFT) |
2081 fll_div.fll_loop_gain);
2082
2083 snd_soc_write(codec, WM8915_FLL_EFS_1, fll_div.lambda);
2084
2085 snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
2086 WM8915_FLL_ENA, WM8915_FLL_ENA);
2087
2088 /* The FLL supports live reconfiguration - kick that in case we were
2089 * already enabled.
2090 */
2091 snd_soc_write(codec, WM8915_FLL_CONTROL_6, WM8915_FLL_SWITCH_CLK);
2092
2093 /* Wait for the FLL to lock, using the interrupt if possible */
2094 if (Fref > 1000000)
2095 timeout = usecs_to_jiffies(300);
2096 else
2097 timeout = msecs_to_jiffies(2);
2098
Mark Brown51b3b5c2011-06-03 17:49:46 +01002099 /* Allow substantially longer if we've actually got the IRQ */
2100 if (i2c->irq)
2101 timeout *= 1000;
2102
2103 ret = wait_for_completion_timeout(&wm8915->fll_lock, timeout);
2104
2105 if (ret == 0 && i2c->irq) {
2106 dev_err(codec->dev, "Timed out waiting for FLL\n");
2107 ret = -ETIMEDOUT;
2108 } else {
2109 ret = 0;
2110 }
Mark Brownc93993a2011-02-08 14:09:41 +00002111
2112 dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
2113
2114 wm8915->fll_fref = Fref;
2115 wm8915->fll_fout = Fout;
2116 wm8915->fll_src = source;
2117
Mark Brown51b3b5c2011-06-03 17:49:46 +01002118 return ret;
Mark Brownc93993a2011-02-08 14:09:41 +00002119}
2120
2121#ifdef CONFIG_GPIOLIB
2122static inline struct wm8915_priv *gpio_to_wm8915(struct gpio_chip *chip)
2123{
2124 return container_of(chip, struct wm8915_priv, gpio_chip);
2125}
2126
2127static void wm8915_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2128{
2129 struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
2130 struct snd_soc_codec *codec = wm8915->codec;
2131
2132 snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
2133 WM8915_GP1_LVL, !!value << WM8915_GP1_LVL_SHIFT);
2134}
2135
2136static int wm8915_gpio_direction_out(struct gpio_chip *chip,
2137 unsigned offset, int value)
2138{
2139 struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
2140 struct snd_soc_codec *codec = wm8915->codec;
2141 int val;
2142
2143 val = (1 << WM8915_GP1_FN_SHIFT) | (!!value << WM8915_GP1_LVL_SHIFT);
2144
2145 return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
2146 WM8915_GP1_FN_MASK | WM8915_GP1_DIR |
2147 WM8915_GP1_LVL, val);
2148}
2149
2150static int wm8915_gpio_get(struct gpio_chip *chip, unsigned offset)
2151{
2152 struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
2153 struct snd_soc_codec *codec = wm8915->codec;
2154 int ret;
2155
2156 ret = snd_soc_read(codec, WM8915_GPIO_1 + offset);
2157 if (ret < 0)
2158 return ret;
2159
2160 return (ret & WM8915_GP1_LVL) != 0;
2161}
2162
2163static int wm8915_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2164{
2165 struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
2166 struct snd_soc_codec *codec = wm8915->codec;
2167
2168 return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
2169 WM8915_GP1_FN_MASK | WM8915_GP1_DIR,
2170 (1 << WM8915_GP1_FN_SHIFT) |
2171 (1 << WM8915_GP1_DIR_SHIFT));
2172}
2173
2174static struct gpio_chip wm8915_template_chip = {
2175 .label = "wm8915",
2176 .owner = THIS_MODULE,
2177 .direction_output = wm8915_gpio_direction_out,
2178 .set = wm8915_gpio_set,
2179 .direction_input = wm8915_gpio_direction_in,
2180 .get = wm8915_gpio_get,
2181 .can_sleep = 1,
2182};
2183
2184static void wm8915_init_gpio(struct snd_soc_codec *codec)
2185{
2186 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
2187 int ret;
2188
2189 wm8915->gpio_chip = wm8915_template_chip;
2190 wm8915->gpio_chip.ngpio = 5;
2191 wm8915->gpio_chip.dev = codec->dev;
2192
2193 if (wm8915->pdata.gpio_base)
2194 wm8915->gpio_chip.base = wm8915->pdata.gpio_base;
2195 else
2196 wm8915->gpio_chip.base = -1;
2197
2198 ret = gpiochip_add(&wm8915->gpio_chip);
2199 if (ret != 0)
2200 dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
2201}
2202
2203static void wm8915_free_gpio(struct snd_soc_codec *codec)
2204{
2205 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
2206 int ret;
2207
2208 ret = gpiochip_remove(&wm8915->gpio_chip);
2209 if (ret != 0)
2210 dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
2211}
2212#else
2213static void wm8915_init_gpio(struct snd_soc_codec *codec)
2214{
2215}
2216
2217static void wm8915_free_gpio(struct snd_soc_codec *codec)
2218{
2219}
2220#endif
2221
2222/**
2223 * wm8915_detect - Enable default WM8915 jack detection
2224 *
2225 * The WM8915 has advanced accessory detection support for headsets.
2226 * This function provides a default implementation which integrates
2227 * the majority of this functionality with minimal user configuration.
2228 *
2229 * This will detect headset, headphone and short circuit button and
2230 * will also detect inverted microphone ground connections and update
2231 * the polarity of the connections.
2232 */
2233int wm8915_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2234 wm8915_polarity_fn polarity_cb)
2235{
2236 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
2237
2238 wm8915->jack = jack;
2239 wm8915->detecting = true;
2240 wm8915->polarity_cb = polarity_cb;
2241
2242 if (wm8915->polarity_cb)
2243 wm8915->polarity_cb(codec, 0);
2244
2245 /* Clear discarge to avoid noise during detection */
2246 snd_soc_update_bits(codec, WM8915_MICBIAS_1,
2247 WM8915_MICB1_DISCH, 0);
2248 snd_soc_update_bits(codec, WM8915_MICBIAS_2,
2249 WM8915_MICB2_DISCH, 0);
2250
2251 /* LDO2 powers the microphones, SYSCLK clocks detection */
2252 snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
2253 snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2254
2255 /* We start off just enabling microphone detection - even a
2256 * plain headphone will trigger detection.
2257 */
2258 snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
2259 WM8915_MICD_ENA, WM8915_MICD_ENA);
2260
2261 /* Slowest detection rate, gives debounce for initial detection */
2262 snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
2263 WM8915_MICD_RATE_MASK,
2264 WM8915_MICD_RATE_MASK);
2265
2266 /* Enable interrupts and we're off */
2267 snd_soc_update_bits(codec, WM8915_INTERRUPT_STATUS_2_MASK,
2268 WM8915_IM_MICD_EINT, 0);
2269
2270 return 0;
2271}
2272EXPORT_SYMBOL_GPL(wm8915_detect);
2273
2274static void wm8915_micd(struct snd_soc_codec *codec)
2275{
2276 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
2277 int val, reg;
2278
2279 val = snd_soc_read(codec, WM8915_MIC_DETECT_3);
2280
2281 dev_dbg(codec->dev, "Microphone event: %x\n", val);
2282
2283 if (!(val & WM8915_MICD_VALID)) {
2284 dev_warn(codec->dev, "Microphone detection state invalid\n");
2285 return;
2286 }
2287
2288 /* No accessory, reset everything and report removal */
2289 if (!(val & WM8915_MICD_STS)) {
2290 dev_dbg(codec->dev, "Jack removal detected\n");
2291 wm8915->jack_mic = false;
2292 wm8915->detecting = true;
2293 snd_soc_jack_report(wm8915->jack, 0,
2294 SND_JACK_HEADSET | SND_JACK_BTN_0);
2295 snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
2296 WM8915_MICD_RATE_MASK,
2297 WM8915_MICD_RATE_MASK);
2298 return;
2299 }
2300
2301 /* If the measurement is very high we've got a microphone but
2302 * do a little debounce to account for mechanical issues.
2303 */
2304 if (val & 0x400) {
2305 dev_dbg(codec->dev, "Microphone detected\n");
2306 snd_soc_jack_report(wm8915->jack, SND_JACK_HEADSET,
2307 SND_JACK_HEADSET | SND_JACK_BTN_0);
2308 wm8915->jack_mic = true;
2309 wm8915->detecting = false;
Mark Browne6a9be02011-06-01 20:16:40 +01002310
2311 /* Increase poll rate to give better responsiveness
2312 * for buttons */
2313 snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
2314 WM8915_MICD_RATE_MASK,
2315 5 << WM8915_MICD_RATE_SHIFT);
Mark Brownc93993a2011-02-08 14:09:41 +00002316 }
2317
2318 /* If we detected a lower impedence during initial startup
2319 * then we probably have the wrong polarity, flip it. Don't
2320 * do this for the lowest impedences to speed up detection of
2321 * plain headphones.
2322 */
2323 if (wm8915->detecting && (val & 0x3f0)) {
2324 reg = snd_soc_read(codec, WM8915_ACCESSORY_DETECT_MODE_2);
2325 reg ^= WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
2326 WM8915_MICD_BIAS_SRC;
2327 snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
2328 WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
2329 WM8915_MICD_BIAS_SRC, reg);
2330
2331 if (wm8915->polarity_cb)
2332 wm8915->polarity_cb(codec,
2333 (reg & WM8915_MICD_SRC) != 0);
2334
2335 dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2336 (reg & WM8915_MICD_SRC) != 0);
2337
2338 return;
2339 }
2340
2341 /* Don't distinguish between buttons, just report any low
2342 * impedence as BTN_0.
2343 */
2344 if (val & 0x3fc) {
2345 if (wm8915->jack_mic) {
2346 dev_dbg(codec->dev, "Mic button detected\n");
2347 snd_soc_jack_report(wm8915->jack,
2348 SND_JACK_HEADSET | SND_JACK_BTN_0,
2349 SND_JACK_HEADSET | SND_JACK_BTN_0);
2350 } else {
2351 dev_dbg(codec->dev, "Headphone detected\n");
2352 snd_soc_jack_report(wm8915->jack,
2353 SND_JACK_HEADPHONE,
2354 SND_JACK_HEADSET |
2355 SND_JACK_BTN_0);
Mark Browne6a9be02011-06-01 20:16:40 +01002356
2357 /* Increase the detection rate a bit for
2358 * responsiveness.
2359 */
2360 snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
2361 WM8915_MICD_RATE_MASK,
2362 7 << WM8915_MICD_RATE_SHIFT);
2363
Mark Brownc93993a2011-02-08 14:09:41 +00002364 wm8915->detecting = false;
2365 }
2366 }
Mark Brownc93993a2011-02-08 14:09:41 +00002367}
2368
2369static irqreturn_t wm8915_irq(int irq, void *data)
2370{
2371 struct snd_soc_codec *codec = data;
2372 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
2373 int irq_val;
2374
2375 irq_val = snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2);
2376 if (irq_val < 0) {
2377 dev_err(codec->dev, "Failed to read IRQ status: %d\n",
2378 irq_val);
2379 return IRQ_NONE;
2380 }
2381 irq_val &= ~snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2_MASK);
2382
2383 if (irq_val & (WM8915_DCS_DONE_01_EINT | WM8915_DCS_DONE_23_EINT)) {
2384 dev_dbg(codec->dev, "DC servo IRQ\n");
2385 complete(&wm8915->dcs_done);
2386 }
2387
2388 if (irq_val & WM8915_FIFOS_ERR_EINT)
2389 dev_err(codec->dev, "Digital core FIFO error\n");
2390
2391 if (irq_val & WM8915_FLL_LOCK_EINT) {
2392 dev_dbg(codec->dev, "FLL locked\n");
2393 complete(&wm8915->fll_lock);
2394 }
2395
2396 if (irq_val & WM8915_MICD_EINT)
2397 wm8915_micd(codec);
2398
2399 if (irq_val) {
2400 snd_soc_write(codec, WM8915_INTERRUPT_STATUS_2, irq_val);
2401
2402 return IRQ_HANDLED;
2403 } else {
2404 return IRQ_NONE;
2405 }
2406}
2407
Mark Browna1e9adc2011-06-01 14:45:58 +01002408static irqreturn_t wm8915_edge_irq(int irq, void *data)
2409{
2410 irqreturn_t ret = IRQ_NONE;
2411 irqreturn_t val;
2412
2413 do {
2414 val = wm8915_irq(irq, data);
2415 if (val != IRQ_NONE)
2416 ret = val;
2417 } while (val != IRQ_NONE);
2418
2419 return ret;
2420}
2421
Mark Brownc93993a2011-02-08 14:09:41 +00002422static void wm8915_retune_mobile_pdata(struct snd_soc_codec *codec)
2423{
2424 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
2425 struct wm8915_pdata *pdata = &wm8915->pdata;
2426
2427 struct snd_kcontrol_new controls[] = {
2428 SOC_ENUM_EXT("DSP1 EQ Mode",
2429 wm8915->retune_mobile_enum,
2430 wm8915_get_retune_mobile_enum,
2431 wm8915_put_retune_mobile_enum),
2432 SOC_ENUM_EXT("DSP2 EQ Mode",
2433 wm8915->retune_mobile_enum,
2434 wm8915_get_retune_mobile_enum,
2435 wm8915_put_retune_mobile_enum),
2436 };
2437 int ret, i, j;
2438 const char **t;
2439
2440 /* We need an array of texts for the enum API but the number
2441 * of texts is likely to be less than the number of
2442 * configurations due to the sample rate dependency of the
2443 * configurations. */
2444 wm8915->num_retune_mobile_texts = 0;
2445 wm8915->retune_mobile_texts = NULL;
2446 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2447 for (j = 0; j < wm8915->num_retune_mobile_texts; j++) {
2448 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2449 wm8915->retune_mobile_texts[j]) == 0)
2450 break;
2451 }
2452
2453 if (j != wm8915->num_retune_mobile_texts)
2454 continue;
2455
2456 /* Expand the array... */
2457 t = krealloc(wm8915->retune_mobile_texts,
2458 sizeof(char *) *
2459 (wm8915->num_retune_mobile_texts + 1),
2460 GFP_KERNEL);
2461 if (t == NULL)
2462 continue;
2463
2464 /* ...store the new entry... */
2465 t[wm8915->num_retune_mobile_texts] =
2466 pdata->retune_mobile_cfgs[i].name;
2467
2468 /* ...and remember the new version. */
2469 wm8915->num_retune_mobile_texts++;
2470 wm8915->retune_mobile_texts = t;
2471 }
2472
2473 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2474 wm8915->num_retune_mobile_texts);
2475
2476 wm8915->retune_mobile_enum.max = wm8915->num_retune_mobile_texts;
2477 wm8915->retune_mobile_enum.texts = wm8915->retune_mobile_texts;
2478
2479 ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
2480 if (ret != 0)
2481 dev_err(codec->dev,
2482 "Failed to add ReTune Mobile controls: %d\n", ret);
2483}
2484
2485static int wm8915_probe(struct snd_soc_codec *codec)
2486{
2487 int ret;
2488 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
2489 struct i2c_client *i2c = to_i2c_client(codec->dev);
2490 struct snd_soc_dapm_context *dapm = &codec->dapm;
2491 int i, irq_flags;
2492
2493 wm8915->codec = codec;
2494
2495 init_completion(&wm8915->dcs_done);
2496 init_completion(&wm8915->fll_lock);
2497
2498 dapm->idle_bias_off = true;
2499 dapm->bias_level = SND_SOC_BIAS_OFF;
2500
2501 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
2502 if (ret != 0) {
2503 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
2504 goto err;
2505 }
2506
2507 for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
2508 wm8915->supplies[i].supply = wm8915_supply_names[i];
2509
2510 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8915->supplies),
2511 wm8915->supplies);
2512 if (ret != 0) {
2513 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
2514 goto err;
2515 }
2516
2517 wm8915->disable_nb[0].notifier_call = wm8915_regulator_event_0;
2518 wm8915->disable_nb[1].notifier_call = wm8915_regulator_event_1;
2519 wm8915->disable_nb[2].notifier_call = wm8915_regulator_event_2;
2520 wm8915->disable_nb[3].notifier_call = wm8915_regulator_event_3;
Mark Brownc93993a2011-02-08 14:09:41 +00002521
2522 /* This should really be moved into the regulator core */
2523 for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++) {
2524 ret = regulator_register_notifier(wm8915->supplies[i].consumer,
2525 &wm8915->disable_nb[i]);
2526 if (ret != 0) {
2527 dev_err(codec->dev,
2528 "Failed to register regulator notifier: %d\n",
2529 ret);
2530 }
2531 }
2532
2533 ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
2534 wm8915->supplies);
2535 if (ret != 0) {
2536 dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
2537 goto err_get;
2538 }
2539
2540 if (wm8915->pdata.ldo_ena >= 0) {
2541 gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 1);
2542 msleep(5);
2543 }
2544
2545 ret = snd_soc_read(codec, WM8915_SOFTWARE_RESET);
2546 if (ret < 0) {
2547 dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
2548 goto err_enable;
2549 }
2550 if (ret != 0x8915) {
2551 dev_err(codec->dev, "Device is not a WM8915, ID %x\n", ret);
2552 ret = -EINVAL;
2553 goto err_enable;
2554 }
2555
2556 ret = snd_soc_read(codec, WM8915_CHIP_REVISION);
2557 if (ret < 0) {
2558 dev_err(codec->dev, "Failed to read device revision: %d\n",
2559 ret);
2560 goto err_enable;
2561 }
2562
2563 dev_info(codec->dev, "revision %c\n",
2564 (ret & WM8915_CHIP_REV_MASK) + 'A');
2565
2566 if (wm8915->pdata.ldo_ena >= 0) {
2567 gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
2568 } else {
2569 ret = wm8915_reset(codec);
2570 if (ret < 0) {
2571 dev_err(codec->dev, "Failed to issue reset\n");
2572 goto err_enable;
2573 }
2574 }
2575
2576 codec->cache_only = true;
2577
2578 /* Apply platform data settings */
2579 snd_soc_update_bits(codec, WM8915_LINE_INPUT_CONTROL,
2580 WM8915_INL_MODE_MASK | WM8915_INR_MODE_MASK,
2581 wm8915->pdata.inl_mode << WM8915_INL_MODE_SHIFT |
2582 wm8915->pdata.inr_mode);
2583
2584 for (i = 0; i < ARRAY_SIZE(wm8915->pdata.gpio_default); i++) {
2585 if (!wm8915->pdata.gpio_default[i])
2586 continue;
2587
2588 snd_soc_write(codec, WM8915_GPIO_1 + i,
2589 wm8915->pdata.gpio_default[i] & 0xffff);
2590 }
2591
2592 if (wm8915->pdata.spkmute_seq)
2593 snd_soc_update_bits(codec, WM8915_PDM_SPEAKER_MUTE_SEQUENCE,
2594 WM8915_SPK_MUTE_ENDIAN |
2595 WM8915_SPK_MUTE_SEQ1_MASK,
2596 wm8915->pdata.spkmute_seq);
2597
2598 snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
2599 WM8915_MICD_BIAS_SRC | WM8915_HPOUT1FB_SRC |
2600 WM8915_MICD_SRC, wm8915->pdata.micdet_def);
2601
2602 /* Latch volume update bits */
2603 snd_soc_update_bits(codec, WM8915_LEFT_LINE_INPUT_VOLUME,
2604 WM8915_IN1_VU, WM8915_IN1_VU);
2605 snd_soc_update_bits(codec, WM8915_RIGHT_LINE_INPUT_VOLUME,
2606 WM8915_IN1_VU, WM8915_IN1_VU);
2607
2608 snd_soc_update_bits(codec, WM8915_DAC1_LEFT_VOLUME,
2609 WM8915_DAC1_VU, WM8915_DAC1_VU);
2610 snd_soc_update_bits(codec, WM8915_DAC1_RIGHT_VOLUME,
2611 WM8915_DAC1_VU, WM8915_DAC1_VU);
2612 snd_soc_update_bits(codec, WM8915_DAC2_LEFT_VOLUME,
2613 WM8915_DAC2_VU, WM8915_DAC2_VU);
2614 snd_soc_update_bits(codec, WM8915_DAC2_RIGHT_VOLUME,
2615 WM8915_DAC2_VU, WM8915_DAC2_VU);
2616
2617 snd_soc_update_bits(codec, WM8915_OUTPUT1_LEFT_VOLUME,
2618 WM8915_DAC1_VU, WM8915_DAC1_VU);
2619 snd_soc_update_bits(codec, WM8915_OUTPUT1_RIGHT_VOLUME,
2620 WM8915_DAC1_VU, WM8915_DAC1_VU);
2621 snd_soc_update_bits(codec, WM8915_OUTPUT2_LEFT_VOLUME,
2622 WM8915_DAC2_VU, WM8915_DAC2_VU);
2623 snd_soc_update_bits(codec, WM8915_OUTPUT2_RIGHT_VOLUME,
2624 WM8915_DAC2_VU, WM8915_DAC2_VU);
2625
2626 snd_soc_update_bits(codec, WM8915_DSP1_TX_LEFT_VOLUME,
2627 WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
2628 snd_soc_update_bits(codec, WM8915_DSP1_TX_RIGHT_VOLUME,
2629 WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
2630 snd_soc_update_bits(codec, WM8915_DSP2_TX_LEFT_VOLUME,
2631 WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
2632 snd_soc_update_bits(codec, WM8915_DSP2_TX_RIGHT_VOLUME,
2633 WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
2634
2635 snd_soc_update_bits(codec, WM8915_DSP1_RX_LEFT_VOLUME,
2636 WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
2637 snd_soc_update_bits(codec, WM8915_DSP1_RX_RIGHT_VOLUME,
2638 WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
2639 snd_soc_update_bits(codec, WM8915_DSP2_RX_LEFT_VOLUME,
2640 WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
2641 snd_soc_update_bits(codec, WM8915_DSP2_RX_RIGHT_VOLUME,
2642 WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
2643
2644 /* No support currently for the underclocked TDM modes and
2645 * pick a default TDM layout with each channel pair working with
2646 * slots 0 and 1. */
2647 snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_0_CONFIGURATION,
2648 WM8915_AIF1RX_CHAN0_SLOTS_MASK |
2649 WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
2650 1 << WM8915_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
2651 snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_1_CONFIGURATION,
2652 WM8915_AIF1RX_CHAN1_SLOTS_MASK |
2653 WM8915_AIF1RX_CHAN1_START_SLOT_MASK,
2654 1 << WM8915_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
2655 snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_2_CONFIGURATION,
2656 WM8915_AIF1RX_CHAN2_SLOTS_MASK |
2657 WM8915_AIF1RX_CHAN2_START_SLOT_MASK,
2658 1 << WM8915_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
2659 snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_3_CONFIGURATION,
2660 WM8915_AIF1RX_CHAN3_SLOTS_MASK |
2661 WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
2662 1 << WM8915_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
2663 snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_4_CONFIGURATION,
2664 WM8915_AIF1RX_CHAN4_SLOTS_MASK |
2665 WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
2666 1 << WM8915_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
2667 snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_5_CONFIGURATION,
2668 WM8915_AIF1RX_CHAN5_SLOTS_MASK |
2669 WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
2670 1 << WM8915_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
2671
2672 snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_0_CONFIGURATION,
2673 WM8915_AIF2RX_CHAN0_SLOTS_MASK |
2674 WM8915_AIF2RX_CHAN0_START_SLOT_MASK,
2675 1 << WM8915_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
2676 snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_1_CONFIGURATION,
2677 WM8915_AIF2RX_CHAN1_SLOTS_MASK |
2678 WM8915_AIF2RX_CHAN1_START_SLOT_MASK,
2679 1 << WM8915_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
2680
2681 snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_0_CONFIGURATION,
2682 WM8915_AIF1TX_CHAN0_SLOTS_MASK |
2683 WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
2684 1 << WM8915_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
2685 snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
2686 WM8915_AIF1TX_CHAN1_SLOTS_MASK |
2687 WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
2688 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2689 snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_2_CONFIGURATION,
2690 WM8915_AIF1TX_CHAN2_SLOTS_MASK |
2691 WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
2692 1 << WM8915_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
2693 snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_3_CONFIGURATION,
2694 WM8915_AIF1TX_CHAN3_SLOTS_MASK |
2695 WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
2696 1 << WM8915_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
2697 snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_4_CONFIGURATION,
2698 WM8915_AIF1TX_CHAN4_SLOTS_MASK |
2699 WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
2700 1 << WM8915_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
2701 snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_5_CONFIGURATION,
2702 WM8915_AIF1TX_CHAN5_SLOTS_MASK |
2703 WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
2704 1 << WM8915_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
2705
2706 snd_soc_update_bits(codec, WM8915_AIF2TX_CHANNEL_0_CONFIGURATION,
2707 WM8915_AIF2TX_CHAN0_SLOTS_MASK |
2708 WM8915_AIF2TX_CHAN0_START_SLOT_MASK,
2709 1 << WM8915_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
2710 snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
2711 WM8915_AIF2TX_CHAN1_SLOTS_MASK |
2712 WM8915_AIF2TX_CHAN1_START_SLOT_MASK,
2713 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2714
2715 if (wm8915->pdata.num_retune_mobile_cfgs)
2716 wm8915_retune_mobile_pdata(codec);
2717 else
2718 snd_soc_add_controls(codec, wm8915_eq_controls,
2719 ARRAY_SIZE(wm8915_eq_controls));
2720
2721 /* If the TX LRCLK pins are not in LRCLK mode configure the
2722 * AIFs to source their clocks from the RX LRCLKs.
2723 */
2724 if ((snd_soc_read(codec, WM8915_GPIO_1)))
2725 snd_soc_update_bits(codec, WM8915_AIF1_TX_LRCLK_2,
2726 WM8915_AIF1TX_LRCLK_MODE,
2727 WM8915_AIF1TX_LRCLK_MODE);
2728
2729 if ((snd_soc_read(codec, WM8915_GPIO_2)))
2730 snd_soc_update_bits(codec, WM8915_AIF2_TX_LRCLK_2,
2731 WM8915_AIF2TX_LRCLK_MODE,
2732 WM8915_AIF2TX_LRCLK_MODE);
2733
2734 regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
2735
2736 wm8915_init_gpio(codec);
2737
2738 if (i2c->irq) {
2739 if (wm8915->pdata.irq_flags)
2740 irq_flags = wm8915->pdata.irq_flags;
2741 else
2742 irq_flags = IRQF_TRIGGER_LOW;
2743
2744 irq_flags |= IRQF_ONESHOT;
2745
Mark Browna1e9adc2011-06-01 14:45:58 +01002746 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
2747 ret = request_threaded_irq(i2c->irq, NULL,
2748 wm8915_edge_irq,
2749 irq_flags, "wm8915", codec);
2750 else
2751 ret = request_threaded_irq(i2c->irq, NULL, wm8915_irq,
2752 irq_flags, "wm8915", codec);
2753
Mark Brownc93993a2011-02-08 14:09:41 +00002754 if (ret == 0) {
2755 /* Unmask the interrupt */
2756 snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
2757 WM8915_IM_IRQ, 0);
2758
2759 /* Enable error reporting and DC servo status */
2760 snd_soc_update_bits(codec,
2761 WM8915_INTERRUPT_STATUS_2_MASK,
2762 WM8915_IM_DCS_DONE_23_EINT |
2763 WM8915_IM_DCS_DONE_01_EINT |
2764 WM8915_IM_FLL_LOCK_EINT |
2765 WM8915_IM_FIFOS_ERR_EINT,
2766 0);
2767 } else {
2768 dev_err(codec->dev, "Failed to request IRQ: %d\n",
2769 ret);
2770 }
2771 }
2772
2773 return 0;
2774
2775err_enable:
2776 if (wm8915->pdata.ldo_ena >= 0)
2777 gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
2778
2779 regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
2780err_get:
2781 regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
2782err:
2783 return ret;
2784}
2785
2786static int wm8915_remove(struct snd_soc_codec *codec)
2787{
2788 struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
2789 struct i2c_client *i2c = to_i2c_client(codec->dev);
2790 int i;
2791
2792 snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
2793 WM8915_IM_IRQ, WM8915_IM_IRQ);
2794
2795 if (i2c->irq)
2796 free_irq(i2c->irq, codec);
2797
2798 wm8915_free_gpio(codec);
2799
2800 for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
2801 regulator_unregister_notifier(wm8915->supplies[i].consumer,
2802 &wm8915->disable_nb[i]);
2803 regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
2804
2805 return 0;
2806}
2807
2808static struct snd_soc_codec_driver soc_codec_dev_wm8915 = {
2809 .probe = wm8915_probe,
2810 .remove = wm8915_remove,
2811 .set_bias_level = wm8915_set_bias_level,
2812 .seq_notifier = wm8915_seq_notifier,
2813 .reg_cache_size = WM8915_MAX_REGISTER + 1,
2814 .reg_word_size = sizeof(u16),
2815 .reg_cache_default = wm8915_reg,
2816 .volatile_register = wm8915_volatile_register,
2817 .readable_register = wm8915_readable_register,
2818 .compress_type = SND_SOC_RBTREE_COMPRESSION,
2819 .controls = wm8915_snd_controls,
2820 .num_controls = ARRAY_SIZE(wm8915_snd_controls),
2821 .dapm_widgets = wm8915_dapm_widgets,
2822 .num_dapm_widgets = ARRAY_SIZE(wm8915_dapm_widgets),
2823 .dapm_routes = wm8915_dapm_routes,
2824 .num_dapm_routes = ARRAY_SIZE(wm8915_dapm_routes),
Mark Brown01b07e22011-04-11 23:39:10 -07002825 .set_pll = wm8915_set_fll,
Mark Brownc93993a2011-02-08 14:09:41 +00002826};
2827
2828#define WM8915_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
2829 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
2830#define WM8915_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
2831 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
2832 SNDRV_PCM_FMTBIT_S32_LE)
2833
2834static struct snd_soc_dai_ops wm8915_dai_ops = {
2835 .set_fmt = wm8915_set_fmt,
2836 .hw_params = wm8915_hw_params,
2837 .set_sysclk = wm8915_set_sysclk,
Mark Brownc93993a2011-02-08 14:09:41 +00002838};
2839
2840static struct snd_soc_dai_driver wm8915_dai[] = {
2841 {
2842 .name = "wm8915-aif1",
2843 .playback = {
2844 .stream_name = "AIF1 Playback",
2845 .channels_min = 1,
2846 .channels_max = 6,
2847 .rates = WM8915_RATES,
2848 .formats = WM8915_FORMATS,
2849 },
2850 .capture = {
2851 .stream_name = "AIF1 Capture",
2852 .channels_min = 1,
2853 .channels_max = 6,
2854 .rates = WM8915_RATES,
2855 .formats = WM8915_FORMATS,
2856 },
2857 .ops = &wm8915_dai_ops,
2858 },
2859 {
2860 .name = "wm8915-aif2",
2861 .playback = {
2862 .stream_name = "AIF2 Playback",
2863 .channels_min = 1,
2864 .channels_max = 2,
2865 .rates = WM8915_RATES,
2866 .formats = WM8915_FORMATS,
2867 },
2868 .capture = {
2869 .stream_name = "AIF2 Capture",
2870 .channels_min = 1,
2871 .channels_max = 2,
2872 .rates = WM8915_RATES,
2873 .formats = WM8915_FORMATS,
2874 },
2875 .ops = &wm8915_dai_ops,
2876 },
2877};
2878
2879static __devinit int wm8915_i2c_probe(struct i2c_client *i2c,
2880 const struct i2c_device_id *id)
2881{
2882 struct wm8915_priv *wm8915;
2883 int ret;
2884
2885 wm8915 = kzalloc(sizeof(struct wm8915_priv), GFP_KERNEL);
2886 if (wm8915 == NULL)
2887 return -ENOMEM;
2888
2889 i2c_set_clientdata(i2c, wm8915);
2890
2891 if (dev_get_platdata(&i2c->dev))
2892 memcpy(&wm8915->pdata, dev_get_platdata(&i2c->dev),
2893 sizeof(wm8915->pdata));
2894
2895 if (wm8915->pdata.ldo_ena > 0) {
2896 ret = gpio_request_one(wm8915->pdata.ldo_ena,
2897 GPIOF_OUT_INIT_LOW, "WM8915 ENA");
2898 if (ret < 0) {
2899 dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
2900 wm8915->pdata.ldo_ena, ret);
2901 goto err;
2902 }
2903 }
2904
2905 ret = snd_soc_register_codec(&i2c->dev,
2906 &soc_codec_dev_wm8915, wm8915_dai,
2907 ARRAY_SIZE(wm8915_dai));
2908 if (ret < 0)
2909 goto err_gpio;
2910
2911 return ret;
2912
2913err_gpio:
2914 if (wm8915->pdata.ldo_ena > 0)
2915 gpio_free(wm8915->pdata.ldo_ena);
2916err:
2917 kfree(wm8915);
2918
2919 return ret;
2920}
2921
2922static __devexit int wm8915_i2c_remove(struct i2c_client *client)
2923{
2924 struct wm8915_priv *wm8915 = i2c_get_clientdata(client);
2925
2926 snd_soc_unregister_codec(&client->dev);
2927 if (wm8915->pdata.ldo_ena > 0)
2928 gpio_free(wm8915->pdata.ldo_ena);
2929 kfree(i2c_get_clientdata(client));
2930 return 0;
2931}
2932
2933static const struct i2c_device_id wm8915_i2c_id[] = {
2934 { "wm8915", 0 },
2935 { }
2936};
2937MODULE_DEVICE_TABLE(i2c, wm8915_i2c_id);
2938
2939static struct i2c_driver wm8915_i2c_driver = {
2940 .driver = {
2941 .name = "wm8915",
2942 .owner = THIS_MODULE,
2943 },
2944 .probe = wm8915_i2c_probe,
2945 .remove = __devexit_p(wm8915_i2c_remove),
2946 .id_table = wm8915_i2c_id,
2947};
2948
2949static int __init wm8915_modinit(void)
2950{
2951 int ret;
2952
2953 ret = i2c_add_driver(&wm8915_i2c_driver);
2954 if (ret != 0) {
2955 printk(KERN_ERR "Failed to register WM8915 I2C driver: %d\n",
2956 ret);
2957 }
2958
2959 return ret;
2960}
2961module_init(wm8915_modinit);
2962
2963static void __exit wm8915_exit(void)
2964{
2965 i2c_del_driver(&wm8915_i2c_driver);
2966}
2967module_exit(wm8915_exit);
2968
2969MODULE_DESCRIPTION("ASoC WM8915 driver");
2970MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
2971MODULE_LICENSE("GPL");