Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 1 | /* |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 2 | * GPIOs on MPC512x/8349/8572/8610 and compatible |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2008 Peter Korsgaard <jacmet@sunsite.dk> |
| 5 | * |
| 6 | * This file is licensed under the terms of the GNU General Public License |
| 7 | * version 2. This program is licensed "as is" without any warranty of any |
| 8 | * kind, whether express or implied. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/kernel.h> |
| 12 | #include <linux/init.h> |
| 13 | #include <linux/spinlock.h> |
| 14 | #include <linux/io.h> |
| 15 | #include <linux/of.h> |
| 16 | #include <linux/of_gpio.h> |
| 17 | #include <linux/gpio.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 18 | #include <linux/slab.h> |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 19 | #include <linux/irq.h> |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 20 | |
| 21 | #define MPC8XXX_GPIO_PINS 32 |
| 22 | |
| 23 | #define GPIO_DIR 0x00 |
| 24 | #define GPIO_ODR 0x04 |
| 25 | #define GPIO_DAT 0x08 |
| 26 | #define GPIO_IER 0x0c |
| 27 | #define GPIO_IMR 0x10 |
| 28 | #define GPIO_ICR 0x14 |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 29 | #define GPIO_ICR2 0x18 |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 30 | |
| 31 | struct mpc8xxx_gpio_chip { |
| 32 | struct of_mm_gpio_chip mm_gc; |
| 33 | spinlock_t lock; |
| 34 | |
| 35 | /* |
| 36 | * shadowed data register to be able to clear/set output pins in |
| 37 | * open drain mode safely |
| 38 | */ |
| 39 | u32 data; |
Grant Likely | bae1d8f | 2012-02-14 14:06:50 -0700 | [diff] [blame] | 40 | struct irq_domain *irq; |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 41 | void *of_dev_id_data; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 42 | }; |
| 43 | |
| 44 | static inline u32 mpc8xxx_gpio2mask(unsigned int gpio) |
| 45 | { |
| 46 | return 1u << (MPC8XXX_GPIO_PINS - 1 - gpio); |
| 47 | } |
| 48 | |
| 49 | static inline struct mpc8xxx_gpio_chip * |
| 50 | to_mpc8xxx_gpio_chip(struct of_mm_gpio_chip *mm) |
| 51 | { |
| 52 | return container_of(mm, struct mpc8xxx_gpio_chip, mm_gc); |
| 53 | } |
| 54 | |
| 55 | static void mpc8xxx_gpio_save_regs(struct of_mm_gpio_chip *mm) |
| 56 | { |
| 57 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm); |
| 58 | |
| 59 | mpc8xxx_gc->data = in_be32(mm->regs + GPIO_DAT); |
| 60 | } |
| 61 | |
Felix Radensky | c1a676d | 2009-08-12 08:57:39 +0300 | [diff] [blame] | 62 | /* Workaround GPIO 1 errata on MPC8572/MPC8536. The status of GPIOs |
| 63 | * defined as output cannot be determined by reading GPDAT register, |
| 64 | * so we use shadow data register instead. The status of input pins |
| 65 | * is determined by reading GPDAT register. |
| 66 | */ |
| 67 | static int mpc8572_gpio_get(struct gpio_chip *gc, unsigned int gpio) |
| 68 | { |
| 69 | u32 val; |
| 70 | struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc); |
| 71 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm); |
| 72 | |
| 73 | val = in_be32(mm->regs + GPIO_DAT) & ~in_be32(mm->regs + GPIO_DIR); |
| 74 | |
| 75 | return (val | mpc8xxx_gc->data) & mpc8xxx_gpio2mask(gpio); |
| 76 | } |
| 77 | |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 78 | static int mpc8xxx_gpio_get(struct gpio_chip *gc, unsigned int gpio) |
| 79 | { |
| 80 | struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc); |
| 81 | |
| 82 | return in_be32(mm->regs + GPIO_DAT) & mpc8xxx_gpio2mask(gpio); |
| 83 | } |
| 84 | |
| 85 | static void mpc8xxx_gpio_set(struct gpio_chip *gc, unsigned int gpio, int val) |
| 86 | { |
| 87 | struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc); |
| 88 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm); |
| 89 | unsigned long flags; |
| 90 | |
| 91 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 92 | |
| 93 | if (val) |
| 94 | mpc8xxx_gc->data |= mpc8xxx_gpio2mask(gpio); |
| 95 | else |
| 96 | mpc8xxx_gc->data &= ~mpc8xxx_gpio2mask(gpio); |
| 97 | |
| 98 | out_be32(mm->regs + GPIO_DAT, mpc8xxx_gc->data); |
| 99 | |
| 100 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 101 | } |
| 102 | |
| 103 | static int mpc8xxx_gpio_dir_in(struct gpio_chip *gc, unsigned int gpio) |
| 104 | { |
| 105 | struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc); |
| 106 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm); |
| 107 | unsigned long flags; |
| 108 | |
| 109 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 110 | |
| 111 | clrbits32(mm->regs + GPIO_DIR, mpc8xxx_gpio2mask(gpio)); |
| 112 | |
| 113 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 114 | |
| 115 | return 0; |
| 116 | } |
| 117 | |
| 118 | static int mpc8xxx_gpio_dir_out(struct gpio_chip *gc, unsigned int gpio, int val) |
| 119 | { |
| 120 | struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc); |
| 121 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm); |
| 122 | unsigned long flags; |
| 123 | |
| 124 | mpc8xxx_gpio_set(gc, gpio, val); |
| 125 | |
| 126 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 127 | |
| 128 | setbits32(mm->regs + GPIO_DIR, mpc8xxx_gpio2mask(gpio)); |
| 129 | |
| 130 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 131 | |
| 132 | return 0; |
| 133 | } |
| 134 | |
Wolfram Sang | 28538df | 2011-12-13 10:12:48 +0100 | [diff] [blame] | 135 | static int mpc5121_gpio_dir_out(struct gpio_chip *gc, unsigned int gpio, int val) |
| 136 | { |
| 137 | /* GPIO 28..31 are input only on MPC5121 */ |
| 138 | if (gpio >= 28) |
| 139 | return -EINVAL; |
| 140 | |
| 141 | return mpc8xxx_gpio_dir_out(gc, gpio, val); |
| 142 | } |
| 143 | |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 144 | static int mpc8xxx_gpio_to_irq(struct gpio_chip *gc, unsigned offset) |
| 145 | { |
| 146 | struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc); |
| 147 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm); |
| 148 | |
| 149 | if (mpc8xxx_gc->irq && offset < MPC8XXX_GPIO_PINS) |
| 150 | return irq_create_mapping(mpc8xxx_gc->irq, offset); |
| 151 | else |
| 152 | return -ENXIO; |
| 153 | } |
| 154 | |
| 155 | static void mpc8xxx_gpio_irq_cascade(unsigned int irq, struct irq_desc *desc) |
| 156 | { |
Thomas Gleixner | ec775d0 | 2011-03-25 16:45:20 +0100 | [diff] [blame] | 157 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_desc_get_handler_data(desc); |
Felix Radensky | cfadd83 | 2011-10-11 10:24:21 +0200 | [diff] [blame] | 158 | struct irq_chip *chip = irq_desc_get_chip(desc); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 159 | struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc; |
| 160 | unsigned int mask; |
| 161 | |
| 162 | mask = in_be32(mm->regs + GPIO_IER) & in_be32(mm->regs + GPIO_IMR); |
| 163 | if (mask) |
| 164 | generic_handle_irq(irq_linear_revmap(mpc8xxx_gc->irq, |
| 165 | 32 - ffs(mask))); |
Thomas Gleixner | d6de85e | 2012-05-03 12:22:06 +0200 | [diff] [blame] | 166 | if (chip->irq_eoi) |
| 167 | chip->irq_eoi(&desc->irq_data); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 168 | } |
| 169 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 170 | static void mpc8xxx_irq_unmask(struct irq_data *d) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 171 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 172 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 173 | struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc; |
| 174 | unsigned long flags; |
| 175 | |
| 176 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 177 | |
Grant Likely | 476eb49 | 2011-05-04 15:02:15 +1000 | [diff] [blame] | 178 | setbits32(mm->regs + GPIO_IMR, mpc8xxx_gpio2mask(irqd_to_hwirq(d))); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 179 | |
| 180 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 181 | } |
| 182 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 183 | static void mpc8xxx_irq_mask(struct irq_data *d) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 184 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 185 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 186 | struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc; |
| 187 | unsigned long flags; |
| 188 | |
| 189 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 190 | |
Grant Likely | 476eb49 | 2011-05-04 15:02:15 +1000 | [diff] [blame] | 191 | clrbits32(mm->regs + GPIO_IMR, mpc8xxx_gpio2mask(irqd_to_hwirq(d))); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 192 | |
| 193 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 194 | } |
| 195 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 196 | static void mpc8xxx_irq_ack(struct irq_data *d) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 197 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 198 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 199 | struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc; |
| 200 | |
Grant Likely | 476eb49 | 2011-05-04 15:02:15 +1000 | [diff] [blame] | 201 | out_be32(mm->regs + GPIO_IER, mpc8xxx_gpio2mask(irqd_to_hwirq(d))); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 202 | } |
| 203 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 204 | static int mpc8xxx_irq_set_type(struct irq_data *d, unsigned int flow_type) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 205 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 206 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 207 | struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc; |
| 208 | unsigned long flags; |
| 209 | |
| 210 | switch (flow_type) { |
| 211 | case IRQ_TYPE_EDGE_FALLING: |
| 212 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 213 | setbits32(mm->regs + GPIO_ICR, |
Grant Likely | 476eb49 | 2011-05-04 15:02:15 +1000 | [diff] [blame] | 214 | mpc8xxx_gpio2mask(irqd_to_hwirq(d))); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 215 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 216 | break; |
| 217 | |
| 218 | case IRQ_TYPE_EDGE_BOTH: |
| 219 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 220 | clrbits32(mm->regs + GPIO_ICR, |
Grant Likely | 476eb49 | 2011-05-04 15:02:15 +1000 | [diff] [blame] | 221 | mpc8xxx_gpio2mask(irqd_to_hwirq(d))); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 222 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 223 | break; |
| 224 | |
| 225 | default: |
| 226 | return -EINVAL; |
| 227 | } |
| 228 | |
| 229 | return 0; |
| 230 | } |
| 231 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 232 | static int mpc512x_irq_set_type(struct irq_data *d, unsigned int flow_type) |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 233 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 234 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 235 | struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc; |
Grant Likely | 476eb49 | 2011-05-04 15:02:15 +1000 | [diff] [blame] | 236 | unsigned long gpio = irqd_to_hwirq(d); |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 237 | void __iomem *reg; |
| 238 | unsigned int shift; |
| 239 | unsigned long flags; |
| 240 | |
| 241 | if (gpio < 16) { |
| 242 | reg = mm->regs + GPIO_ICR; |
| 243 | shift = (15 - gpio) * 2; |
| 244 | } else { |
| 245 | reg = mm->regs + GPIO_ICR2; |
| 246 | shift = (15 - (gpio % 16)) * 2; |
| 247 | } |
| 248 | |
| 249 | switch (flow_type) { |
| 250 | case IRQ_TYPE_EDGE_FALLING: |
| 251 | case IRQ_TYPE_LEVEL_LOW: |
| 252 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 253 | clrsetbits_be32(reg, 3 << shift, 2 << shift); |
| 254 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 255 | break; |
| 256 | |
| 257 | case IRQ_TYPE_EDGE_RISING: |
| 258 | case IRQ_TYPE_LEVEL_HIGH: |
| 259 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 260 | clrsetbits_be32(reg, 3 << shift, 1 << shift); |
| 261 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 262 | break; |
| 263 | |
| 264 | case IRQ_TYPE_EDGE_BOTH: |
| 265 | spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
| 266 | clrbits32(reg, 3 << shift); |
| 267 | spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
| 268 | break; |
| 269 | |
| 270 | default: |
| 271 | return -EINVAL; |
| 272 | } |
| 273 | |
| 274 | return 0; |
| 275 | } |
| 276 | |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 277 | static struct irq_chip mpc8xxx_irq_chip = { |
| 278 | .name = "mpc8xxx-gpio", |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 279 | .irq_unmask = mpc8xxx_irq_unmask, |
| 280 | .irq_mask = mpc8xxx_irq_mask, |
| 281 | .irq_ack = mpc8xxx_irq_ack, |
| 282 | .irq_set_type = mpc8xxx_irq_set_type, |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 283 | }; |
| 284 | |
Grant Likely | bae1d8f | 2012-02-14 14:06:50 -0700 | [diff] [blame] | 285 | static int mpc8xxx_gpio_irq_map(struct irq_domain *h, unsigned int virq, |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 286 | irq_hw_number_t hw) |
| 287 | { |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 288 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = h->host_data; |
| 289 | |
| 290 | if (mpc8xxx_gc->of_dev_id_data) |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 291 | mpc8xxx_irq_chip.irq_set_type = mpc8xxx_gc->of_dev_id_data; |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 292 | |
Thomas Gleixner | ec775d0 | 2011-03-25 16:45:20 +0100 | [diff] [blame] | 293 | irq_set_chip_data(virq, h->host_data); |
| 294 | irq_set_chip_and_handler(virq, &mpc8xxx_irq_chip, handle_level_irq); |
| 295 | irq_set_irq_type(virq, IRQ_TYPE_NONE); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 296 | |
| 297 | return 0; |
| 298 | } |
| 299 | |
Grant Likely | bae1d8f | 2012-02-14 14:06:50 -0700 | [diff] [blame] | 300 | static struct irq_domain_ops mpc8xxx_gpio_irq_ops = { |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 301 | .map = mpc8xxx_gpio_irq_map, |
Grant Likely | ff8c3ab | 2012-01-24 17:09:13 -0700 | [diff] [blame] | 302 | .xlate = irq_domain_xlate_twocell, |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 303 | }; |
| 304 | |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 305 | static struct of_device_id mpc8xxx_gpio_ids[] __initdata = { |
| 306 | { .compatible = "fsl,mpc8349-gpio", }, |
| 307 | { .compatible = "fsl,mpc8572-gpio", }, |
| 308 | { .compatible = "fsl,mpc8610-gpio", }, |
| 309 | { .compatible = "fsl,mpc5121-gpio", .data = mpc512x_irq_set_type, }, |
Kumar Gala | 15a5148 | 2011-10-22 16:20:42 -0500 | [diff] [blame] | 310 | { .compatible = "fsl,pq3-gpio", }, |
Anatolij Gustschin | d1dcfbb | 2011-01-08 16:51:16 +0100 | [diff] [blame] | 311 | { .compatible = "fsl,qoriq-gpio", }, |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 312 | {} |
| 313 | }; |
| 314 | |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 315 | static void __init mpc8xxx_add_controller(struct device_node *np) |
| 316 | { |
| 317 | struct mpc8xxx_gpio_chip *mpc8xxx_gc; |
| 318 | struct of_mm_gpio_chip *mm_gc; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 319 | struct gpio_chip *gc; |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 320 | const struct of_device_id *id; |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 321 | unsigned hwirq; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 322 | int ret; |
| 323 | |
| 324 | mpc8xxx_gc = kzalloc(sizeof(*mpc8xxx_gc), GFP_KERNEL); |
| 325 | if (!mpc8xxx_gc) { |
| 326 | ret = -ENOMEM; |
| 327 | goto err; |
| 328 | } |
| 329 | |
| 330 | spin_lock_init(&mpc8xxx_gc->lock); |
| 331 | |
| 332 | mm_gc = &mpc8xxx_gc->mm_gc; |
Anton Vorontsov | a19e3da | 2010-06-08 07:48:16 -0600 | [diff] [blame] | 333 | gc = &mm_gc->gc; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 334 | |
| 335 | mm_gc->save_regs = mpc8xxx_gpio_save_regs; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 336 | gc->ngpio = MPC8XXX_GPIO_PINS; |
| 337 | gc->direction_input = mpc8xxx_gpio_dir_in; |
Wolfram Sang | 28538df | 2011-12-13 10:12:48 +0100 | [diff] [blame] | 338 | gc->direction_output = of_device_is_compatible(np, "fsl,mpc5121-gpio") ? |
| 339 | mpc5121_gpio_dir_out : mpc8xxx_gpio_dir_out; |
| 340 | gc->get = of_device_is_compatible(np, "fsl,mpc8572-gpio") ? |
| 341 | mpc8572_gpio_get : mpc8xxx_gpio_get; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 342 | gc->set = mpc8xxx_gpio_set; |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 343 | gc->to_irq = mpc8xxx_gpio_to_irq; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 344 | |
| 345 | ret = of_mm_gpiochip_add(np, mm_gc); |
| 346 | if (ret) |
| 347 | goto err; |
| 348 | |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 349 | hwirq = irq_of_parse_and_map(np, 0); |
| 350 | if (hwirq == NO_IRQ) |
| 351 | goto skip_irq; |
| 352 | |
Grant Likely | a8db8cf | 2012-02-14 14:06:54 -0700 | [diff] [blame] | 353 | mpc8xxx_gc->irq = irq_domain_add_linear(np, MPC8XXX_GPIO_PINS, |
| 354 | &mpc8xxx_gpio_irq_ops, mpc8xxx_gc); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 355 | if (!mpc8xxx_gc->irq) |
| 356 | goto skip_irq; |
| 357 | |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 358 | id = of_match_node(mpc8xxx_gpio_ids, np); |
| 359 | if (id) |
| 360 | mpc8xxx_gc->of_dev_id_data = id->data; |
| 361 | |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 362 | /* ack and mask all irqs */ |
| 363 | out_be32(mm_gc->regs + GPIO_IER, 0xffffffff); |
| 364 | out_be32(mm_gc->regs + GPIO_IMR, 0); |
| 365 | |
Thomas Gleixner | ec775d0 | 2011-03-25 16:45:20 +0100 | [diff] [blame] | 366 | irq_set_handler_data(hwirq, mpc8xxx_gc); |
| 367 | irq_set_chained_handler(hwirq, mpc8xxx_gpio_irq_cascade); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 368 | |
| 369 | skip_irq: |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 370 | return; |
| 371 | |
| 372 | err: |
| 373 | pr_err("%s: registration failed with status %d\n", |
| 374 | np->full_name, ret); |
| 375 | kfree(mpc8xxx_gc); |
| 376 | |
| 377 | return; |
| 378 | } |
| 379 | |
| 380 | static int __init mpc8xxx_add_gpiochips(void) |
| 381 | { |
| 382 | struct device_node *np; |
| 383 | |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 384 | for_each_matching_node(np, mpc8xxx_gpio_ids) |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 385 | mpc8xxx_add_controller(np); |
| 386 | |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 387 | return 0; |
| 388 | } |
| 389 | arch_initcall(mpc8xxx_add_gpiochips); |