blob: 2b6d489dae69f750280d5ea8ce04de1c489b78bf [file] [log] [blame]
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +01001/*
2 * Copyright 2013 Armadeus Systems - <support@armadeus.com>
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12/* APF27Dev is a docking board for the APF27 SOM */
13#include "imx27-apf27.dts"
14
15/ {
16 model = "Armadeus Systems APF27Dev docking/development board";
17 compatible = "armadeus,imx27-apf27dev", "armadeus,imx27-apf27", "fsl,imx27";
18
Gwenhael Goavec-Meroue724a2f2013-10-06 16:07:54 +020019 display: display {
20 model = "Chimei-LW700AT9003";
21 native-mode = <&timing0>;
22 bits-per-pixel = <16>; /* non-standard but required */
23 fsl,pcr = <0xfae80083>; /* non-standard but required */
24 display-timings {
Gwenhael Goavec-Meroud1572f12013-11-25 08:45:44 +010025 timing0: 800x480 {
Gwenhael Goavec-Meroue724a2f2013-10-06 16:07:54 +020026 clock-frequency = <33000033>;
27 hactive = <800>;
Gwenhael Goavec-Meroud1572f12013-11-25 08:45:44 +010028 vactive = <480>;
Gwenhael Goavec-Meroue724a2f2013-10-06 16:07:54 +020029 hback-porch = <96>;
30 hfront-porch = <96>;
31 vback-porch = <20>;
32 vfront-porch = <21>;
33 hsync-len = <64>;
34 vsync-len = <4>;
35 };
36 };
37 };
38
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +010039 gpio-keys {
40 compatible = "gpio-keys";
Gwenhael Goavec-Merou932693f2013-12-03 12:10:15 +010041 pinctrl-names = "default";
42 pinctrl-0 = <&pinctrl_gpio_keys>;
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +010043
44 user-key {
45 label = "user";
Alexander Shiyan6ece55b2013-11-30 10:18:04 +040046 gpios = <&gpio6 13 GPIO_ACTIVE_HIGH>;
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +010047 linux,code = <276>; /* BTN_EXTRA */
48 };
49 };
50
51 leds {
52 compatible = "gpio-leds";
Gwenhael Goavec-Merou932693f2013-12-03 12:10:15 +010053 pinctrl-names = "default";
54 pinctrl-0 = <&pinctrl_gpio_leds>;
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +010055
56 user {
57 label = "Heartbeat";
Alexander Shiyan6ece55b2013-11-30 10:18:04 +040058 gpios = <&gpio6 14 GPIO_ACTIVE_HIGH>;
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +010059 linux,default-trigger = "heartbeat";
60 };
61 };
62};
63
64&cspi1 {
65 fsl,spi-num-chipselects = <1>;
Alexander Shiyan6ece55b2013-11-30 10:18:04 +040066 cs-gpios = <&gpio4 28 GPIO_ACTIVE_LOW>;
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +010067 pinctrl-names = "default";
Gwenhael Goavec-Merou932693f2013-12-03 12:10:15 +010068 pinctrl-0 = <&pinctrl_cspi1 &pinctrl_cspi1_cs>;
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +010069 status = "okay";
70};
71
72&cspi2 {
73 fsl,spi-num-chipselects = <3>;
Alexander Shiyan6ece55b2013-11-30 10:18:04 +040074 cs-gpios = <&gpio4 21 GPIO_ACTIVE_LOW>,
75 <&gpio4 27 GPIO_ACTIVE_LOW>,
76 <&gpio2 17 GPIO_ACTIVE_LOW>;
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +010077 pinctrl-names = "default";
Gwenhael Goavec-Merou932693f2013-12-03 12:10:15 +010078 pinctrl-0 = <&pinctrl_cspi2 &pinctrl_cspi2_cs>;
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +010079 status = "okay";
80};
81
Gwenhael Goavec-Meroue724a2f2013-10-06 16:07:54 +020082&fb {
83 display = <&display>;
84 fsl,dmacr = <0x00020010>;
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +010085 pinctrl-names = "default";
86 pinctrl-0 = <&pinctrl_imxfb1>;
Gwenhael Goavec-Meroue724a2f2013-10-06 16:07:54 +020087 status = "okay";
88};
89
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +010090&i2c1 {
91 clock-frequency = <400000>;
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +010092 pinctrl-names = "default";
93 pinctrl-0 = <&pinctrl_i2c1>;
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +010094 status = "okay";
Philippe Reynesa47b3bf2013-06-21 18:24:13 +020095
96 rtc@68 {
97 compatible = "dallas,ds1374";
98 reg = <0x68>;
99 };
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +0100100};
101
102&i2c2 {
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +0100103 pinctrl-names = "default";
104 pinctrl-0 = <&pinctrl_i2c2>;
Gwenhael Goavec-Merou00ba2452013-03-27 14:41:58 +0100105 status = "okay";
106};
Gwenhael Goavec-Meroufd6beeb2013-11-11 18:56:49 +0100107
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +0100108&iomuxc {
109 imx27-apf27dev {
110 pinctrl_cspi1: cspi1grp {
111 fsl,pins = <
112 MX27_PAD_CSPI1_MISO__CSPI1_MISO 0x0
113 MX27_PAD_CSPI1_MOSI__CSPI1_MOSI 0x0
114 MX27_PAD_CSPI1_SCLK__CSPI1_SCLK 0x0
115 >;
116 };
117
Gwenhael Goavec-Merou932693f2013-12-03 12:10:15 +0100118 pinctrl_cspi1_cs: cspi1csgrp {
119 fsl,pins = <MX27_PAD_CSPI1_SS0__GPIO4_28 0x0>;
120 };
121
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +0100122 pinctrl_cspi2: cspi2grp {
123 fsl,pins = <
124 MX27_PAD_CSPI2_MISO__CSPI2_MISO 0x0
125 MX27_PAD_CSPI2_MOSI__CSPI2_MOSI 0x0
126 MX27_PAD_CSPI2_SCLK__CSPI2_SCLK 0x0
127 >;
128 };
129
Gwenhael Goavec-Merou932693f2013-12-03 12:10:15 +0100130 pinctrl_cspi2_cs: cspi2csgrp {
131 fsl,pins = <
132 MX27_PAD_CSI_D5__GPIO2_17 0x0
133 MX27_PAD_CSPI2_SS0__GPIO4_21 0x0
134 MX27_PAD_CSPI1_SS1__GPIO4_27 0x0
135 >;
136 };
137
138 pinctrl_gpio_leds: gpioledsgrp {
139 fsl,pins = <MX27_PAD_PC_VS1__GPIO6_14 0x0>;
140 };
141
142 pinctrl_gpio_keys: gpiokeysgrp {
143 fsl,pins = <MX27_PAD_PC_VS2__GPIO6_13 0x0>;
144 };
145
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +0100146 pinctrl_imxfb1: imxfbgrp {
147 fsl,pins = <
148 MX27_PAD_CLS__CLS 0x0
149 MX27_PAD_CONTRAST__CONTRAST 0x0
150 MX27_PAD_LD0__LD0 0x0
151 MX27_PAD_LD1__LD1 0x0
152 MX27_PAD_LD2__LD2 0x0
153 MX27_PAD_LD3__LD3 0x0
154 MX27_PAD_LD4__LD4 0x0
155 MX27_PAD_LD5__LD5 0x0
156 MX27_PAD_LD6__LD6 0x0
157 MX27_PAD_LD7__LD7 0x0
158 MX27_PAD_LD8__LD8 0x0
159 MX27_PAD_LD9__LD9 0x0
160 MX27_PAD_LD10__LD10 0x0
161 MX27_PAD_LD11__LD11 0x0
162 MX27_PAD_LD12__LD12 0x0
163 MX27_PAD_LD13__LD13 0x0
164 MX27_PAD_LD14__LD14 0x0
165 MX27_PAD_LD15__LD15 0x0
166 MX27_PAD_LD16__LD16 0x0
167 MX27_PAD_LD17__LD17 0x0
168 MX27_PAD_LSCLK__LSCLK 0x0
169 MX27_PAD_OE_ACD__OE_ACD 0x0
170 MX27_PAD_PS__PS 0x0
171 MX27_PAD_REV__REV 0x0
172 MX27_PAD_SPL_SPR__SPL_SPR 0x0
173 MX27_PAD_HSYNC__HSYNC 0x0
174 MX27_PAD_VSYNC__VSYNC 0x0
175 >;
176 };
177
178 pinctrl_i2c1: i2c1grp {
179 fsl,pins = <
180 MX27_PAD_I2C_DATA__I2C_DATA 0x0
181 MX27_PAD_I2C_CLK__I2C_CLK 0x0
182 >;
183 };
184
185 pinctrl_i2c2: i2c2grp {
186 fsl,pins = <
187 MX27_PAD_I2C2_SDA__I2C2_SDA 0x0
188 MX27_PAD_I2C2_SCL__I2C2_SCL 0x0
189 >;
190 };
191
Gwenhael Goavec-Merou398f4602013-12-03 12:10:14 +0100192 pinctrl_pwm: pwmgrp {
193 fsl,pins = <
194 MX27_PAD_PWMO__PWMO 0x0
195 >;
196 };
197
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +0100198 pinctrl_sdhc2: sdhc2grp {
199 fsl,pins = <
200 MX27_PAD_SD2_CLK__SD2_CLK 0x0
201 MX27_PAD_SD2_CMD__SD2_CMD 0x0
202 MX27_PAD_SD2_D0__SD2_D0 0x0
203 MX27_PAD_SD2_D1__SD2_D1 0x0
204 MX27_PAD_SD2_D2__SD2_D2 0x0
205 MX27_PAD_SD2_D3__SD2_D3 0x0
206 >;
207 };
Gwenhael Goavec-Merou932693f2013-12-03 12:10:15 +0100208
209 pinctrl_sdhc2_cd: sdhc2cdgrp {
210 fsl,pins = <MX27_PAD_TOUT__GPIO3_14 0x0>;
211 };
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +0100212 };
213};
214
Gwenhael Goavec-Meroufd6beeb2013-11-11 18:56:49 +0100215&sdhci2 {
216 bus-width = <4>;
Alexander Shiyan6ece55b2013-11-30 10:18:04 +0400217 cd-gpios = <&gpio3 14 GPIO_ACTIVE_HIGH>;
Gwenhael Goavec-Merou392aa4b2013-11-28 08:19:32 +0100218 pinctrl-names = "default";
Gwenhael Goavec-Merou932693f2013-12-03 12:10:15 +0100219 pinctrl-0 = <&pinctrl_sdhc2 &pinctrl_sdhc2_cd>;
Gwenhael Goavec-Meroufd6beeb2013-11-11 18:56:49 +0100220 status = "okay";
221};
Gwenhael Goavec-Merou398f4602013-12-03 12:10:14 +0100222
223&pwm {
224 pinctrl-names = "default";
225 pinctrl-0 = <&pinctrl_pwm>;
226};