blob: 126899d6f0d3a5942a00d2d4ed6ce26331520665 [file] [log] [blame]
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +08001/*
2 * Copyright (C) 2017 Icenowy Zheng <icenowy@aosc.io>
3 *
4 * Based on sun4i_backend.c, which is:
5 * Copyright (C) 2015 Free Electrons
6 * Copyright (C) 2015 NextThing Co
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 */
13
14#include <drm/drmP.h>
15#include <drm/drm_atomic_helper.h>
16#include <drm/drm_crtc.h>
17#include <drm/drm_crtc_helper.h>
18#include <drm/drm_fb_cma_helper.h>
19#include <drm/drm_gem_cma_helper.h>
20#include <drm/drm_plane_helper.h>
21
22#include <linux/component.h>
23#include <linux/dma-mapping.h>
24#include <linux/reset.h>
25#include <linux/of_device.h>
26
27#include "sun4i_drv.h"
28#include "sun8i_mixer.h"
Jernej Skrabec5bb5f5d2017-12-01 07:05:41 +010029#include "sun8i_ui_layer.h"
Jernej Skrabec7480ba42017-12-01 07:05:42 +010030#include "sun8i_vi_layer.h"
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +080031#include "sunxi_engine.h"
32
Jernej Skrabecfba49552017-12-01 07:05:40 +010033static const struct de2_fmt_info de2_formats[] = {
34 {
35 .drm_fmt = DRM_FORMAT_ARGB8888,
36 .de2_fmt = SUN8I_MIXER_FBFMT_ARGB8888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010037 .rgb = true,
38 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010039 },
40 {
41 .drm_fmt = DRM_FORMAT_ABGR8888,
42 .de2_fmt = SUN8I_MIXER_FBFMT_ABGR8888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010043 .rgb = true,
44 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010045 },
46 {
47 .drm_fmt = DRM_FORMAT_RGBA8888,
48 .de2_fmt = SUN8I_MIXER_FBFMT_RGBA8888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010049 .rgb = true,
50 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010051 },
52 {
53 .drm_fmt = DRM_FORMAT_BGRA8888,
54 .de2_fmt = SUN8I_MIXER_FBFMT_BGRA8888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010055 .rgb = true,
56 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010057 },
58 {
59 .drm_fmt = DRM_FORMAT_XRGB8888,
60 .de2_fmt = SUN8I_MIXER_FBFMT_XRGB8888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010061 .rgb = true,
62 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010063 },
64 {
65 .drm_fmt = DRM_FORMAT_XBGR8888,
66 .de2_fmt = SUN8I_MIXER_FBFMT_XBGR8888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010067 .rgb = true,
68 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010069 },
70 {
71 .drm_fmt = DRM_FORMAT_RGBX8888,
72 .de2_fmt = SUN8I_MIXER_FBFMT_RGBX8888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010073 .rgb = true,
74 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010075 },
76 {
77 .drm_fmt = DRM_FORMAT_BGRX8888,
78 .de2_fmt = SUN8I_MIXER_FBFMT_BGRX8888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010079 .rgb = true,
80 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010081 },
82 {
83 .drm_fmt = DRM_FORMAT_RGB888,
84 .de2_fmt = SUN8I_MIXER_FBFMT_RGB888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010085 .rgb = true,
86 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010087 },
88 {
89 .drm_fmt = DRM_FORMAT_BGR888,
90 .de2_fmt = SUN8I_MIXER_FBFMT_BGR888,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010091 .rgb = true,
92 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010093 },
94 {
95 .drm_fmt = DRM_FORMAT_RGB565,
96 .de2_fmt = SUN8I_MIXER_FBFMT_RGB565,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +010097 .rgb = true,
98 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +010099 },
100 {
101 .drm_fmt = DRM_FORMAT_BGR565,
102 .de2_fmt = SUN8I_MIXER_FBFMT_BGR565,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +0100103 .rgb = true,
104 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +0100105 },
106 {
107 .drm_fmt = DRM_FORMAT_ARGB4444,
108 .de2_fmt = SUN8I_MIXER_FBFMT_ARGB4444,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +0100109 .rgb = true,
110 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +0100111 },
112 {
113 .drm_fmt = DRM_FORMAT_ABGR4444,
114 .de2_fmt = SUN8I_MIXER_FBFMT_ABGR4444,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +0100115 .rgb = true,
116 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +0100117 },
118 {
119 .drm_fmt = DRM_FORMAT_RGBA4444,
120 .de2_fmt = SUN8I_MIXER_FBFMT_RGBA4444,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +0100121 .rgb = true,
122 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +0100123 },
124 {
125 .drm_fmt = DRM_FORMAT_BGRA4444,
126 .de2_fmt = SUN8I_MIXER_FBFMT_BGRA4444,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +0100127 .rgb = true,
128 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +0100129 },
130 {
131 .drm_fmt = DRM_FORMAT_ARGB1555,
132 .de2_fmt = SUN8I_MIXER_FBFMT_ARGB1555,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +0100133 .rgb = true,
134 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +0100135 },
136 {
137 .drm_fmt = DRM_FORMAT_ABGR1555,
138 .de2_fmt = SUN8I_MIXER_FBFMT_ABGR1555,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +0100139 .rgb = true,
140 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +0100141 },
142 {
143 .drm_fmt = DRM_FORMAT_RGBA5551,
144 .de2_fmt = SUN8I_MIXER_FBFMT_RGBA5551,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +0100145 .rgb = true,
146 .csc = SUN8I_CSC_MODE_OFF,
Jernej Skrabecfba49552017-12-01 07:05:40 +0100147 },
148 {
149 .drm_fmt = DRM_FORMAT_BGRA5551,
150 .de2_fmt = SUN8I_MIXER_FBFMT_BGRA5551,
Jernej Skrabec60a3dcf2017-12-01 07:05:47 +0100151 .rgb = true,
152 .csc = SUN8I_CSC_MODE_OFF,
153 },
154 {
155 .drm_fmt = DRM_FORMAT_UYVY,
156 .de2_fmt = SUN8I_MIXER_FBFMT_UYVY,
157 .rgb = false,
158 .csc = SUN8I_CSC_MODE_YUV2RGB,
159 },
160 {
161 .drm_fmt = DRM_FORMAT_VYUY,
162 .de2_fmt = SUN8I_MIXER_FBFMT_VYUY,
163 .rgb = false,
164 .csc = SUN8I_CSC_MODE_YUV2RGB,
165 },
166 {
167 .drm_fmt = DRM_FORMAT_YUYV,
168 .de2_fmt = SUN8I_MIXER_FBFMT_YUYV,
169 .rgb = false,
170 .csc = SUN8I_CSC_MODE_YUV2RGB,
171 },
172 {
173 .drm_fmt = DRM_FORMAT_YVYU,
174 .de2_fmt = SUN8I_MIXER_FBFMT_YVYU,
175 .rgb = false,
176 .csc = SUN8I_CSC_MODE_YUV2RGB,
177 },
178 {
179 .drm_fmt = DRM_FORMAT_NV16,
180 .de2_fmt = SUN8I_MIXER_FBFMT_NV16,
181 .rgb = false,
182 .csc = SUN8I_CSC_MODE_YUV2RGB,
183 },
184 {
185 .drm_fmt = DRM_FORMAT_NV61,
186 .de2_fmt = SUN8I_MIXER_FBFMT_NV61,
187 .rgb = false,
188 .csc = SUN8I_CSC_MODE_YUV2RGB,
189 },
190 {
191 .drm_fmt = DRM_FORMAT_NV12,
192 .de2_fmt = SUN8I_MIXER_FBFMT_NV12,
193 .rgb = false,
194 .csc = SUN8I_CSC_MODE_YUV2RGB,
195 },
196 {
197 .drm_fmt = DRM_FORMAT_NV21,
198 .de2_fmt = SUN8I_MIXER_FBFMT_NV21,
199 .rgb = false,
200 .csc = SUN8I_CSC_MODE_YUV2RGB,
201 },
202 {
203 .drm_fmt = DRM_FORMAT_YUV444,
204 .de2_fmt = SUN8I_MIXER_FBFMT_RGB888,
205 .rgb = true,
206 .csc = SUN8I_CSC_MODE_YUV2RGB,
207 },
208 {
209 .drm_fmt = DRM_FORMAT_YUV422,
210 .de2_fmt = SUN8I_MIXER_FBFMT_YUV422,
211 .rgb = false,
212 .csc = SUN8I_CSC_MODE_YUV2RGB,
213 },
214 {
215 .drm_fmt = DRM_FORMAT_YUV420,
216 .de2_fmt = SUN8I_MIXER_FBFMT_YUV420,
217 .rgb = false,
218 .csc = SUN8I_CSC_MODE_YUV2RGB,
219 },
220 {
221 .drm_fmt = DRM_FORMAT_YUV411,
222 .de2_fmt = SUN8I_MIXER_FBFMT_YUV411,
223 .rgb = false,
224 .csc = SUN8I_CSC_MODE_YUV2RGB,
225 },
226 {
227 .drm_fmt = DRM_FORMAT_YVU444,
228 .de2_fmt = SUN8I_MIXER_FBFMT_RGB888,
229 .rgb = true,
230 .csc = SUN8I_CSC_MODE_YVU2RGB,
231 },
232 {
233 .drm_fmt = DRM_FORMAT_YVU422,
234 .de2_fmt = SUN8I_MIXER_FBFMT_YUV422,
235 .rgb = false,
236 .csc = SUN8I_CSC_MODE_YVU2RGB,
237 },
238 {
239 .drm_fmt = DRM_FORMAT_YVU420,
240 .de2_fmt = SUN8I_MIXER_FBFMT_YUV420,
241 .rgb = false,
242 .csc = SUN8I_CSC_MODE_YVU2RGB,
243 },
244 {
245 .drm_fmt = DRM_FORMAT_YVU411,
246 .de2_fmt = SUN8I_MIXER_FBFMT_YUV411,
247 .rgb = false,
248 .csc = SUN8I_CSC_MODE_YVU2RGB,
Jernej Skrabecfba49552017-12-01 07:05:40 +0100249 },
250};
251
Jernej Skrabec5bb5f5d2017-12-01 07:05:41 +0100252const struct de2_fmt_info *sun8i_mixer_format_info(u32 format)
Jernej Skrabecfba49552017-12-01 07:05:40 +0100253{
254 unsigned int i;
255
256 for (i = 0; i < ARRAY_SIZE(de2_formats); ++i)
257 if (de2_formats[i].drm_fmt == format)
258 return &de2_formats[i];
259
260 return NULL;
261}
262
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800263static void sun8i_mixer_commit(struct sunxi_engine *engine)
264{
265 DRM_DEBUG_DRIVER("Committing changes\n");
266
267 regmap_write(engine->regs, SUN8I_MIXER_GLOBAL_DBUFF,
268 SUN8I_MIXER_GLOBAL_DBUFF_ENABLE);
269}
270
Jernej Skrabec5bb5f5d2017-12-01 07:05:41 +0100271static struct drm_plane **sun8i_layers_init(struct drm_device *drm,
272 struct sunxi_engine *engine)
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800273{
Jernej Skrabec5bb5f5d2017-12-01 07:05:41 +0100274 struct drm_plane **planes;
275 struct sun8i_mixer *mixer = engine_to_sun8i_mixer(engine);
276 int i;
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800277
Jernej Skrabec7480ba42017-12-01 07:05:42 +0100278 planes = devm_kcalloc(drm->dev,
279 mixer->cfg->vi_num + mixer->cfg->ui_num + 1,
Jernej Skrabec5bb5f5d2017-12-01 07:05:41 +0100280 sizeof(*planes), GFP_KERNEL);
281 if (!planes)
282 return ERR_PTR(-ENOMEM);
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800283
Jernej Skrabec7480ba42017-12-01 07:05:42 +0100284 for (i = 0; i < mixer->cfg->vi_num; i++) {
285 struct sun8i_vi_layer *layer;
286
287 layer = sun8i_vi_layer_init_one(drm, mixer, i);
288 if (IS_ERR(layer)) {
289 dev_err(drm->dev,
290 "Couldn't initialize overlay plane\n");
291 return ERR_CAST(layer);
292 };
293
294 planes[i] = &layer->plane;
295 };
296
Jernej Skrabec5bb5f5d2017-12-01 07:05:41 +0100297 for (i = 0; i < mixer->cfg->ui_num; i++) {
298 struct sun8i_ui_layer *layer;
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800299
Jernej Skrabec5bb5f5d2017-12-01 07:05:41 +0100300 layer = sun8i_ui_layer_init_one(drm, mixer, i);
301 if (IS_ERR(layer)) {
302 dev_err(drm->dev, "Couldn't initialize %s plane\n",
303 i ? "overlay" : "primary");
304 return ERR_CAST(layer);
305 };
Jernej Skrabec26264ce2017-12-01 07:05:32 +0100306
Jernej Skrabec7480ba42017-12-01 07:05:42 +0100307 planes[mixer->cfg->vi_num + i] = &layer->plane;
Jernej Skrabec5bb5f5d2017-12-01 07:05:41 +0100308 };
Jernej Skrabec26264ce2017-12-01 07:05:32 +0100309
Jernej Skrabec5bb5f5d2017-12-01 07:05:41 +0100310 return planes;
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800311}
312
313static const struct sunxi_engine_ops sun8i_engine_ops = {
314 .commit = sun8i_mixer_commit,
315 .layers_init = sun8i_layers_init,
316};
317
318static struct regmap_config sun8i_mixer_regmap_config = {
319 .reg_bits = 32,
320 .val_bits = 32,
321 .reg_stride = 4,
322 .max_register = 0xbfffc, /* guessed */
323};
324
325static int sun8i_mixer_bind(struct device *dev, struct device *master,
326 void *data)
327{
328 struct platform_device *pdev = to_platform_device(dev);
329 struct drm_device *drm = data;
330 struct sun4i_drv *drv = drm->dev_private;
331 struct sun8i_mixer *mixer;
332 struct resource *res;
333 void __iomem *regs;
Jernej Skrabec7a744a72017-12-01 07:05:30 +0100334 int plane_cnt;
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800335 int i, ret;
336
337 /*
338 * The mixer uses single 32-bit register to store memory
339 * addresses, so that it cannot deal with 64-bit memory
340 * addresses.
341 * Restrict the DMA mask so that the mixer won't be
342 * allocated some memory that is too high.
343 */
344 ret = dma_set_mask(dev, DMA_BIT_MASK(32));
345 if (ret) {
346 dev_err(dev, "Cannot do 32-bit DMA.\n");
347 return ret;
348 }
349
350 mixer = devm_kzalloc(dev, sizeof(*mixer), GFP_KERNEL);
351 if (!mixer)
352 return -ENOMEM;
353 dev_set_drvdata(dev, mixer);
354 mixer->engine.ops = &sun8i_engine_ops;
355 mixer->engine.node = dev->of_node;
356 /* The ID of the mixer currently doesn't matter */
357 mixer->engine.id = -1;
358
359 mixer->cfg = of_device_get_match_data(dev);
360 if (!mixer->cfg)
361 return -EINVAL;
362
363 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
364 regs = devm_ioremap_resource(dev, res);
365 if (IS_ERR(regs))
366 return PTR_ERR(regs);
367
368 mixer->engine.regs = devm_regmap_init_mmio(dev, regs,
369 &sun8i_mixer_regmap_config);
370 if (IS_ERR(mixer->engine.regs)) {
371 dev_err(dev, "Couldn't create the mixer regmap\n");
372 return PTR_ERR(mixer->engine.regs);
373 }
374
375 mixer->reset = devm_reset_control_get(dev, NULL);
376 if (IS_ERR(mixer->reset)) {
377 dev_err(dev, "Couldn't get our reset line\n");
378 return PTR_ERR(mixer->reset);
379 }
380
381 ret = reset_control_deassert(mixer->reset);
382 if (ret) {
383 dev_err(dev, "Couldn't deassert our reset line\n");
384 return ret;
385 }
386
387 mixer->bus_clk = devm_clk_get(dev, "bus");
388 if (IS_ERR(mixer->bus_clk)) {
389 dev_err(dev, "Couldn't get the mixer bus clock\n");
390 ret = PTR_ERR(mixer->bus_clk);
391 goto err_assert_reset;
392 }
393 clk_prepare_enable(mixer->bus_clk);
394
395 mixer->mod_clk = devm_clk_get(dev, "mod");
396 if (IS_ERR(mixer->mod_clk)) {
397 dev_err(dev, "Couldn't get the mixer module clock\n");
398 ret = PTR_ERR(mixer->mod_clk);
399 goto err_disable_bus_clk;
400 }
Maxime Ripardedea3722017-12-21 12:02:31 +0100401
402 /*
403 * It seems that we need to enforce that rate for whatever
404 * reason for the mixer to be functional. Make sure it's the
405 * case.
406 */
407 if (mixer->cfg->mod_rate)
408 clk_set_rate(mixer->mod_clk, mixer->cfg->mod_rate);
409
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800410 clk_prepare_enable(mixer->mod_clk);
411
412 list_add_tail(&mixer->engine.list, &drv->engine_list);
413
414 /* Reset the registers */
415 for (i = 0x0; i < 0x20000; i += 4)
416 regmap_write(mixer->engine.regs, i, 0);
417
418 /* Enable the mixer */
419 regmap_write(mixer->engine.regs, SUN8I_MIXER_GLOBAL_CTL,
420 SUN8I_MIXER_GLOBAL_CTL_RT_EN);
421
Jernej Skrabec2f4cffe2017-12-01 07:05:29 +0100422 /* Set background color to black */
423 regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_BKCOLOR,
424 SUN8I_MIXER_BLEND_COLOR_BLACK);
425
Jernej Skrabec26264ce2017-12-01 07:05:32 +0100426 /*
427 * Set fill color of bottom plane to black. Generally not needed
428 * except when VI plane is at bottom (zpos = 0) and enabled.
429 */
Jernej Skrabecbb940be2017-12-01 07:05:31 +0100430 regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_PIPE_CTL,
Jernej Skrabecbb940be2017-12-01 07:05:31 +0100431 SUN8I_MIXER_BLEND_PIPE_CTL_FC_EN(0));
Jernej Skrabec26264ce2017-12-01 07:05:32 +0100432 regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_ATTR_FCOLOR(0),
Jernej Skrabec2f4cffe2017-12-01 07:05:29 +0100433 SUN8I_MIXER_BLEND_COLOR_BLACK);
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800434
Jernej Skrabec26264ce2017-12-01 07:05:32 +0100435 /* Fixed zpos for now */
436 regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_ROUTE, 0x43210);
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800437
Jernej Skrabec7a744a72017-12-01 07:05:30 +0100438 plane_cnt = mixer->cfg->vi_num + mixer->cfg->ui_num;
439 for (i = 0; i < plane_cnt; i++)
440 regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_MODE(i),
441 SUN8I_MIXER_BLEND_MODE_DEF);
442
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800443 return 0;
444
445err_disable_bus_clk:
446 clk_disable_unprepare(mixer->bus_clk);
447err_assert_reset:
448 reset_control_assert(mixer->reset);
449 return ret;
450}
451
452static void sun8i_mixer_unbind(struct device *dev, struct device *master,
453 void *data)
454{
455 struct sun8i_mixer *mixer = dev_get_drvdata(dev);
456
457 list_del(&mixer->engine.list);
458
459 clk_disable_unprepare(mixer->mod_clk);
460 clk_disable_unprepare(mixer->bus_clk);
461 reset_control_assert(mixer->reset);
462}
463
464static const struct component_ops sun8i_mixer_ops = {
465 .bind = sun8i_mixer_bind,
466 .unbind = sun8i_mixer_unbind,
467};
468
469static int sun8i_mixer_probe(struct platform_device *pdev)
470{
471 return component_add(&pdev->dev, &sun8i_mixer_ops);
472}
473
474static int sun8i_mixer_remove(struct platform_device *pdev)
475{
476 component_del(&pdev->dev, &sun8i_mixer_ops);
477
478 return 0;
479}
480
Maxime Ripard2f0d7bb2017-12-21 12:02:34 +0100481static const struct sun8i_mixer_cfg sun8i_a83t_mixer0_cfg = {
482 .ccsc = 0,
483 .scaler_mask = 0xf,
484 .ui_num = 3,
485 .vi_num = 1,
486};
487
Jernej Skrabec47095e12018-02-14 21:09:03 +0100488static const struct sun8i_mixer_cfg sun8i_a83t_mixer1_cfg = {
489 .ccsc = 1,
490 .scaler_mask = 0x3,
491 .ui_num = 1,
492 .vi_num = 1,
493};
494
Jernej Skrabece679f4a2018-03-01 22:34:34 +0100495static const struct sun8i_mixer_cfg sun8i_h3_mixer0_cfg = {
496 .ccsc = 0,
497 .mod_rate = 432000000,
498 .scaler_mask = 0xf,
499 .ui_num = 3,
500 .vi_num = 1,
501};
502
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800503static const struct sun8i_mixer_cfg sun8i_v3s_mixer_cfg = {
504 .vi_num = 2,
505 .ui_num = 1,
Jernej Skrabec5b1f8362017-12-01 07:05:43 +0100506 .scaler_mask = 0x3,
Jernej Skrabecbd3bcb92017-12-01 07:05:45 +0100507 .ccsc = 0,
Maxime Ripardedea3722017-12-21 12:02:31 +0100508 .mod_rate = 150000000,
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800509};
510
511static const struct of_device_id sun8i_mixer_of_table[] = {
512 {
Maxime Ripard2f0d7bb2017-12-21 12:02:34 +0100513 .compatible = "allwinner,sun8i-a83t-de2-mixer-0",
514 .data = &sun8i_a83t_mixer0_cfg,
515 },
516 {
Jernej Skrabec47095e12018-02-14 21:09:03 +0100517 .compatible = "allwinner,sun8i-a83t-de2-mixer-1",
518 .data = &sun8i_a83t_mixer1_cfg,
519 },
520 {
Jernej Skrabece679f4a2018-03-01 22:34:34 +0100521 .compatible = "allwinner,sun8i-h3-de2-mixer-0",
522 .data = &sun8i_h3_mixer0_cfg,
523 },
524 {
Icenowy Zheng9d75b8c2017-05-17 22:47:20 +0800525 .compatible = "allwinner,sun8i-v3s-de2-mixer",
526 .data = &sun8i_v3s_mixer_cfg,
527 },
528 { }
529};
530MODULE_DEVICE_TABLE(of, sun8i_mixer_of_table);
531
532static struct platform_driver sun8i_mixer_platform_driver = {
533 .probe = sun8i_mixer_probe,
534 .remove = sun8i_mixer_remove,
535 .driver = {
536 .name = "sun8i-mixer",
537 .of_match_table = sun8i_mixer_of_table,
538 },
539};
540module_platform_driver(sun8i_mixer_platform_driver);
541
542MODULE_AUTHOR("Icenowy Zheng <icenowy@aosc.io>");
543MODULE_DESCRIPTION("Allwinner DE2 Mixer driver");
544MODULE_LICENSE("GPL");