blob: b587352f8b9fa992417533ce5dce716a34899e25 [file] [log] [blame]
Bjorn Helgaas8cfab3c2018-01-26 12:50:27 -06001// SPDX-License-Identifier: GPL-2.0
Thomas Petazzoni1c52a512016-04-26 10:31:46 +02002/*
3 * PCIe host controller driver for Marvell Armada-8K SoCs
4 *
5 * Armada-8K PCIe Glue Layer Source Code
6 *
7 * Copyright (C) 2016 Marvell Technology Group Ltd.
8 *
Paul Gortmaker0e6f98c2016-07-02 19:13:21 -04009 * Author: Yehuda Yitshak <yehuday@marvell.com>
10 * Author: Shadi Ammouri <shadi@marvell.com>
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020011 */
12
13#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/interrupt.h>
16#include <linux/kernel.h>
Paul Gortmaker0e6f98c2016-07-02 19:13:21 -040017#include <linux/init.h>
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020018#include <linux/of.h>
19#include <linux/pci.h>
20#include <linux/phy/phy.h>
21#include <linux/platform_device.h>
22#include <linux/resource.h>
23#include <linux/of_pci.h>
24#include <linux/of_irq.h>
25
26#include "pcie-designware.h"
27
28struct armada8k_pcie {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053029 struct dw_pcie *pci;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020030 struct clk *clk;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020031};
32
33#define PCIE_VENDOR_REGS_OFFSET 0x8000
34
Bjorn Helgaas74e69072016-10-06 13:29:59 -050035#define PCIE_GLOBAL_CONTROL_REG (PCIE_VENDOR_REGS_OFFSET + 0x0)
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020036#define PCIE_APP_LTSSM_EN BIT(2)
37#define PCIE_DEVICE_TYPE_SHIFT 4
38#define PCIE_DEVICE_TYPE_MASK 0xF
39#define PCIE_DEVICE_TYPE_RC 0x4 /* Root complex */
40
Bjorn Helgaas74e69072016-10-06 13:29:59 -050041#define PCIE_GLOBAL_STATUS_REG (PCIE_VENDOR_REGS_OFFSET + 0x8)
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020042#define PCIE_GLB_STS_RDLH_LINK_UP BIT(1)
43#define PCIE_GLB_STS_PHY_LINK_UP BIT(9)
44
Bjorn Helgaas74e69072016-10-06 13:29:59 -050045#define PCIE_GLOBAL_INT_CAUSE1_REG (PCIE_VENDOR_REGS_OFFSET + 0x1C)
46#define PCIE_GLOBAL_INT_MASK1_REG (PCIE_VENDOR_REGS_OFFSET + 0x20)
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020047#define PCIE_INT_A_ASSERT_MASK BIT(9)
48#define PCIE_INT_B_ASSERT_MASK BIT(10)
49#define PCIE_INT_C_ASSERT_MASK BIT(11)
50#define PCIE_INT_D_ASSERT_MASK BIT(12)
51
Bjorn Helgaas74e69072016-10-06 13:29:59 -050052#define PCIE_ARCACHE_TRC_REG (PCIE_VENDOR_REGS_OFFSET + 0x50)
53#define PCIE_AWCACHE_TRC_REG (PCIE_VENDOR_REGS_OFFSET + 0x54)
54#define PCIE_ARUSER_REG (PCIE_VENDOR_REGS_OFFSET + 0x5C)
55#define PCIE_AWUSER_REG (PCIE_VENDOR_REGS_OFFSET + 0x60)
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020056/*
57 * AR/AW Cache defauls: Normal memory, Write-Back, Read / Write
58 * allocate
59 */
60#define ARCACHE_DEFAULT_VALUE 0x3511
61#define AWCACHE_DEFAULT_VALUE 0x5311
62
63#define DOMAIN_OUTER_SHAREABLE 0x2
64#define AX_USER_DOMAIN_MASK 0x3
65#define AX_USER_DOMAIN_SHIFT 4
66
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053067#define to_armada8k_pcie(x) dev_get_drvdata((x)->dev)
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020068
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053069static int armada8k_pcie_link_up(struct dw_pcie *pci)
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020070{
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020071 u32 reg;
72 u32 mask = PCIE_GLB_STS_RDLH_LINK_UP | PCIE_GLB_STS_PHY_LINK_UP;
73
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053074 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_STATUS_REG);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020075
76 if ((reg & mask) == mask)
77 return 1;
78
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053079 dev_dbg(pci->dev, "No link detected (Global-Status: 0x%08x).\n", reg);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020080 return 0;
81}
82
Bjorn Helgaasb2d6fd72016-10-06 13:30:00 -050083static void armada8k_pcie_establish_link(struct armada8k_pcie *pcie)
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020084{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053085 struct dw_pcie *pci = pcie->pci;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020086 u32 reg;
87
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053088 if (!dw_pcie_link_up(pci)) {
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020089 /* Disable LTSSM state machine to enable configuration */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053090 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020091 reg &= ~(PCIE_APP_LTSSM_EN);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053092 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020093 }
94
95 /* Set the device to root complex mode */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053096 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +020097 reg &= ~(PCIE_DEVICE_TYPE_MASK << PCIE_DEVICE_TYPE_SHIFT);
98 reg |= PCIE_DEVICE_TYPE_RC << PCIE_DEVICE_TYPE_SHIFT;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053099 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200100
101 /* Set the PCIe master AxCache attributes */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530102 dw_pcie_writel_dbi(pci, PCIE_ARCACHE_TRC_REG, ARCACHE_DEFAULT_VALUE);
103 dw_pcie_writel_dbi(pci, PCIE_AWCACHE_TRC_REG, AWCACHE_DEFAULT_VALUE);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200104
105 /* Set the PCIe master AxDomain attributes */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530106 reg = dw_pcie_readl_dbi(pci, PCIE_ARUSER_REG);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200107 reg &= ~(AX_USER_DOMAIN_MASK << AX_USER_DOMAIN_SHIFT);
108 reg |= DOMAIN_OUTER_SHAREABLE << AX_USER_DOMAIN_SHIFT;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530109 dw_pcie_writel_dbi(pci, PCIE_ARUSER_REG, reg);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200110
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530111 reg = dw_pcie_readl_dbi(pci, PCIE_AWUSER_REG);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200112 reg &= ~(AX_USER_DOMAIN_MASK << AX_USER_DOMAIN_SHIFT);
113 reg |= DOMAIN_OUTER_SHAREABLE << AX_USER_DOMAIN_SHIFT;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530114 dw_pcie_writel_dbi(pci, PCIE_AWUSER_REG, reg);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200115
116 /* Enable INT A-D interrupts */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530117 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_INT_MASK1_REG);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200118 reg |= PCIE_INT_A_ASSERT_MASK | PCIE_INT_B_ASSERT_MASK |
119 PCIE_INT_C_ASSERT_MASK | PCIE_INT_D_ASSERT_MASK;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530120 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_INT_MASK1_REG, reg);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200121
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530122 if (!dw_pcie_link_up(pci)) {
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200123 /* Configuration done. Start LTSSM */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530124 reg = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_CONTROL_REG);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200125 reg |= PCIE_APP_LTSSM_EN;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530126 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_CONTROL_REG, reg);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200127 }
128
129 /* Wait until the link becomes active again */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530130 if (dw_pcie_wait_for_link(pci))
131 dev_err(pci->dev, "Link not up after reconfiguration\n");
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200132}
133
Bjorn Andersson4a301762017-07-15 23:39:45 -0700134static int armada8k_pcie_host_init(struct pcie_port *pp)
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200135{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530136 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
137 struct armada8k_pcie *pcie = to_armada8k_pcie(pci);
Bjorn Helgaasb2d6fd72016-10-06 13:30:00 -0500138
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200139 dw_pcie_setup_rc(pp);
Bjorn Helgaasb2d6fd72016-10-06 13:30:00 -0500140 armada8k_pcie_establish_link(pcie);
Bjorn Andersson4a301762017-07-15 23:39:45 -0700141
142 return 0;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200143}
144
145static irqreturn_t armada8k_pcie_irq_handler(int irq, void *arg)
146{
Bjorn Helgaasb2d6fd72016-10-06 13:30:00 -0500147 struct armada8k_pcie *pcie = arg;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530148 struct dw_pcie *pci = pcie->pci;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200149 u32 val;
150
151 /*
152 * Interrupts are directly handled by the device driver of the
153 * PCI device. However, they are also latched into the PCIe
154 * controller, so we simply discard them.
155 */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530156 val = dw_pcie_readl_dbi(pci, PCIE_GLOBAL_INT_CAUSE1_REG);
157 dw_pcie_writel_dbi(pci, PCIE_GLOBAL_INT_CAUSE1_REG, val);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200158
159 return IRQ_HANDLED;
160}
161
Jisheng Zhang4ab2e7c2017-06-05 16:53:46 +0800162static const struct dw_pcie_host_ops armada8k_pcie_host_ops = {
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200163 .host_init = armada8k_pcie_host_init,
164};
165
Bjorn Helgaasb2d6fd72016-10-06 13:30:00 -0500166static int armada8k_add_pcie_port(struct armada8k_pcie *pcie,
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200167 struct platform_device *pdev)
168{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530169 struct dw_pcie *pci = pcie->pci;
170 struct pcie_port *pp = &pci->pp;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200171 struct device *dev = &pdev->dev;
172 int ret;
173
174 pp->root_bus_nr = -1;
175 pp->ops = &armada8k_pcie_host_ops;
176
177 pp->irq = platform_get_irq(pdev, 0);
Fabio Estevam0fe5f1c2017-08-31 14:52:03 -0300178 if (pp->irq < 0) {
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200179 dev_err(dev, "failed to get irq for port\n");
Fabio Estevam0fe5f1c2017-08-31 14:52:03 -0300180 return pp->irq;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200181 }
182
183 ret = devm_request_irq(dev, pp->irq, armada8k_pcie_irq_handler,
Bjorn Helgaasb2d6fd72016-10-06 13:30:00 -0500184 IRQF_SHARED, "armada8k-pcie", pcie);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200185 if (ret) {
186 dev_err(dev, "failed to request irq %d\n", pp->irq);
187 return ret;
188 }
189
190 ret = dw_pcie_host_init(pp);
191 if (ret) {
192 dev_err(dev, "failed to initialize host: %d\n", ret);
193 return ret;
194 }
195
196 return 0;
197}
198
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530199static const struct dw_pcie_ops dw_pcie_ops = {
200 .link_up = armada8k_pcie_link_up,
201};
202
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200203static int armada8k_pcie_probe(struct platform_device *pdev)
204{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530205 struct dw_pcie *pci;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200206 struct armada8k_pcie *pcie;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200207 struct device *dev = &pdev->dev;
208 struct resource *base;
209 int ret;
210
211 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
212 if (!pcie)
213 return -ENOMEM;
214
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530215 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
216 if (!pci)
217 return -ENOMEM;
218
219 pci->dev = dev;
220 pci->ops = &dw_pcie_ops;
221
Guenter Roeckc0464062017-02-25 02:08:12 -0800222 pcie->pci = pci;
223
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200224 pcie->clk = devm_clk_get(dev, NULL);
225 if (IS_ERR(pcie->clk))
226 return PTR_ERR(pcie->clk);
227
Fabio Estevame2e5d7b2017-07-22 17:25:19 -0300228 ret = clk_prepare_enable(pcie->clk);
229 if (ret)
230 return ret;
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200231
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200232 /* Get the dw-pcie unit configuration/control registers base. */
233 base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ctrl");
Lorenzo Pieralisi53dfa172017-04-19 17:49:04 +0100234 pci->dbi_base = devm_pci_remap_cfg_resource(dev, base);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530235 if (IS_ERR(pci->dbi_base)) {
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200236 dev_err(dev, "couldn't remap regs base %p\n", base);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530237 ret = PTR_ERR(pci->dbi_base);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200238 goto fail;
239 }
240
Kishon Vijay Abraham I9bcf0a62017-02-15 18:48:11 +0530241 platform_set_drvdata(pdev, pcie);
242
Bjorn Helgaasb2d6fd72016-10-06 13:30:00 -0500243 ret = armada8k_add_pcie_port(pcie, pdev);
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200244 if (ret)
245 goto fail;
246
247 return 0;
248
249fail:
250 if (!IS_ERR(pcie->clk))
251 clk_disable_unprepare(pcie->clk);
252
253 return ret;
254}
255
256static const struct of_device_id armada8k_pcie_of_match[] = {
257 { .compatible = "marvell,armada8k-pcie", },
258 {},
259};
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200260
261static struct platform_driver armada8k_pcie_driver = {
262 .probe = armada8k_pcie_probe,
263 .driver = {
264 .name = "armada8k-pcie",
265 .of_match_table = of_match_ptr(armada8k_pcie_of_match),
Brian Norrisa5f40e82017-04-20 15:36:25 -0500266 .suppress_bind_attrs = true,
Thomas Petazzoni1c52a512016-04-26 10:31:46 +0200267 },
268};
Paul Gortmaker0e6f98c2016-07-02 19:13:21 -0400269builtin_platform_driver(armada8k_pcie_driver);