blob: 35a78a6f87a67dd0ed9b7cdcc1d29f54e2eb8241 [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
David Henningsson25adc132015-08-19 10:48:58 +020040#include <sound/hdaudio.h>
41#include <sound/hda_i915.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020042#include "hda_codec.h"
43#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020044#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020045
Takashi Iwai0ebaa242011-01-11 18:11:04 +010046static bool static_hdmi_pcm;
47module_param(static_hdmi_pcm, bool, 0644);
48MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
49
Takashi Iwai7639a062015-03-03 10:07:24 +010050#define is_haswell(codec) ((codec)->core.vendor_id == 0x80862807)
51#define is_broadwell(codec) ((codec)->core.vendor_id == 0x80862808)
52#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
Lu, Hane2656412015-11-11 16:54:27 +080053#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
Libin Yang432ac1a2014-12-16 13:17:34 +080054#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
Lu, Hane2656412015-11-11 16:54:27 +080055 || is_skylake(codec) || is_broxton(codec))
Mengdong Lin75dcbe42014-01-08 15:55:32 -050056
Takashi Iwai7639a062015-03-03 10:07:24 +010057#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
58#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
Libin Yangca2e7222014-08-19 16:20:12 +080059#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040060
Stephen Warren384a48d2011-06-01 11:14:21 -060061struct hdmi_spec_per_cvt {
62 hda_nid_t cvt_nid;
63 int assigned;
64 unsigned int channels_min;
65 unsigned int channels_max;
66 u32 rates;
67 u64 formats;
68 unsigned int maxbps;
69};
70
Takashi Iwai4eea3092013-02-07 18:18:19 +010071/* max. connections to a widget */
72#define HDA_MAX_CONNECTIONS 32
73
Stephen Warren384a48d2011-06-01 11:14:21 -060074struct hdmi_spec_per_pin {
75 hda_nid_t pin_nid;
76 int num_mux_nids;
77 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080078 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030079 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080080
81 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060082 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020083 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080084 struct delayed_work work;
David Henningsson92c69e72013-02-19 16:11:26 +010085 struct snd_kcontrol *eld_ctl;
Wu Fengguangc6e84532011-11-18 16:59:32 -060086 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020087 bool setup; /* the stream has been set up by prepare callback */
88 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020089 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020090 bool chmap_set; /* channel-map override by ALSA API? */
91 unsigned char chmap[8]; /* ALSA API channel-map */
Jie Yangcd6a6502015-05-27 19:45:45 +080092#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +020093 struct snd_info_entry *proc_entry;
94#endif
Stephen Warren384a48d2011-06-01 11:14:21 -060095};
96
Anssi Hannula307229d2013-10-24 21:10:34 +030097struct cea_channel_speaker_allocation;
98
99/* operations used by generic code that can be overridden by patches */
100struct hdmi_ops {
101 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
102 unsigned char *buf, int *eld_size);
103
104 /* get and set channel assigned to each HDMI ASP (audio sample packet) slot */
105 int (*pin_get_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
106 int asp_slot);
107 int (*pin_set_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
108 int asp_slot, int channel);
109
110 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
111 int ca, int active_channels, int conn_type);
112
113 /* enable/disable HBR (HD passthrough) */
114 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
115
116 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
117 hda_nid_t pin_nid, u32 stream_tag, int format);
118
119 /* Helpers for producing the channel map TLVs. These can be overridden
120 * for devices that have non-standard mapping requirements. */
121 int (*chmap_cea_alloc_validate_get_type)(struct cea_channel_speaker_allocation *cap,
122 int channels);
123 void (*cea_alloc_to_tlv_chmap)(struct cea_channel_speaker_allocation *cap,
124 unsigned int *chmap, int channels);
125
126 /* check that the user-given chmap is supported */
127 int (*chmap_validate)(int ca, int channels, unsigned char *chmap);
128};
129
Wu Fengguang079d88c2010-03-08 10:44:23 +0800130struct hdmi_spec {
131 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100132 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
133 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600134
Wu Fengguang079d88c2010-03-08 10:44:23 +0800135 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100136 struct snd_array pins; /* struct hdmi_spec_per_pin */
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100137 struct hda_pcm *pcm_rec[16];
Takashi Iwaid45e6882012-07-31 11:36:00 +0200138 unsigned int channels_max; /* max over all cvts */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800139
David Henningsson4bd038f2013-02-19 16:11:25 +0100140 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300141 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700142
143 bool dyn_pin_out;
144
Wu Fengguang079d88c2010-03-08 10:44:23 +0800145 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300146 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800147 */
148 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200149 struct hda_pcm_stream pcm_playback;
David Henningsson25adc132015-08-19 10:48:58 +0200150
151 /* i915/powerwell (Haswell+/Valleyview+) specific */
152 struct i915_audio_component_audio_ops i915_audio_ops;
Takashi Iwai55913112015-12-10 13:03:29 +0100153 bool i915_bound; /* was i915 bound in this driver? */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800154};
155
Takashi Iwaif4e30402015-12-10 13:01:28 +0100156#ifdef CONFIG_SND_HDA_I915
Takashi Iwai66032492015-12-01 16:49:35 +0100157#define codec_has_acomp(codec) \
158 ((codec)->bus->core.audio_component != NULL)
Takashi Iwaif4e30402015-12-10 13:01:28 +0100159#else
160#define codec_has_acomp(codec) false
161#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800162
163struct hdmi_audio_infoframe {
164 u8 type; /* 0x84 */
165 u8 ver; /* 0x01 */
166 u8 len; /* 0x0a */
167
Wu Fengguang53d7d692010-09-21 14:25:49 +0800168 u8 checksum;
169
Wu Fengguang079d88c2010-03-08 10:44:23 +0800170 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
171 u8 SS01_SF24;
172 u8 CXT04;
173 u8 CA;
174 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800175};
176
177struct dp_audio_infoframe {
178 u8 type; /* 0x84 */
179 u8 len; /* 0x1b */
180 u8 ver; /* 0x11 << 2 */
181
182 u8 CC02_CT47; /* match with HDMI infoframe from this on */
183 u8 SS01_SF24;
184 u8 CXT04;
185 u8 CA;
186 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800187};
188
Takashi Iwai2b203db2011-02-11 12:17:30 +0100189union audio_infoframe {
190 struct hdmi_audio_infoframe hdmi;
191 struct dp_audio_infoframe dp;
192 u8 bytes[0];
193};
194
Wu Fengguang079d88c2010-03-08 10:44:23 +0800195/*
196 * CEA speaker placement:
197 *
198 * FLH FCH FRH
199 * FLW FL FLC FC FRC FR FRW
200 *
201 * LFE
202 * TC
203 *
204 * RL RLC RC RRC RR
205 *
206 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
207 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
208 */
209enum cea_speaker_placement {
210 FL = (1 << 0), /* Front Left */
211 FC = (1 << 1), /* Front Center */
212 FR = (1 << 2), /* Front Right */
213 FLC = (1 << 3), /* Front Left Center */
214 FRC = (1 << 4), /* Front Right Center */
215 RL = (1 << 5), /* Rear Left */
216 RC = (1 << 6), /* Rear Center */
217 RR = (1 << 7), /* Rear Right */
218 RLC = (1 << 8), /* Rear Left Center */
219 RRC = (1 << 9), /* Rear Right Center */
220 LFE = (1 << 10), /* Low Frequency Effect */
221 FLW = (1 << 11), /* Front Left Wide */
222 FRW = (1 << 12), /* Front Right Wide */
223 FLH = (1 << 13), /* Front Left High */
224 FCH = (1 << 14), /* Front Center High */
225 FRH = (1 << 15), /* Front Right High */
226 TC = (1 << 16), /* Top Center */
227};
228
229/*
230 * ELD SA bits in the CEA Speaker Allocation data block
231 */
232static int eld_speaker_allocation_bits[] = {
233 [0] = FL | FR,
234 [1] = LFE,
235 [2] = FC,
236 [3] = RL | RR,
237 [4] = RC,
238 [5] = FLC | FRC,
239 [6] = RLC | RRC,
240 /* the following are not defined in ELD yet */
241 [7] = FLW | FRW,
242 [8] = FLH | FRH,
243 [9] = TC,
244 [10] = FCH,
245};
246
247struct cea_channel_speaker_allocation {
248 int ca_index;
249 int speakers[8];
250
251 /* derived values, just for convenience */
252 int channels;
253 int spk_mask;
254};
255
256/*
257 * ALSA sequence is:
258 *
259 * surround40 surround41 surround50 surround51 surround71
260 * ch0 front left = = = =
261 * ch1 front right = = = =
262 * ch2 rear left = = = =
263 * ch3 rear right = = = =
264 * ch4 LFE center center center
265 * ch5 LFE LFE
266 * ch6 side left
267 * ch7 side right
268 *
269 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
270 */
271static int hdmi_channel_mapping[0x32][8] = {
272 /* stereo */
273 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
274 /* 2.1 */
275 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
276 /* Dolby Surround */
277 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
278 /* surround40 */
279 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
280 /* 4ch */
281 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
282 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800283 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800284 /* surround50 */
285 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
286 /* surround51 */
287 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
288 /* 7.1 */
289 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
290};
291
292/*
293 * This is an ordered list!
294 *
295 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800296 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800297 */
298static struct cea_channel_speaker_allocation channel_allocations[] = {
299/* channel: 7 6 5 4 3 2 1 0 */
300{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
301 /* 2.1 */
302{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
303 /* Dolby Surround */
304{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
305 /* surround40 */
306{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
307 /* surround41 */
308{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
309 /* surround50 */
310{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
311 /* surround51 */
312{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
313 /* 6.1 */
314{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
315 /* surround71 */
316{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
317
318{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
319{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
320{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
321{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
322{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
323{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
324{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
325{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
326{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
327{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
328{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
329{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
330{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
331{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
332{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
333{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
334{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
335{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
336{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
337{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
338{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
339{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
340{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
341{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
342{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
343{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
344{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
345{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
346{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
347{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
348{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
349{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
350{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
351{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
352{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
353{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
354{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
355{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
356{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
357{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
358{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
359};
360
361
362/*
363 * HDMI routines
364 */
365
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100366#define get_pin(spec, idx) \
367 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
368#define get_cvt(spec, idx) \
369 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100370#define get_pcm_rec(spec, idx) ((spec)->pcm_rec[idx])
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100371
Takashi Iwai4e76a882014-02-25 12:21:03 +0100372static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800373{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100374 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600375 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800376
Stephen Warren384a48d2011-06-01 11:14:21 -0600377 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100378 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600379 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800380
Takashi Iwai4e76a882014-02-25 12:21:03 +0100381 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600382 return -EINVAL;
383}
384
Takashi Iwai4e76a882014-02-25 12:21:03 +0100385static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600386 struct hda_pcm_stream *hinfo)
387{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100388 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600389 int pin_idx;
390
391 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100392 if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600393 return pin_idx;
394
Takashi Iwai4e76a882014-02-25 12:21:03 +0100395 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600396 return -EINVAL;
397}
398
Takashi Iwai4e76a882014-02-25 12:21:03 +0100399static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600400{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100401 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600402 int cvt_idx;
403
404 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100405 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600406 return cvt_idx;
407
Takashi Iwai4e76a882014-02-25 12:21:03 +0100408 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800409 return -EINVAL;
410}
411
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500412static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
413 struct snd_ctl_elem_info *uinfo)
414{
415 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100416 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200417 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100418 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500419 int pin_idx;
420
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500421 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
422
423 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200424 per_pin = get_pin(spec, pin_idx);
425 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100426
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200427 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100428 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200429 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500430
431 return 0;
432}
433
434static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
435 struct snd_ctl_elem_value *ucontrol)
436{
437 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100438 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200439 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100440 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500441 int pin_idx;
442
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500443 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200444 per_pin = get_pin(spec, pin_idx);
445 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500446
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200447 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100448 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200449 mutex_unlock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100450 snd_BUG();
451 return -EINVAL;
452 }
453
454 memset(ucontrol->value.bytes.data, 0,
455 ARRAY_SIZE(ucontrol->value.bytes.data));
456 if (eld->eld_valid)
457 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
458 eld->eld_size);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200459 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500460
461 return 0;
462}
463
464static struct snd_kcontrol_new eld_bytes_ctl = {
465 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
466 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
467 .name = "ELD",
468 .info = hdmi_eld_ctl_info,
469 .get = hdmi_eld_ctl_get,
470};
471
472static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
473 int device)
474{
475 struct snd_kcontrol *kctl;
476 struct hdmi_spec *spec = codec->spec;
477 int err;
478
479 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
480 if (!kctl)
481 return -ENOMEM;
482 kctl->private_value = pin_idx;
483 kctl->id.device = device;
484
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100485 err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500486 if (err < 0)
487 return err;
488
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100489 get_pin(spec, pin_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500490 return 0;
491}
492
Wu Fengguang079d88c2010-03-08 10:44:23 +0800493#ifdef BE_PARANOID
494static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
495 int *packet_index, int *byte_index)
496{
497 int val;
498
499 val = snd_hda_codec_read(codec, pin_nid, 0,
500 AC_VERB_GET_HDMI_DIP_INDEX, 0);
501
502 *packet_index = val >> 5;
503 *byte_index = val & 0x1f;
504}
505#endif
506
507static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
508 int packet_index, int byte_index)
509{
510 int val;
511
512 val = (packet_index << 5) | (byte_index & 0x1f);
513
514 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
515}
516
517static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
518 unsigned char val)
519{
520 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
521}
522
Stephen Warren384a48d2011-06-01 11:14:21 -0600523static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800524{
Stephen Warren75fae112014-01-30 11:52:16 -0700525 struct hdmi_spec *spec = codec->spec;
526 int pin_out;
527
Wu Fengguang079d88c2010-03-08 10:44:23 +0800528 /* Unmute */
529 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
530 snd_hda_codec_write(codec, pin_nid, 0,
531 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700532
533 if (spec->dyn_pin_out)
534 /* Disable pin out until stream is active */
535 pin_out = 0;
536 else
537 /* Enable pin out: some machines with GM965 gets broken output
538 * when the pin is disabled or changed while using with HDMI
539 */
540 pin_out = PIN_OUT;
541
Wu Fengguang079d88c2010-03-08 10:44:23 +0800542 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700543 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800544}
545
Stephen Warren384a48d2011-06-01 11:14:21 -0600546static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800547{
Stephen Warren384a48d2011-06-01 11:14:21 -0600548 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800549 AC_VERB_GET_CVT_CHAN_COUNT, 0);
550}
551
552static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600553 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800554{
Stephen Warren384a48d2011-06-01 11:14:21 -0600555 if (chs != hdmi_get_channel_count(codec, cvt_nid))
556 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800557 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
558}
559
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200560/*
561 * ELD proc files
562 */
563
Jie Yangcd6a6502015-05-27 19:45:45 +0800564#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200565static void print_eld_info(struct snd_info_entry *entry,
566 struct snd_info_buffer *buffer)
567{
568 struct hdmi_spec_per_pin *per_pin = entry->private_data;
569
570 mutex_lock(&per_pin->lock);
571 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
572 mutex_unlock(&per_pin->lock);
573}
574
575static void write_eld_info(struct snd_info_entry *entry,
576 struct snd_info_buffer *buffer)
577{
578 struct hdmi_spec_per_pin *per_pin = entry->private_data;
579
580 mutex_lock(&per_pin->lock);
581 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
582 mutex_unlock(&per_pin->lock);
583}
584
585static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
586{
587 char name[32];
588 struct hda_codec *codec = per_pin->codec;
589 struct snd_info_entry *entry;
590 int err;
591
592 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
Takashi Iwai6efdd852015-02-27 16:09:22 +0100593 err = snd_card_proc_new(codec->card, name, &entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200594 if (err < 0)
595 return err;
596
597 snd_info_set_text_ops(entry, per_pin, print_eld_info);
598 entry->c.text.write = write_eld_info;
599 entry->mode |= S_IWUSR;
600 per_pin->proc_entry = entry;
601
602 return 0;
603}
604
605static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
606{
Markus Elfring1947a112015-06-28 11:15:28 +0200607 if (!per_pin->codec->bus->shutdown) {
Takashi Iwaic560a672015-04-22 18:26:38 +0200608 snd_info_free_entry(per_pin->proc_entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200609 per_pin->proc_entry = NULL;
610 }
611}
612#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200613static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
614 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200615{
616 return 0;
617}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200618static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200619{
620}
621#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800622
623/*
624 * Channel mapping routines
625 */
626
627/*
628 * Compute derived values in channel_allocations[].
629 */
630static void init_channel_allocations(void)
631{
632 int i, j;
633 struct cea_channel_speaker_allocation *p;
634
635 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
636 p = channel_allocations + i;
637 p->channels = 0;
638 p->spk_mask = 0;
639 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
640 if (p->speakers[j]) {
641 p->channels++;
642 p->spk_mask |= p->speakers[j];
643 }
644 }
645}
646
Wang Xingchao72357c72012-09-06 10:02:36 +0800647static int get_channel_allocation_order(int ca)
648{
649 int i;
650
651 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
652 if (channel_allocations[i].ca_index == ca)
653 break;
654 }
655 return i;
656}
657
Wu Fengguang079d88c2010-03-08 10:44:23 +0800658/*
659 * The transformation takes two steps:
660 *
661 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
662 * spk_mask => (channel_allocations[]) => ai->CA
663 *
664 * TODO: it could select the wrong CA from multiple candidates.
665*/
Takashi Iwai79514d42014-06-06 18:04:34 +0200666static int hdmi_channel_allocation(struct hda_codec *codec,
667 struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800668{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800669 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800670 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800671 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800672 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
673
674 /*
675 * CA defaults to 0 for basic stereo audio
676 */
677 if (channels <= 2)
678 return 0;
679
Wu Fengguang079d88c2010-03-08 10:44:23 +0800680 /*
681 * expand ELD's speaker allocation mask
682 *
683 * ELD tells the speaker mask in a compact(paired) form,
684 * expand ELD's notions to match the ones used by Audio InfoFrame.
685 */
686 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
David Henningsson1613d6b2013-02-19 16:11:24 +0100687 if (eld->info.spk_alloc & (1 << i))
Wu Fengguang079d88c2010-03-08 10:44:23 +0800688 spk_mask |= eld_speaker_allocation_bits[i];
689 }
690
691 /* search for the first working match in the CA table */
692 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
693 if (channels == channel_allocations[i].channels &&
694 (spk_mask & channel_allocations[i].spk_mask) ==
695 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800696 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800697 break;
698 }
699 }
700
Anssi Hannula18e39182013-09-01 14:36:47 +0300701 if (!ca) {
702 /* if there was no match, select the regular ALSA channel
703 * allocation with the matching number of channels */
704 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
705 if (channels == channel_allocations[i].channels) {
706 ca = channel_allocations[i].ca_index;
707 break;
708 }
709 }
710 }
711
David Henningsson1613d6b2013-02-19 16:11:24 +0100712 snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
Takashi Iwai79514d42014-06-06 18:04:34 +0200713 codec_dbg(codec, "HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800714 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800715
Wu Fengguang53d7d692010-09-21 14:25:49 +0800716 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800717}
718
719static void hdmi_debug_channel_mapping(struct hda_codec *codec,
720 hda_nid_t pin_nid)
721{
722#ifdef CONFIG_SND_DEBUG_VERBOSE
Anssi Hannula307229d2013-10-24 21:10:34 +0300723 struct hdmi_spec *spec = codec->spec;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800724 int i;
Anssi Hannula307229d2013-10-24 21:10:34 +0300725 int channel;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800726
727 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300728 channel = spec->ops.pin_get_slot_channel(codec, pin_nid, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100729 codec_dbg(codec, "HDMI: ASP channel %d => slot %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300730 channel, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800731 }
732#endif
733}
734
Takashi Iwaid45e6882012-07-31 11:36:00 +0200735static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800736 hda_nid_t pin_nid,
Wang Xingchao433968d2012-09-06 10:02:37 +0800737 bool non_pcm,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800738 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800739{
Anssi Hannula307229d2013-10-24 21:10:34 +0300740 struct hdmi_spec *spec = codec->spec;
Anssi Hannula90f28002013-10-05 02:25:39 +0300741 struct cea_channel_speaker_allocation *ch_alloc;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800742 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800743 int err;
Wang Xingchao72357c72012-09-06 10:02:36 +0800744 int order;
Wang Xingchao433968d2012-09-06 10:02:37 +0800745 int non_pcm_mapping[8];
Wu Fengguang079d88c2010-03-08 10:44:23 +0800746
Wang Xingchao72357c72012-09-06 10:02:36 +0800747 order = get_channel_allocation_order(ca);
Anssi Hannula90f28002013-10-05 02:25:39 +0300748 ch_alloc = &channel_allocations[order];
Wang Xingchao433968d2012-09-06 10:02:37 +0800749
Wu Fengguang079d88c2010-03-08 10:44:23 +0800750 if (hdmi_channel_mapping[ca][1] == 0) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300751 int hdmi_slot = 0;
752 /* fill actual channel mappings in ALSA channel (i) order */
753 for (i = 0; i < ch_alloc->channels; i++) {
754 while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
755 hdmi_slot++; /* skip zero slots */
756
757 hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
758 }
759 /* fill the rest of the slots with ALSA channel 0xf */
760 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
761 if (!ch_alloc->speakers[7 - hdmi_slot])
762 hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800763 }
764
Wang Xingchao433968d2012-09-06 10:02:37 +0800765 if (non_pcm) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300766 for (i = 0; i < ch_alloc->channels; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300767 non_pcm_mapping[i] = (i << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800768 for (; i < 8; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300769 non_pcm_mapping[i] = (0xf << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800770 }
771
Wu Fengguang079d88c2010-03-08 10:44:23 +0800772 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300773 int slotsetup = non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i];
774 int hdmi_slot = slotsetup & 0x0f;
775 int channel = (slotsetup & 0xf0) >> 4;
776 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot, channel);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800777 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100778 codec_dbg(codec, "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800779 break;
780 }
781 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800782}
783
Takashi Iwaid45e6882012-07-31 11:36:00 +0200784struct channel_map_table {
785 unsigned char map; /* ALSA API channel map position */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200786 int spk_mask; /* speaker position bit mask */
787};
788
789static struct channel_map_table map_tables[] = {
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300790 { SNDRV_CHMAP_FL, FL },
791 { SNDRV_CHMAP_FR, FR },
792 { SNDRV_CHMAP_RL, RL },
793 { SNDRV_CHMAP_RR, RR },
794 { SNDRV_CHMAP_LFE, LFE },
795 { SNDRV_CHMAP_FC, FC },
796 { SNDRV_CHMAP_RLC, RLC },
797 { SNDRV_CHMAP_RRC, RRC },
798 { SNDRV_CHMAP_RC, RC },
799 { SNDRV_CHMAP_FLC, FLC },
800 { SNDRV_CHMAP_FRC, FRC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200801 { SNDRV_CHMAP_TFL, FLH },
802 { SNDRV_CHMAP_TFR, FRH },
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300803 { SNDRV_CHMAP_FLW, FLW },
804 { SNDRV_CHMAP_FRW, FRW },
805 { SNDRV_CHMAP_TC, TC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200806 { SNDRV_CHMAP_TFC, FCH },
Takashi Iwaid45e6882012-07-31 11:36:00 +0200807 {} /* terminator */
808};
809
810/* from ALSA API channel position to speaker bit mask */
811static int to_spk_mask(unsigned char c)
812{
813 struct channel_map_table *t = map_tables;
814 for (; t->map; t++) {
815 if (t->map == c)
816 return t->spk_mask;
817 }
818 return 0;
819}
820
821/* from ALSA API channel position to CEA slot */
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300822static int to_cea_slot(int ordered_ca, unsigned char pos)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200823{
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300824 int mask = to_spk_mask(pos);
825 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200826
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300827 if (mask) {
828 for (i = 0; i < 8; i++) {
829 if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
830 return i;
831 }
Takashi Iwaid45e6882012-07-31 11:36:00 +0200832 }
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300833
834 return -1;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200835}
836
837/* from speaker bit mask to ALSA API channel position */
838static int spk_to_chmap(int spk)
839{
840 struct channel_map_table *t = map_tables;
841 for (; t->map; t++) {
842 if (t->spk_mask == spk)
843 return t->map;
844 }
845 return 0;
846}
847
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300848/* from CEA slot to ALSA API channel position */
849static int from_cea_slot(int ordered_ca, unsigned char slot)
850{
851 int mask = channel_allocations[ordered_ca].speakers[7 - slot];
852
853 return spk_to_chmap(mask);
854}
855
Takashi Iwaid45e6882012-07-31 11:36:00 +0200856/* get the CA index corresponding to the given ALSA API channel map */
857static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
858{
859 int i, spks = 0, spk_mask = 0;
860
861 for (i = 0; i < chs; i++) {
862 int mask = to_spk_mask(map[i]);
863 if (mask) {
864 spk_mask |= mask;
865 spks++;
866 }
867 }
868
869 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
870 if ((chs == channel_allocations[i].channels ||
871 spks == channel_allocations[i].channels) &&
872 (spk_mask & channel_allocations[i].spk_mask) ==
873 channel_allocations[i].spk_mask)
874 return channel_allocations[i].ca_index;
875 }
876 return -1;
877}
878
879/* set up the channel slots for the given ALSA API channel map */
880static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
881 hda_nid_t pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300882 int chs, unsigned char *map,
883 int ca)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200884{
Anssi Hannula307229d2013-10-24 21:10:34 +0300885 struct hdmi_spec *spec = codec->spec;
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300886 int ordered_ca = get_channel_allocation_order(ca);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300887 int alsa_pos, hdmi_slot;
888 int assignments[8] = {[0 ... 7] = 0xf};
889
890 for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
891
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300892 hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300893
894 if (hdmi_slot < 0)
895 continue; /* unassigned channel */
896
897 assignments[hdmi_slot] = alsa_pos;
898 }
899
900 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300901 int err;
Anssi Hannula11f7c522013-10-05 02:25:41 +0300902
Anssi Hannula307229d2013-10-24 21:10:34 +0300903 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot,
904 assignments[hdmi_slot]);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200905 if (err)
906 return -EINVAL;
907 }
908 return 0;
909}
910
911/* store ALSA API channel map from the current default map */
912static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
913{
914 int i;
Anssi Hannula56cac412013-10-05 02:25:38 +0300915 int ordered_ca = get_channel_allocation_order(ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200916 for (i = 0; i < 8; i++) {
Anssi Hannula56cac412013-10-05 02:25:38 +0300917 if (i < channel_allocations[ordered_ca].channels)
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300918 map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200919 else
920 map[i] = 0;
921 }
922}
923
924static void hdmi_setup_channel_mapping(struct hda_codec *codec,
925 hda_nid_t pin_nid, bool non_pcm, int ca,
Anssi Hannula20608732013-02-03 17:55:45 +0200926 int channels, unsigned char *map,
927 bool chmap_set)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200928{
Anssi Hannula20608732013-02-03 17:55:45 +0200929 if (!non_pcm && chmap_set) {
Takashi Iwaid45e6882012-07-31 11:36:00 +0200930 hdmi_manual_setup_channel_mapping(codec, pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300931 channels, map, ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200932 } else {
933 hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
934 hdmi_setup_fake_chmap(map, ca);
935 }
Anssi Hannula980b2492013-10-05 02:25:44 +0300936
937 hdmi_debug_channel_mapping(codec, pin_nid);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200938}
Wu Fengguang079d88c2010-03-08 10:44:23 +0800939
Anssi Hannula307229d2013-10-24 21:10:34 +0300940static int hdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
941 int asp_slot, int channel)
942{
943 return snd_hda_codec_write(codec, pin_nid, 0,
944 AC_VERB_SET_HDMI_CHAN_SLOT,
945 (channel << 4) | asp_slot);
946}
947
948static int hdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
949 int asp_slot)
950{
951 return (snd_hda_codec_read(codec, pin_nid, 0,
952 AC_VERB_GET_HDMI_CHAN_SLOT,
953 asp_slot) & 0xf0) >> 4;
954}
955
Wu Fengguang079d88c2010-03-08 10:44:23 +0800956/*
957 * Audio InfoFrame routines
958 */
959
960/*
961 * Enable Audio InfoFrame Transmission
962 */
963static void hdmi_start_infoframe_trans(struct hda_codec *codec,
964 hda_nid_t pin_nid)
965{
966 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
967 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
968 AC_DIPXMIT_BEST);
969}
970
971/*
972 * Disable Audio InfoFrame Transmission
973 */
974static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
975 hda_nid_t pin_nid)
976{
977 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
978 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
979 AC_DIPXMIT_DISABLE);
980}
981
982static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
983{
984#ifdef CONFIG_SND_DEBUG_VERBOSE
985 int i;
986 int size;
987
988 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100989 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800990
991 for (i = 0; i < 8; i++) {
992 size = snd_hda_codec_read(codec, pin_nid, 0,
993 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100994 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800995 }
996#endif
997}
998
999static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
1000{
1001#ifdef BE_PARANOID
1002 int i, j;
1003 int size;
1004 int pi, bi;
1005 for (i = 0; i < 8; i++) {
1006 size = snd_hda_codec_read(codec, pin_nid, 0,
1007 AC_VERB_GET_HDMI_DIP_SIZE, i);
1008 if (size == 0)
1009 continue;
1010
1011 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
1012 for (j = 1; j < 1000; j++) {
1013 hdmi_write_dip_byte(codec, pin_nid, 0x0);
1014 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
1015 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +01001016 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001017 bi, pi, i);
1018 if (bi == 0) /* byte index wrapped around */
1019 break;
1020 }
Takashi Iwai4e76a882014-02-25 12:21:03 +01001021 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001022 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
1023 i, size, j);
1024 }
1025#endif
1026}
1027
Wu Fengguang53d7d692010-09-21 14:25:49 +08001028static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001029{
Wu Fengguang53d7d692010-09-21 14:25:49 +08001030 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001031 u8 sum = 0;
1032 int i;
1033
Wu Fengguang53d7d692010-09-21 14:25:49 +08001034 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001035
Wu Fengguang53d7d692010-09-21 14:25:49 +08001036 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001037 sum += bytes[i];
1038
Wu Fengguang53d7d692010-09-21 14:25:49 +08001039 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001040}
1041
1042static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
1043 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001044 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001045{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001046 int i;
1047
1048 hdmi_debug_dip_size(codec, pin_nid);
1049 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
1050
Wu Fengguang079d88c2010-03-08 10:44:23 +08001051 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001052 for (i = 0; i < size; i++)
1053 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001054}
1055
1056static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001057 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001058{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001059 u8 val;
1060 int i;
1061
1062 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
1063 != AC_DIPXMIT_BEST)
1064 return false;
1065
1066 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001067 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001068 val = snd_hda_codec_read(codec, pin_nid, 0,
1069 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001070 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +08001071 return false;
1072 }
1073
1074 return true;
1075}
1076
Anssi Hannula307229d2013-10-24 21:10:34 +03001077static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
1078 hda_nid_t pin_nid,
1079 int ca, int active_channels,
1080 int conn_type)
1081{
1082 union audio_infoframe ai;
1083
Mengdong Lincaaf5ef2014-03-11 17:12:52 -04001084 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +03001085 if (conn_type == 0) { /* HDMI */
1086 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
1087
1088 hdmi_ai->type = 0x84;
1089 hdmi_ai->ver = 0x01;
1090 hdmi_ai->len = 0x0a;
1091 hdmi_ai->CC02_CT47 = active_channels - 1;
1092 hdmi_ai->CA = ca;
1093 hdmi_checksum_audio_infoframe(hdmi_ai);
1094 } else if (conn_type == 1) { /* DisplayPort */
1095 struct dp_audio_infoframe *dp_ai = &ai.dp;
1096
1097 dp_ai->type = 0x84;
1098 dp_ai->len = 0x1b;
1099 dp_ai->ver = 0x11 << 2;
1100 dp_ai->CC02_CT47 = active_channels - 1;
1101 dp_ai->CA = ca;
1102 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001103 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001104 pin_nid);
1105 return;
1106 }
1107
1108 /*
1109 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
1110 * sizeof(*dp_ai) to avoid partial match/update problems when
1111 * the user switches between HDMI/DP monitors.
1112 */
1113 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
1114 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001115 codec_dbg(codec,
1116 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001117 pin_nid,
1118 active_channels, ca);
1119 hdmi_stop_infoframe_trans(codec, pin_nid);
1120 hdmi_fill_audio_infoframe(codec, pin_nid,
1121 ai.bytes, sizeof(ai));
1122 hdmi_start_infoframe_trans(codec, pin_nid);
1123 }
1124}
1125
Takashi Iwaib0540872013-09-02 12:33:02 +02001126static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
1127 struct hdmi_spec_per_pin *per_pin,
1128 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001129{
Anssi Hannula307229d2013-10-24 21:10:34 +03001130 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001131 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +02001132 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001133 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -06001134 struct hdmi_eld *eld;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001135 int ca, ordered_ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001136
Takashi Iwaib0540872013-09-02 12:33:02 +02001137 if (!channels)
1138 return;
1139
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001140 if (is_haswell_plus(codec))
Mengdong Lin58f7d282013-09-04 16:37:12 -04001141 snd_hda_codec_write(codec, pin_nid, 0,
1142 AC_VERB_SET_AMP_GAIN_MUTE,
1143 AMP_OUT_UNMUTE);
1144
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001145 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001146
Takashi Iwaid45e6882012-07-31 11:36:00 +02001147 if (!non_pcm && per_pin->chmap_set)
1148 ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
1149 else
Takashi Iwai79514d42014-06-06 18:04:34 +02001150 ca = hdmi_channel_allocation(codec, eld, channels);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001151 if (ca < 0)
1152 ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001153
Anssi Hannula1df5a062013-10-05 02:25:40 +03001154 ordered_ca = get_channel_allocation_order(ca);
1155 active_channels = channel_allocations[ordered_ca].channels;
1156
1157 hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
1158
Stephen Warren384a48d2011-06-01 11:14:21 -06001159 /*
Anssi Hannula39edac72013-10-07 19:24:52 +03001160 * always configure channel mapping, it may have been changed by the
1161 * user in the meantime
1162 */
1163 hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
1164 channels, per_pin->chmap,
1165 per_pin->chmap_set);
1166
Anssi Hannula307229d2013-10-24 21:10:34 +03001167 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
1168 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +08001169
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001170 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001171}
1172
Wu Fengguang079d88c2010-03-08 10:44:23 +08001173/*
1174 * Unsolicited events
1175 */
1176
Takashi Iwaiefe47102013-11-07 13:38:23 +01001177static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +02001178
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001179static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001180{
1181 struct hdmi_spec *spec = codec->spec;
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001182 int pin_idx = pin_nid_to_pin_index(codec, nid);
1183
David Henningsson20ce9022013-12-04 10:19:41 +08001184 if (pin_idx < 0)
1185 return;
David Henningsson20ce9022013-12-04 10:19:41 +08001186 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
1187 snd_hda_jack_report_sync(codec);
1188}
1189
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001190static void jack_callback(struct hda_codec *codec,
1191 struct hda_jack_callback *jack)
1192{
1193 check_presence_and_report(codec, jack->tbl->nid);
1194}
1195
David Henningsson20ce9022013-12-04 10:19:41 +08001196static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
1197{
Takashi Iwai3a938972011-10-28 01:16:55 +02001198 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001199 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001200 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001201
1202 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
1203 if (!jack)
1204 return;
Takashi Iwai3a938972011-10-28 01:16:55 +02001205 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001206
Takashi Iwai4e76a882014-02-25 12:21:03 +01001207 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001208 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +08001209 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +08001210 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001211
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001212 check_presence_and_report(codec, jack->nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001213}
1214
1215static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
1216{
1217 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1218 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1219 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
1220 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
1221
Takashi Iwai4e76a882014-02-25 12:21:03 +01001222 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +02001223 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001224 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001225 tag,
1226 subtag,
1227 cp_state,
1228 cp_ready);
1229
1230 /* TODO */
1231 if (cp_state)
1232 ;
1233 if (cp_ready)
1234 ;
1235}
1236
1237
1238static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
1239{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001240 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1241 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1242
Takashi Iwai3a938972011-10-28 01:16:55 +02001243 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001244 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001245 return;
1246 }
1247
1248 if (subtag == 0)
1249 hdmi_intrinsic_event(codec, res);
1250 else
1251 hdmi_non_intrinsic_event(codec, res);
1252}
1253
Mengdong Lin58f7d282013-09-04 16:37:12 -04001254static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +08001255 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +02001256{
Mengdong Lin58f7d282013-09-04 16:37:12 -04001257 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +02001258
Wang Xingchao53b434f2013-06-18 10:41:53 +08001259 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
1260 * thus pins could only choose converter 0 for use. Make sure the
1261 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001262 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +08001263 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
1264
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001265 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +02001266 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
1267 AC_PWRST_D0);
1268 msleep(40);
1269 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
1270 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001271 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +02001272 }
David Henningsson83f26ad2013-04-10 12:26:07 +02001273}
1274
Wu Fengguang079d88c2010-03-08 10:44:23 +08001275/*
1276 * Callbacks
1277 */
1278
Takashi Iwai92f10b32010-08-03 14:21:00 +02001279/* HBR should be Non-PCM, 8 channels */
1280#define is_hbr_format(format) \
1281 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
1282
Anssi Hannula307229d2013-10-24 21:10:34 +03001283static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
1284 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001285{
Anssi Hannula307229d2013-10-24 21:10:34 +03001286 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +02001287
Stephen Warren384a48d2011-06-01 11:14:21 -06001288 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
1289 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001290 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1291
Anssi Hannula13122e62013-11-10 20:56:10 +02001292 if (pinctl < 0)
1293 return hbr ? -EINVAL : 0;
1294
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001295 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +03001296 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001297 new_pinctl |= AC_PINCTL_EPT_HBR;
1298 else
1299 new_pinctl |= AC_PINCTL_EPT_NATIVE;
1300
Takashi Iwai4e76a882014-02-25 12:21:03 +01001301 codec_dbg(codec,
1302 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001303 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001304 pinctl == new_pinctl ? "" : "new-",
1305 new_pinctl);
1306
1307 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -06001308 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001309 AC_VERB_SET_PIN_WIDGET_CONTROL,
1310 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +03001311 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001312 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001313
1314 return 0;
1315}
1316
1317static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
1318 hda_nid_t pin_nid, u32 stream_tag, int format)
1319{
1320 struct hdmi_spec *spec = codec->spec;
1321 int err;
1322
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001323 if (is_haswell_plus(codec))
Anssi Hannula307229d2013-10-24 21:10:34 +03001324 haswell_verify_D0(codec, cvt_nid, pin_nid);
1325
1326 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
1327
1328 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001329 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +03001330 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001331 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001332
Stephen Warren384a48d2011-06-01 11:14:21 -06001333 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001334 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001335}
1336
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001337static int hdmi_choose_cvt(struct hda_codec *codec,
1338 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001339{
1340 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001341 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001342 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001343 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001344
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001345 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001346
Stephen Warren384a48d2011-06-01 11:14:21 -06001347 /* Dynamically assign converter to stream */
1348 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001349 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001350
1351 /* Must not already be assigned */
1352 if (per_cvt->assigned)
1353 continue;
1354 /* Must be in pin's mux's list of converters */
1355 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1356 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1357 break;
1358 /* Not in mux list */
1359 if (mux_idx == per_pin->num_mux_nids)
1360 continue;
1361 break;
1362 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001363
Stephen Warren384a48d2011-06-01 11:14:21 -06001364 /* No free converters */
1365 if (cvt_idx == spec->num_cvts)
1366 return -ENODEV;
1367
Mengdong Lin2df67422014-03-20 13:01:06 +08001368 per_pin->mux_idx = mux_idx;
1369
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001370 if (cvt_id)
1371 *cvt_id = cvt_idx;
1372 if (mux_id)
1373 *mux_id = mux_idx;
1374
1375 return 0;
1376}
1377
Mengdong Lin2df67422014-03-20 13:01:06 +08001378/* Assure the pin select the right convetor */
1379static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1380 struct hdmi_spec_per_pin *per_pin)
1381{
1382 hda_nid_t pin_nid = per_pin->pin_nid;
1383 int mux_idx, curr;
1384
1385 mux_idx = per_pin->mux_idx;
1386 curr = snd_hda_codec_read(codec, pin_nid, 0,
1387 AC_VERB_GET_CONNECT_SEL, 0);
1388 if (curr != mux_idx)
1389 snd_hda_codec_write_cache(codec, pin_nid, 0,
1390 AC_VERB_SET_CONNECT_SEL,
1391 mux_idx);
1392}
1393
Mengdong Lin300016b2013-11-04 01:13:13 -05001394/* Intel HDMI workaround to fix audio routing issue:
1395 * For some Intel display codecs, pins share the same connection list.
1396 * So a conveter can be selected by multiple pins and playback on any of these
1397 * pins will generate sound on the external display, because audio flows from
1398 * the same converter to the display pipeline. Also muting one pin may make
1399 * other pins have no sound output.
1400 * So this function assures that an assigned converter for a pin is not selected
1401 * by any other pins.
1402 */
1403static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001404 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001405{
1406 struct hdmi_spec *spec = codec->spec;
Takashi Iwai7639a062015-03-03 10:07:24 +01001407 hda_nid_t nid;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001408 int cvt_idx, curr;
1409 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001410
Mengdong Linf82d7d12013-09-21 20:34:45 -04001411 /* configure all pins, including "no physical connection" ones */
Takashi Iwai7639a062015-03-03 10:07:24 +01001412 for_each_hda_codec_node(nid, codec) {
Mengdong Linf82d7d12013-09-21 20:34:45 -04001413 unsigned int wid_caps = get_wcaps(codec, nid);
1414 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001415
Mengdong Linf82d7d12013-09-21 20:34:45 -04001416 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001417 continue;
1418
Mengdong Linf82d7d12013-09-21 20:34:45 -04001419 if (nid == pin_nid)
1420 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001421
Mengdong Linf82d7d12013-09-21 20:34:45 -04001422 curr = snd_hda_codec_read(codec, nid, 0,
1423 AC_VERB_GET_CONNECT_SEL, 0);
1424 if (curr != mux_idx)
1425 continue;
1426
1427 /* choose an unassigned converter. The conveters in the
1428 * connection list are in the same order as in the codec.
1429 */
1430 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1431 per_cvt = get_cvt(spec, cvt_idx);
1432 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001433 codec_dbg(codec,
1434 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001435 cvt_idx, nid);
1436 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001437 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001438 cvt_idx);
1439 break;
1440 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001441 }
1442 }
1443}
1444
1445/*
1446 * HDA PCM callbacks
1447 */
1448static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1449 struct hda_codec *codec,
1450 struct snd_pcm_substream *substream)
1451{
1452 struct hdmi_spec *spec = codec->spec;
1453 struct snd_pcm_runtime *runtime = substream->runtime;
1454 int pin_idx, cvt_idx, mux_idx = 0;
1455 struct hdmi_spec_per_pin *per_pin;
1456 struct hdmi_eld *eld;
1457 struct hdmi_spec_per_cvt *per_cvt = NULL;
1458 int err;
1459
1460 /* Validate hinfo */
Takashi Iwai4e76a882014-02-25 12:21:03 +01001461 pin_idx = hinfo_to_pin_index(codec, hinfo);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001462 if (snd_BUG_ON(pin_idx < 0))
1463 return -EINVAL;
1464 per_pin = get_pin(spec, pin_idx);
1465 eld = &per_pin->sink_eld;
1466
1467 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1468 if (err < 0)
1469 return err;
1470
1471 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001472 /* Claim converter */
1473 per_cvt->assigned = 1;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001474 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001475 hinfo->nid = per_cvt->cvt_nid;
1476
Takashi Iwaibddee962013-06-18 16:14:22 +02001477 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001478 AC_VERB_SET_CONNECT_SEL,
1479 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001480
1481 /* configure unused pins to choose other converters */
Libin Yangca2e7222014-08-19 16:20:12 +08001482 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001483 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001484
Stephen Warren384a48d2011-06-01 11:14:21 -06001485 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001486
Stephen Warren2def8172011-06-01 11:14:20 -06001487 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001488 hinfo->channels_min = per_cvt->channels_min;
1489 hinfo->channels_max = per_cvt->channels_max;
1490 hinfo->rates = per_cvt->rates;
1491 hinfo->formats = per_cvt->formats;
1492 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001493
Stephen Warren384a48d2011-06-01 11:14:21 -06001494 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001495 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001496 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001497 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001498 !hinfo->rates || !hinfo->formats) {
1499 per_cvt->assigned = 0;
1500 hinfo->nid = 0;
1501 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001502 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001503 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001504 }
Stephen Warren2def8172011-06-01 11:14:20 -06001505
1506 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001507 runtime->hw.channels_min = hinfo->channels_min;
1508 runtime->hw.channels_max = hinfo->channels_max;
1509 runtime->hw.formats = hinfo->formats;
1510 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001511
1512 snd_pcm_hw_constraint_step(substream->runtime, 0,
1513 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001514 return 0;
1515}
1516
1517/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001518 * HDA/HDMI auto parsing
1519 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001520static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001521{
1522 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001523 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001524 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001525
1526 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001527 codec_warn(codec,
1528 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001529 pin_nid, get_wcaps(codec, pin_nid));
1530 return -EINVAL;
1531 }
1532
Stephen Warren384a48d2011-06-01 11:14:21 -06001533 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1534 per_pin->mux_nids,
1535 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001536
1537 return 0;
1538}
1539
Takashi Iwaie90247f2015-11-13 09:12:12 +01001540/* update per_pin ELD from the given new ELD;
1541 * setup info frame and notification accordingly
1542 */
1543static void update_eld(struct hda_codec *codec,
1544 struct hdmi_spec_per_pin *per_pin,
1545 struct hdmi_eld *eld)
1546{
1547 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
1548 bool old_eld_valid = pin_eld->eld_valid;
1549 bool eld_changed;
1550
1551 if (eld->eld_valid)
1552 snd_hdmi_show_eld(codec, &eld->info);
1553
1554 eld_changed = (pin_eld->eld_valid != eld->eld_valid);
1555 if (eld->eld_valid && pin_eld->eld_valid)
1556 if (pin_eld->eld_size != eld->eld_size ||
1557 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
1558 eld->eld_size) != 0)
1559 eld_changed = true;
1560
1561 pin_eld->eld_valid = eld->eld_valid;
1562 pin_eld->eld_size = eld->eld_size;
1563 if (eld->eld_valid)
1564 memcpy(pin_eld->eld_buffer, eld->eld_buffer, eld->eld_size);
1565 pin_eld->info = eld->info;
1566
1567 /*
1568 * Re-setup pin and infoframe. This is needed e.g. when
1569 * - sink is first plugged-in
1570 * - transcoder can change during stream playback on Haswell
1571 * and this can make HW reset converter selection on a pin.
1572 */
1573 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
1574 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
1575 intel_verify_pin_cvt_connect(codec, per_pin);
1576 intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
1577 per_pin->mux_idx);
1578 }
1579
1580 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1581 }
1582
1583 if (eld_changed)
1584 snd_ctl_notify(codec->card,
1585 SNDRV_CTL_EVENT_MASK_VALUE |
1586 SNDRV_CTL_EVENT_MASK_INFO,
1587 &per_pin->eld_ctl->id);
1588}
1589
Takashi Iwaiefe47102013-11-07 13:38:23 +01001590static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001591{
David Henningsson464837a2013-11-07 13:38:25 +01001592 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001593 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001594 struct hdmi_spec *spec = codec->spec;
1595 struct hdmi_eld *eld = &spec->temp_eld;
1596 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001597 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001598 /*
1599 * Always execute a GetPinSense verb here, even when called from
1600 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1601 * response's PD bit is not the real PD value, but indicates that
1602 * the real PD value changed. An older version of the HD-audio
1603 * specification worked this way. Hence, we just ignore the data in
1604 * the unsolicited response to avoid custom WARs.
1605 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001606 int present;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001607 bool ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001608
Takashi Iwai664c7152015-04-08 11:43:14 +02001609 snd_hda_power_up_pm(codec);
David Henningssonda4a7a32013-12-18 10:46:04 +01001610 present = snd_hda_pin_sense(codec, pin_nid);
1611
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001612 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001613 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1614 if (pin_eld->monitor_present)
1615 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1616 else
1617 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001618
Takashi Iwai4e76a882014-02-25 12:21:03 +01001619 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001620 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001621 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001622
David Henningsson4bd038f2013-02-19 16:11:25 +01001623 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001624 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001625 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001626 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001627 else {
Takashi Iwai79514d42014-06-06 18:04:34 +02001628 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001629 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001630 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001631 }
Wu Fengguang744626d2011-11-16 16:29:47 +08001632 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001633
Takashi Iwaie90247f2015-11-13 09:12:12 +01001634 if (!eld->eld_valid && repoll)
1635 schedule_delayed_work(&per_pin->work, msecs_to_jiffies(300));
1636 else
1637 update_eld(codec, per_pin, eld);
Anssi Hannula6acce402014-10-19 19:25:19 +03001638
Takashi Iwaiaff747eb2013-11-07 16:39:37 +01001639 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001640
1641 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1642 if (jack)
1643 jack->block_report = !ret;
1644
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001645 mutex_unlock(&per_pin->lock);
Takashi Iwai664c7152015-04-08 11:43:14 +02001646 snd_hda_power_down_pm(codec);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001647 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001648}
1649
Wu Fengguang744626d2011-11-16 16:29:47 +08001650static void hdmi_repoll_eld(struct work_struct *work)
1651{
1652 struct hdmi_spec_per_pin *per_pin =
1653 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1654
Wu Fengguangc6e84532011-11-18 16:59:32 -06001655 if (per_pin->repoll_count++ > 6)
1656 per_pin->repoll_count = 0;
1657
Takashi Iwaiefe47102013-11-07 13:38:23 +01001658 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1659 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001660}
1661
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001662static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1663 hda_nid_t nid);
1664
Wu Fengguang079d88c2010-03-08 10:44:23 +08001665static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1666{
1667 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001668 unsigned int caps, config;
1669 int pin_idx;
1670 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001671 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001672
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001673 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001674 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1675 return 0;
1676
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001677 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001678 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1679 return 0;
1680
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001681 if (is_haswell_plus(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001682 intel_haswell_fixup_connect_list(codec, pin_nid);
1683
Stephen Warren384a48d2011-06-01 11:14:21 -06001684 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001685 per_pin = snd_array_new(&spec->pins);
1686 if (!per_pin)
1687 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001688
1689 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001690 per_pin->non_pcm = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001691
Stephen Warren384a48d2011-06-01 11:14:21 -06001692 err = hdmi_read_pin_conn(codec, pin_idx);
1693 if (err < 0)
1694 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001695
Wu Fengguang079d88c2010-03-08 10:44:23 +08001696 spec->num_pins++;
1697
Stephen Warren384a48d2011-06-01 11:14:21 -06001698 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001699}
1700
Stephen Warren384a48d2011-06-01 11:14:21 -06001701static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001702{
1703 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001704 struct hdmi_spec_per_cvt *per_cvt;
1705 unsigned int chans;
1706 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001707
Stephen Warren384a48d2011-06-01 11:14:21 -06001708 chans = get_wcaps(codec, cvt_nid);
1709 chans = get_wcaps_channels(chans);
1710
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001711 per_cvt = snd_array_new(&spec->cvts);
1712 if (!per_cvt)
1713 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001714
1715 per_cvt->cvt_nid = cvt_nid;
1716 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001717 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001718 per_cvt->channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001719 if (chans > spec->channels_max)
1720 spec->channels_max = chans;
1721 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001722
1723 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1724 &per_cvt->rates,
1725 &per_cvt->formats,
1726 &per_cvt->maxbps);
1727 if (err < 0)
1728 return err;
1729
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001730 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1731 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1732 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001733
1734 return 0;
1735}
1736
1737static int hdmi_parse_codec(struct hda_codec *codec)
1738{
1739 hda_nid_t nid;
1740 int i, nodes;
1741
Takashi Iwai7639a062015-03-03 10:07:24 +01001742 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001743 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001744 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001745 return -EINVAL;
1746 }
1747
1748 for (i = 0; i < nodes; i++, nid++) {
1749 unsigned int caps;
1750 unsigned int type;
1751
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001752 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001753 type = get_wcaps_type(caps);
1754
1755 if (!(caps & AC_WCAP_DIGITAL))
1756 continue;
1757
1758 switch (type) {
1759 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001760 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001761 break;
1762 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001763 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001764 break;
1765 }
1766 }
1767
Wu Fengguang079d88c2010-03-08 10:44:23 +08001768 return 0;
1769}
1770
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001771/*
1772 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001773static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1774{
1775 struct hda_spdif_out *spdif;
1776 bool non_pcm;
1777
1778 mutex_lock(&codec->spdif_mutex);
1779 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1780 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1781 mutex_unlock(&codec->spdif_mutex);
1782 return non_pcm;
1783}
1784
Libin Yangddd621f2015-09-02 14:11:40 +08001785/* There is a fixed mapping between audio pin node and display port
1786 * on current Intel platforms:
1787 * Pin Widget 5 - PORT B (port = 1 in i915 driver)
1788 * Pin Widget 6 - PORT C (port = 2 in i915 driver)
1789 * Pin Widget 7 - PORT D (port = 3 in i915 driver)
1790 */
1791static int intel_pin2port(hda_nid_t pin_nid)
1792{
1793 return pin_nid - 4;
1794}
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001795
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001796/*
1797 * HDMI callbacks
1798 */
1799
1800static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1801 struct hda_codec *codec,
1802 unsigned int stream_tag,
1803 unsigned int format,
1804 struct snd_pcm_substream *substream)
1805{
Stephen Warren384a48d2011-06-01 11:14:21 -06001806 hda_nid_t cvt_nid = hinfo->nid;
1807 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001808 int pin_idx = hinfo_to_pin_index(codec, hinfo);
Takashi Iwaib0540872013-09-02 12:33:02 +02001809 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1810 hda_nid_t pin_nid = per_pin->pin_nid;
Libin Yangddd621f2015-09-02 14:11:40 +08001811 struct snd_pcm_runtime *runtime = substream->runtime;
1812 struct i915_audio_component *acomp = codec->bus->core.audio_component;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001813 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001814 int pinctl;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001815
Libin Yangca2e7222014-08-19 16:20:12 +08001816 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin2df67422014-03-20 13:01:06 +08001817 /* Verify pin:cvt selections to avoid silent audio after S3.
1818 * After S3, the audio driver restores pin:cvt selections
1819 * but this can happen before gfx is ready and such selection
1820 * is overlooked by HW. Thus multiple pins can share a same
1821 * default convertor and mute control will affect each other,
1822 * which can cause a resumed audio playback become silent
1823 * after S3.
1824 */
1825 intel_verify_pin_cvt_connect(codec, per_pin);
1826 intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
1827 }
1828
Libin Yangddd621f2015-09-02 14:11:40 +08001829 /* Call sync_audio_rate to set the N/CTS/M manually if necessary */
1830 /* Todo: add DP1.2 MST audio support later */
1831 if (acomp && acomp->ops && acomp->ops->sync_audio_rate)
1832 acomp->ops->sync_audio_rate(acomp->dev,
1833 intel_pin2port(pin_nid),
1834 runtime->rate);
1835
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001836 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001837 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001838 per_pin->channels = substream->runtime->channels;
1839 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001840
Takashi Iwaib0540872013-09-02 12:33:02 +02001841 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001842 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001843
Stephen Warren75fae112014-01-30 11:52:16 -07001844 if (spec->dyn_pin_out) {
1845 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1846 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1847 snd_hda_codec_write(codec, pin_nid, 0,
1848 AC_VERB_SET_PIN_WIDGET_CONTROL,
1849 pinctl | PIN_OUT);
1850 }
1851
Anssi Hannula307229d2013-10-24 21:10:34 +03001852 return spec->ops.setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001853}
1854
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001855static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1856 struct hda_codec *codec,
1857 struct snd_pcm_substream *substream)
1858{
1859 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1860 return 0;
1861}
1862
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001863static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1864 struct hda_codec *codec,
1865 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001866{
1867 struct hdmi_spec *spec = codec->spec;
1868 int cvt_idx, pin_idx;
1869 struct hdmi_spec_per_cvt *per_cvt;
1870 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001871 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001872
Stephen Warren384a48d2011-06-01 11:14:21 -06001873 if (hinfo->nid) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001874 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001875 if (snd_BUG_ON(cvt_idx < 0))
1876 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001877 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001878
1879 snd_BUG_ON(!per_cvt->assigned);
1880 per_cvt->assigned = 0;
1881 hinfo->nid = 0;
1882
Takashi Iwai4e76a882014-02-25 12:21:03 +01001883 pin_idx = hinfo_to_pin_index(codec, hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -06001884 if (snd_BUG_ON(pin_idx < 0))
1885 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001886 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001887
Stephen Warren75fae112014-01-30 11:52:16 -07001888 if (spec->dyn_pin_out) {
1889 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1890 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1891 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1892 AC_VERB_SET_PIN_WIDGET_CONTROL,
1893 pinctl & ~PIN_OUT);
1894 }
1895
Stephen Warren384a48d2011-06-01 11:14:21 -06001896 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001897
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001898 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001899 per_pin->chmap_set = false;
1900 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001901
1902 per_pin->setup = false;
1903 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001904 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001905 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001906
Stephen Warren384a48d2011-06-01 11:14:21 -06001907 return 0;
1908}
1909
1910static const struct hda_pcm_ops generic_ops = {
1911 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001912 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001913 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001914 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001915};
1916
Takashi Iwaid45e6882012-07-31 11:36:00 +02001917/*
1918 * ALSA API channel-map control callbacks
1919 */
1920static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
1921 struct snd_ctl_elem_info *uinfo)
1922{
1923 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1924 struct hda_codec *codec = info->private_data;
1925 struct hdmi_spec *spec = codec->spec;
1926 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1927 uinfo->count = spec->channels_max;
1928 uinfo->value.integer.min = 0;
1929 uinfo->value.integer.max = SNDRV_CHMAP_LAST;
1930 return 0;
1931}
1932
Anssi Hannula307229d2013-10-24 21:10:34 +03001933static int hdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
1934 int channels)
1935{
1936 /* If the speaker allocation matches the channel count, it is OK.*/
1937 if (cap->channels != channels)
1938 return -1;
1939
1940 /* all channels are remappable freely */
1941 return SNDRV_CTL_TLVT_CHMAP_VAR;
1942}
1943
1944static void hdmi_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
1945 unsigned int *chmap, int channels)
1946{
1947 int count = 0;
1948 int c;
1949
1950 for (c = 7; c >= 0; c--) {
1951 int spk = cap->speakers[c];
1952 if (!spk)
1953 continue;
1954
1955 chmap[count++] = spk_to_chmap(spk);
1956 }
1957
1958 WARN_ON(count != channels);
1959}
1960
Takashi Iwaid45e6882012-07-31 11:36:00 +02001961static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
1962 unsigned int size, unsigned int __user *tlv)
1963{
1964 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1965 struct hda_codec *codec = info->private_data;
1966 struct hdmi_spec *spec = codec->spec;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001967 unsigned int __user *dst;
1968 int chs, count = 0;
1969
1970 if (size < 8)
1971 return -ENOMEM;
1972 if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
1973 return -EFAULT;
1974 size -= 8;
1975 dst = tlv + 2;
Takashi Iwai498dab32012-09-10 16:08:40 +02001976 for (chs = 2; chs <= spec->channels_max; chs++) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001977 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001978 struct cea_channel_speaker_allocation *cap;
1979 cap = channel_allocations;
1980 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
1981 int chs_bytes = chs * 4;
Anssi Hannula307229d2013-10-24 21:10:34 +03001982 int type = spec->ops.chmap_cea_alloc_validate_get_type(cap, chs);
1983 unsigned int tlv_chmap[8];
1984
1985 if (type < 0)
Takashi Iwaid45e6882012-07-31 11:36:00 +02001986 continue;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001987 if (size < 8)
1988 return -ENOMEM;
Anssi Hannula307229d2013-10-24 21:10:34 +03001989 if (put_user(type, dst) ||
Takashi Iwaid45e6882012-07-31 11:36:00 +02001990 put_user(chs_bytes, dst + 1))
1991 return -EFAULT;
1992 dst += 2;
1993 size -= 8;
1994 count += 8;
1995 if (size < chs_bytes)
1996 return -ENOMEM;
1997 size -= chs_bytes;
1998 count += chs_bytes;
Anssi Hannula307229d2013-10-24 21:10:34 +03001999 spec->ops.cea_alloc_to_tlv_chmap(cap, tlv_chmap, chs);
2000 if (copy_to_user(dst, tlv_chmap, chs_bytes))
2001 return -EFAULT;
2002 dst += chs;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002003 }
2004 }
2005 if (put_user(count, tlv + 1))
2006 return -EFAULT;
2007 return 0;
2008}
2009
2010static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
2011 struct snd_ctl_elem_value *ucontrol)
2012{
2013 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
2014 struct hda_codec *codec = info->private_data;
2015 struct hdmi_spec *spec = codec->spec;
2016 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002017 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002018 int i;
2019
2020 for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
2021 ucontrol->value.integer.value[i] = per_pin->chmap[i];
2022 return 0;
2023}
2024
2025static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
2026 struct snd_ctl_elem_value *ucontrol)
2027{
2028 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
2029 struct hda_codec *codec = info->private_data;
2030 struct hdmi_spec *spec = codec->spec;
2031 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002032 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002033 unsigned int ctl_idx;
2034 struct snd_pcm_substream *substream;
2035 unsigned char chmap[8];
Anssi Hannula307229d2013-10-24 21:10:34 +03002036 int i, err, ca, prepared = 0;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002037
2038 ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
2039 substream = snd_pcm_chmap_substream(info, ctl_idx);
2040 if (!substream || !substream->runtime)
Takashi Iwai6f54c362013-01-15 14:44:41 +01002041 return 0; /* just for avoiding error from alsactl restore */
Takashi Iwaid45e6882012-07-31 11:36:00 +02002042 switch (substream->runtime->status->state) {
2043 case SNDRV_PCM_STATE_OPEN:
2044 case SNDRV_PCM_STATE_SETUP:
2045 break;
2046 case SNDRV_PCM_STATE_PREPARED:
2047 prepared = 1;
2048 break;
2049 default:
2050 return -EBUSY;
2051 }
2052 memset(chmap, 0, sizeof(chmap));
2053 for (i = 0; i < ARRAY_SIZE(chmap); i++)
2054 chmap[i] = ucontrol->value.integer.value[i];
2055 if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
2056 return 0;
2057 ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
2058 if (ca < 0)
2059 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03002060 if (spec->ops.chmap_validate) {
2061 err = spec->ops.chmap_validate(ca, ARRAY_SIZE(chmap), chmap);
2062 if (err)
2063 return err;
2064 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002065 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002066 per_pin->chmap_set = true;
2067 memcpy(per_pin->chmap, chmap, sizeof(chmap));
2068 if (prepared)
Takashi Iwaib0540872013-09-02 12:33:02 +02002069 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002070 mutex_unlock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002071
2072 return 0;
2073}
2074
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002075static int generic_hdmi_build_pcms(struct hda_codec *codec)
2076{
2077 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002078 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002079
Stephen Warren384a48d2011-06-01 11:14:21 -06002080 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2081 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002082 struct hda_pcm_stream *pstr;
2083
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002084 info = snd_hda_codec_pcm_new(codec, "HDMI %d", pin_idx);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002085 if (!info)
2086 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002087 spec->pcm_rec[pin_idx] = info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002088 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002089 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002090
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002091 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002092 pstr->substreams = 1;
2093 pstr->ops = generic_ops;
2094 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002095 }
2096
2097 return 0;
2098}
2099
David Henningsson0b6c49b2011-08-23 16:56:03 +02002100static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
2101{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002102 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002103 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002104 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2105 int pcmdev = get_pcm_rec(spec, pin_idx)->device;
Takashi Iwai909cadc2015-11-12 11:52:13 +01002106 bool phantom_jack;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002107
Takashi Iwai31ef2252011-12-01 17:41:36 +01002108 if (pcmdev > 0)
2109 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
Takashi Iwai909cadc2015-11-12 11:52:13 +01002110 phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
2111 if (phantom_jack)
David Henningsson30efd8d2013-02-22 10:16:28 +01002112 strncat(hdmi_str, " Phantom",
2113 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002114
Takashi Iwai909cadc2015-11-12 11:52:13 +01002115 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
2116 phantom_jack);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002117}
2118
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002119static int generic_hdmi_build_controls(struct hda_codec *codec)
2120{
2121 struct hdmi_spec *spec = codec->spec;
2122 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002123 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002124
Stephen Warren384a48d2011-06-01 11:14:21 -06002125 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002126 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002127
2128 err = generic_hdmi_build_jack(codec, pin_idx);
2129 if (err < 0)
2130 return err;
2131
Takashi Iwaidcda5802012-10-12 17:24:51 +02002132 err = snd_hda_create_dig_out_ctls(codec,
2133 per_pin->pin_nid,
2134 per_pin->mux_nids[0],
2135 HDA_PCM_TYPE_HDMI);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002136 if (err < 0)
2137 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002138 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002139
2140 /* add control for ELD Bytes */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002141 err = hdmi_create_eld_ctl(codec, pin_idx,
2142 get_pcm_rec(spec, pin_idx)->device);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002143
2144 if (err < 0)
2145 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01002146
Takashi Iwai82b1d732011-12-20 15:53:07 +01002147 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002148 }
2149
Takashi Iwaid45e6882012-07-31 11:36:00 +02002150 /* add channel maps */
2151 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002152 struct hda_pcm *pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002153 struct snd_pcm_chmap *chmap;
2154 struct snd_kcontrol *kctl;
2155 int i;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002156
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002157 pcm = spec->pcm_rec[pin_idx];
2158 if (!pcm || !pcm->pcm)
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002159 break;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002160 err = snd_pcm_add_chmap_ctls(pcm->pcm,
Takashi Iwaid45e6882012-07-31 11:36:00 +02002161 SNDRV_PCM_STREAM_PLAYBACK,
2162 NULL, 0, pin_idx, &chmap);
2163 if (err < 0)
2164 return err;
2165 /* override handlers */
2166 chmap->private_data = codec;
2167 kctl = chmap->kctl;
2168 for (i = 0; i < kctl->count; i++)
2169 kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
2170 kctl->info = hdmi_chmap_ctl_info;
2171 kctl->get = hdmi_chmap_ctl_get;
2172 kctl->put = hdmi_chmap_ctl_put;
2173 kctl->tlv.c = hdmi_chmap_ctl_tlv;
2174 }
2175
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002176 return 0;
2177}
2178
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002179static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2180{
2181 struct hdmi_spec *spec = codec->spec;
2182 int pin_idx;
2183
2184 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002185 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002186
2187 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002188 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002189 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002190 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002191 }
2192 return 0;
2193}
2194
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002195static int generic_hdmi_init(struct hda_codec *codec)
2196{
2197 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002198 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002199
Stephen Warren384a48d2011-06-01 11:14:21 -06002200 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002201 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002202 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002203
2204 hdmi_init_pin(codec, pin_nid);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002205 snd_hda_jack_detect_enable_callback(codec, pin_nid,
David Henningsson20ce9022013-12-04 10:19:41 +08002206 codec->jackpoll_interval > 0 ? jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002207 }
2208 return 0;
2209}
2210
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002211static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2212{
2213 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2214 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002215}
2216
2217static void hdmi_array_free(struct hdmi_spec *spec)
2218{
2219 snd_array_free(&spec->pins);
2220 snd_array_free(&spec->cvts);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002221}
2222
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002223static void generic_hdmi_free(struct hda_codec *codec)
2224{
2225 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002226 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002227
Takashi Iwai66032492015-12-01 16:49:35 +01002228 if (codec_has_acomp(codec))
David Henningsson25adc132015-08-19 10:48:58 +02002229 snd_hdac_i915_register_notifier(NULL);
2230
Stephen Warren384a48d2011-06-01 11:14:21 -06002231 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002232 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002233
Takashi Iwai2f35c632015-02-27 22:43:26 +01002234 cancel_delayed_work_sync(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002235 eld_proc_free(per_pin);
Stephen Warren384a48d2011-06-01 11:14:21 -06002236 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002237
Takashi Iwai55913112015-12-10 13:03:29 +01002238 if (spec->i915_bound)
2239 snd_hdac_i915_exit(&codec->bus->core);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002240 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002241 kfree(spec);
2242}
2243
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002244#ifdef CONFIG_PM
2245static int generic_hdmi_resume(struct hda_codec *codec)
2246{
2247 struct hdmi_spec *spec = codec->spec;
2248 int pin_idx;
2249
Pierre Ossmana2833682014-06-18 21:48:09 +02002250 codec->patch_ops.init(codec);
Takashi Iwaieeecd9d2015-02-25 15:18:50 +01002251 regcache_sync(codec->core.regmap);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002252
2253 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2254 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2255 hdmi_present_sense(per_pin, 1);
2256 }
2257 return 0;
2258}
2259#endif
2260
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002261static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002262 .init = generic_hdmi_init,
2263 .free = generic_hdmi_free,
2264 .build_pcms = generic_hdmi_build_pcms,
2265 .build_controls = generic_hdmi_build_controls,
2266 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002267#ifdef CONFIG_PM
2268 .resume = generic_hdmi_resume,
2269#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002270};
2271
Anssi Hannula307229d2013-10-24 21:10:34 +03002272static const struct hdmi_ops generic_standard_hdmi_ops = {
2273 .pin_get_eld = snd_hdmi_get_eld,
2274 .pin_get_slot_channel = hdmi_pin_get_slot_channel,
2275 .pin_set_slot_channel = hdmi_pin_set_slot_channel,
2276 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2277 .pin_hbr_setup = hdmi_pin_hbr_setup,
2278 .setup_stream = hdmi_setup_stream,
2279 .chmap_cea_alloc_validate_get_type = hdmi_chmap_cea_alloc_validate_get_type,
2280 .cea_alloc_to_tlv_chmap = hdmi_cea_alloc_to_tlv_chmap,
2281};
2282
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002283
2284static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2285 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002286{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002287 struct hdmi_spec *spec = codec->spec;
2288 hda_nid_t conns[4];
2289 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002290
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002291 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2292 if (nconns == spec->num_cvts &&
2293 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002294 return;
2295
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002296 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002297 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002298 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002299}
2300
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002301#define INTEL_VENDOR_NID 0x08
2302#define INTEL_GET_VENDOR_VERB 0xf81
2303#define INTEL_SET_VENDOR_VERB 0x781
2304#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2305#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2306
2307static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002308 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002309{
2310 unsigned int vendor_param;
2311
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002312 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2313 INTEL_GET_VENDOR_VERB, 0);
2314 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2315 return;
2316
2317 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2318 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2319 INTEL_SET_VENDOR_VERB, vendor_param);
2320 if (vendor_param == -1)
2321 return;
2322
Takashi Iwai17df3f52013-05-08 08:09:34 +02002323 if (update_tree)
2324 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002325}
2326
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002327static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2328{
2329 unsigned int vendor_param;
2330
2331 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2332 INTEL_GET_VENDOR_VERB, 0);
2333 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2334 return;
2335
2336 /* enable DP1.2 mode */
2337 vendor_param |= INTEL_EN_DP12;
Takashi Iwaia551d912015-02-26 12:34:49 +01002338 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002339 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2340 INTEL_SET_VENDOR_VERB, vendor_param);
2341}
2342
Takashi Iwai17df3f52013-05-08 08:09:34 +02002343/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2344 * Otherwise you may get severe h/w communication errors.
2345 */
2346static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2347 unsigned int power_state)
2348{
2349 if (power_state == AC_PWRST_D0) {
2350 intel_haswell_enable_all_pins(codec, false);
2351 intel_haswell_fixup_enable_dp12(codec);
2352 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002353
Takashi Iwai17df3f52013-05-08 08:09:34 +02002354 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2355 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2356}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002357
David Henningssonf0675d42015-09-03 11:51:34 +02002358static void intel_pin_eld_notify(void *audio_ptr, int port)
David Henningsson25adc132015-08-19 10:48:58 +02002359{
2360 struct hda_codec *codec = audio_ptr;
2361 int pin_nid = port + 0x04;
2362
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002363 /* skip notification during system suspend (but not in runtime PM);
2364 * the state will be updated at resume
2365 */
2366 if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
2367 return;
Takashi Iwaieb399d32015-11-27 14:53:35 +01002368 /* ditto during suspend/resume process itself */
2369 if (atomic_read(&(codec)->core.in_pm))
2370 return;
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002371
David Henningsson25adc132015-08-19 10:48:58 +02002372 check_presence_and_report(codec, pin_nid);
2373}
2374
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002375static int patch_generic_hdmi(struct hda_codec *codec)
2376{
2377 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002378
2379 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2380 if (spec == NULL)
2381 return -ENOMEM;
2382
Anssi Hannula307229d2013-10-24 21:10:34 +03002383 spec->ops = generic_standard_hdmi_ops;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002384 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002385 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002386
Takashi Iwai55913112015-12-10 13:03:29 +01002387 /* Try to bind with i915 for any Intel codecs (if not done yet) */
2388 if (!codec_has_acomp(codec) &&
2389 (codec->core.vendor_id >> 16) == 0x8086)
2390 if (!snd_hdac_i915_init(&codec->bus->core))
2391 spec->i915_bound = true;
2392
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002393 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002394 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002395 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002396 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002397
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002398 /* For Valleyview/Cherryview, only the display codec is in the display
2399 * power well and can use link_power ops to request/release the power.
2400 * For Haswell/Broadwell, the controller is also in the power well and
2401 * can cover the codec power request, and so need not set this flag.
2402 * For previous platforms, there is no such power well feature.
2403 */
Lu, Hanff9d8852015-11-19 23:25:13 +08002404 if (is_valleyview_plus(codec) || is_skylake(codec) ||
2405 is_broxton(codec))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002406 codec->core.link_power_control = 1;
2407
Takashi Iwai66032492015-12-01 16:49:35 +01002408 if (codec_has_acomp(codec)) {
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002409 codec->depop_delay = 0;
David Henningsson25adc132015-08-19 10:48:58 +02002410 spec->i915_audio_ops.audio_ptr = codec;
2411 spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
2412 snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
2413 }
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002414
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002415 if (hdmi_parse_codec(codec) < 0) {
Takashi Iwai55913112015-12-10 13:03:29 +01002416 if (spec->i915_bound)
2417 snd_hdac_i915_exit(&codec->bus->core);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002418 codec->spec = NULL;
2419 kfree(spec);
2420 return -EINVAL;
2421 }
2422 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002423 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002424 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002425 codec->dp_mst = true;
2426 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002427
Lu, Han2377c3c2015-06-09 16:50:38 +08002428 /* Enable runtime pm for HDMI audio codec of HSW/BDW/SKL/BYT/BSW */
2429 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
2430 codec->auto_runtime_pm = 1;
2431
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002432 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002433
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002434 init_channel_allocations();
2435
2436 return 0;
2437}
2438
2439/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002440 * Shared non-generic implementations
2441 */
2442
2443static int simple_playback_build_pcms(struct hda_codec *codec)
2444{
2445 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002446 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002447 unsigned int chans;
2448 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002449 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002450
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002451 per_cvt = get_cvt(spec, 0);
2452 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002453 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002454
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002455 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002456 if (!info)
2457 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002458 spec->pcm_rec[0] = info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002459 info->pcm_type = HDA_PCM_TYPE_HDMI;
2460 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2461 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002462 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002463 if (pstr->channels_max <= 2 && chans && chans <= 16)
2464 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002465
2466 return 0;
2467}
2468
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002469/* unsolicited event for jack sensing */
2470static void simple_hdmi_unsol_event(struct hda_codec *codec,
2471 unsigned int res)
2472{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002473 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002474 snd_hda_jack_report_sync(codec);
2475}
2476
2477/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2478 * as long as spec->pins[] is set correctly
2479 */
2480#define simple_hdmi_build_jack generic_hdmi_build_jack
2481
Stephen Warren3aaf8982011-06-01 11:14:19 -06002482static int simple_playback_build_controls(struct hda_codec *codec)
2483{
2484 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002485 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002486 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002487
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002488 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002489 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2490 per_cvt->cvt_nid,
2491 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002492 if (err < 0)
2493 return err;
2494 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002495}
2496
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002497static int simple_playback_init(struct hda_codec *codec)
2498{
2499 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002500 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2501 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002502
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002503 snd_hda_codec_write(codec, pin, 0,
2504 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2505 /* some codecs require to unmute the pin */
2506 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2507 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2508 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002509 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002510 return 0;
2511}
2512
Stephen Warren3aaf8982011-06-01 11:14:19 -06002513static void simple_playback_free(struct hda_codec *codec)
2514{
2515 struct hdmi_spec *spec = codec->spec;
2516
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002517 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002518 kfree(spec);
2519}
2520
2521/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002522 * Nvidia specific implementations
2523 */
2524
2525#define Nv_VERB_SET_Channel_Allocation 0xF79
2526#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2527#define Nv_VERB_SET_Audio_Protection_On 0xF98
2528#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2529
2530#define nvhdmi_master_con_nid_7x 0x04
2531#define nvhdmi_master_pin_nid_7x 0x05
2532
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002533static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002534 /*front, rear, clfe, rear_surr */
2535 0x6, 0x8, 0xa, 0xc,
2536};
2537
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002538static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2539 /* set audio protect on */
2540 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2541 /* enable digital output on pin widget */
2542 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2543 {} /* terminator */
2544};
2545
2546static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002547 /* set audio protect on */
2548 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2549 /* enable digital output on pin widget */
2550 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2551 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2552 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2553 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2554 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2555 {} /* terminator */
2556};
2557
2558#ifdef LIMITED_RATE_FMT_SUPPORT
2559/* support only the safe format and rate */
2560#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2561#define SUPPORTED_MAXBPS 16
2562#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2563#else
2564/* support all rates and formats */
2565#define SUPPORTED_RATES \
2566 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2567 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2568 SNDRV_PCM_RATE_192000)
2569#define SUPPORTED_MAXBPS 24
2570#define SUPPORTED_FORMATS \
2571 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2572#endif
2573
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002574static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002575{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002576 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2577 return 0;
2578}
2579
2580static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2581{
2582 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002583 return 0;
2584}
2585
Nitin Daga393004b2011-01-10 21:49:31 +05302586static unsigned int channels_2_6_8[] = {
2587 2, 6, 8
2588};
2589
2590static unsigned int channels_2_8[] = {
2591 2, 8
2592};
2593
2594static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2595 .count = ARRAY_SIZE(channels_2_6_8),
2596 .list = channels_2_6_8,
2597 .mask = 0,
2598};
2599
2600static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2601 .count = ARRAY_SIZE(channels_2_8),
2602 .list = channels_2_8,
2603 .mask = 0,
2604};
2605
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002606static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2607 struct hda_codec *codec,
2608 struct snd_pcm_substream *substream)
2609{
2610 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302611 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2612
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002613 switch (codec->preset->vendor_id) {
Nitin Daga393004b2011-01-10 21:49:31 +05302614 case 0x10de0002:
2615 case 0x10de0003:
2616 case 0x10de0005:
2617 case 0x10de0006:
2618 hw_constraints_channels = &hw_constraints_2_8_channels;
2619 break;
2620 case 0x10de0007:
2621 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2622 break;
2623 default:
2624 break;
2625 }
2626
2627 if (hw_constraints_channels != NULL) {
2628 snd_pcm_hw_constraint_list(substream->runtime, 0,
2629 SNDRV_PCM_HW_PARAM_CHANNELS,
2630 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002631 } else {
2632 snd_pcm_hw_constraint_step(substream->runtime, 0,
2633 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302634 }
2635
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002636 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2637}
2638
2639static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2640 struct hda_codec *codec,
2641 struct snd_pcm_substream *substream)
2642{
2643 struct hdmi_spec *spec = codec->spec;
2644 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2645}
2646
2647static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2648 struct hda_codec *codec,
2649 unsigned int stream_tag,
2650 unsigned int format,
2651 struct snd_pcm_substream *substream)
2652{
2653 struct hdmi_spec *spec = codec->spec;
2654 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2655 stream_tag, format, substream);
2656}
2657
Takashi Iwaid0b12522012-06-15 14:34:42 +02002658static const struct hda_pcm_stream simple_pcm_playback = {
2659 .substreams = 1,
2660 .channels_min = 2,
2661 .channels_max = 2,
2662 .ops = {
2663 .open = simple_playback_pcm_open,
2664 .close = simple_playback_pcm_close,
2665 .prepare = simple_playback_pcm_prepare
2666 },
2667};
2668
2669static const struct hda_codec_ops simple_hdmi_patch_ops = {
2670 .build_controls = simple_playback_build_controls,
2671 .build_pcms = simple_playback_build_pcms,
2672 .init = simple_playback_init,
2673 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002674 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002675};
2676
2677static int patch_simple_hdmi(struct hda_codec *codec,
2678 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2679{
2680 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002681 struct hdmi_spec_per_cvt *per_cvt;
2682 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002683
2684 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2685 if (!spec)
2686 return -ENOMEM;
2687
2688 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002689 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002690
2691 spec->multiout.num_dacs = 0; /* no analog */
2692 spec->multiout.max_channels = 2;
2693 spec->multiout.dig_out_nid = cvt_nid;
2694 spec->num_cvts = 1;
2695 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002696 per_pin = snd_array_new(&spec->pins);
2697 per_cvt = snd_array_new(&spec->cvts);
2698 if (!per_pin || !per_cvt) {
2699 simple_playback_free(codec);
2700 return -ENOMEM;
2701 }
2702 per_cvt->cvt_nid = cvt_nid;
2703 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002704 spec->pcm_playback = simple_pcm_playback;
2705
2706 codec->patch_ops = simple_hdmi_patch_ops;
2707
2708 return 0;
2709}
2710
Aaron Plattner1f348522011-04-06 17:19:04 -07002711static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2712 int channels)
2713{
2714 unsigned int chanmask;
2715 int chan = channels ? (channels - 1) : 1;
2716
2717 switch (channels) {
2718 default:
2719 case 0:
2720 case 2:
2721 chanmask = 0x00;
2722 break;
2723 case 4:
2724 chanmask = 0x08;
2725 break;
2726 case 6:
2727 chanmask = 0x0b;
2728 break;
2729 case 8:
2730 chanmask = 0x13;
2731 break;
2732 }
2733
2734 /* Set the audio infoframe channel allocation and checksum fields. The
2735 * channel count is computed implicitly by the hardware. */
2736 snd_hda_codec_write(codec, 0x1, 0,
2737 Nv_VERB_SET_Channel_Allocation, chanmask);
2738
2739 snd_hda_codec_write(codec, 0x1, 0,
2740 Nv_VERB_SET_Info_Frame_Checksum,
2741 (0x71 - chan - chanmask));
2742}
2743
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002744static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2745 struct hda_codec *codec,
2746 struct snd_pcm_substream *substream)
2747{
2748 struct hdmi_spec *spec = codec->spec;
2749 int i;
2750
2751 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2752 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2753 for (i = 0; i < 4; i++) {
2754 /* set the stream id */
2755 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2756 AC_VERB_SET_CHANNEL_STREAMID, 0);
2757 /* set the stream format */
2758 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2759 AC_VERB_SET_STREAM_FORMAT, 0);
2760 }
2761
Aaron Plattner1f348522011-04-06 17:19:04 -07002762 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2763 * streams are disabled. */
2764 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2765
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002766 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2767}
2768
2769static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2770 struct hda_codec *codec,
2771 unsigned int stream_tag,
2772 unsigned int format,
2773 struct snd_pcm_substream *substream)
2774{
2775 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002776 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002777 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06002778 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002779 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002780 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002781
2782 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002783 per_cvt = get_cvt(spec, 0);
2784 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002785
2786 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002787
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002788 dataDCC2 = 0x2;
2789
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002790 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06002791 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002792 snd_hda_codec_write(codec,
2793 nvhdmi_master_con_nid_7x,
2794 0,
2795 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002796 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002797
2798 /* set the stream id */
2799 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2800 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2801
2802 /* set the stream format */
2803 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2804 AC_VERB_SET_STREAM_FORMAT, format);
2805
2806 /* turn on again (if needed) */
2807 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06002808 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002809 snd_hda_codec_write(codec,
2810 nvhdmi_master_con_nid_7x,
2811 0,
2812 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002813 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002814 snd_hda_codec_write(codec,
2815 nvhdmi_master_con_nid_7x,
2816 0,
2817 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2818 }
2819
2820 for (i = 0; i < 4; i++) {
2821 if (chs == 2)
2822 channel_id = 0;
2823 else
2824 channel_id = i * 2;
2825
2826 /* turn off SPDIF once;
2827 *otherwise the IEC958 bits won't be updated
2828 */
2829 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002830 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002831 snd_hda_codec_write(codec,
2832 nvhdmi_con_nids_7x[i],
2833 0,
2834 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002835 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002836 /* set the stream id */
2837 snd_hda_codec_write(codec,
2838 nvhdmi_con_nids_7x[i],
2839 0,
2840 AC_VERB_SET_CHANNEL_STREAMID,
2841 (stream_tag << 4) | channel_id);
2842 /* set the stream format */
2843 snd_hda_codec_write(codec,
2844 nvhdmi_con_nids_7x[i],
2845 0,
2846 AC_VERB_SET_STREAM_FORMAT,
2847 format);
2848 /* turn on again (if needed) */
2849 /* enable and set the channel status audio/data flag */
2850 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002851 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002852 snd_hda_codec_write(codec,
2853 nvhdmi_con_nids_7x[i],
2854 0,
2855 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002856 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002857 snd_hda_codec_write(codec,
2858 nvhdmi_con_nids_7x[i],
2859 0,
2860 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2861 }
2862 }
2863
Aaron Plattner1f348522011-04-06 17:19:04 -07002864 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002865
2866 mutex_unlock(&codec->spdif_mutex);
2867 return 0;
2868}
2869
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002870static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002871 .substreams = 1,
2872 .channels_min = 2,
2873 .channels_max = 8,
2874 .nid = nvhdmi_master_con_nid_7x,
2875 .rates = SUPPORTED_RATES,
2876 .maxbps = SUPPORTED_MAXBPS,
2877 .formats = SUPPORTED_FORMATS,
2878 .ops = {
2879 .open = simple_playback_pcm_open,
2880 .close = nvhdmi_8ch_7x_pcm_close,
2881 .prepare = nvhdmi_8ch_7x_pcm_prepare
2882 },
2883};
2884
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002885static int patch_nvhdmi_2ch(struct hda_codec *codec)
2886{
2887 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002888 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2889 nvhdmi_master_pin_nid_7x);
2890 if (err < 0)
2891 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002892
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002893 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002894 /* override the PCM rates, etc, as the codec doesn't give full list */
2895 spec = codec->spec;
2896 spec->pcm_playback.rates = SUPPORTED_RATES;
2897 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2898 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002899 return 0;
2900}
2901
Takashi Iwai53775b02012-08-01 12:17:41 +02002902static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2903{
2904 struct hdmi_spec *spec = codec->spec;
2905 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002906 if (!err) {
2907 struct hda_pcm *info = get_pcm_rec(spec, 0);
2908 info->own_chmap = true;
2909 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002910 return err;
2911}
2912
2913static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2914{
2915 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002916 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002917 struct snd_pcm_chmap *chmap;
2918 int err;
2919
2920 err = simple_playback_build_controls(codec);
2921 if (err < 0)
2922 return err;
2923
2924 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002925 info = get_pcm_rec(spec, 0);
2926 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002927 SNDRV_PCM_STREAM_PLAYBACK,
2928 snd_pcm_alt_chmaps, 8, 0, &chmap);
2929 if (err < 0)
2930 return err;
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002931 switch (codec->preset->vendor_id) {
Takashi Iwai53775b02012-08-01 12:17:41 +02002932 case 0x10de0002:
2933 case 0x10de0003:
2934 case 0x10de0005:
2935 case 0x10de0006:
2936 chmap->channel_mask = (1U << 2) | (1U << 8);
2937 break;
2938 case 0x10de0007:
2939 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2940 }
2941 return 0;
2942}
2943
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002944static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2945{
2946 struct hdmi_spec *spec;
2947 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002948 if (err < 0)
2949 return err;
2950 spec = codec->spec;
2951 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002952 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002953 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002954 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2955 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002956
2957 /* Initialize the audio infoframe channel mask and checksum to something
2958 * valid */
2959 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2960
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002961 return 0;
2962}
2963
2964/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002965 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2966 * - 0x10de0015
2967 * - 0x10de0040
2968 */
2969static int nvhdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
2970 int channels)
2971{
2972 if (cap->ca_index == 0x00 && channels == 2)
2973 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2974
2975 return hdmi_chmap_cea_alloc_validate_get_type(cap, channels);
2976}
2977
2978static int nvhdmi_chmap_validate(int ca, int chs, unsigned char *map)
2979{
2980 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2981 return -EINVAL;
2982
2983 return 0;
2984}
2985
2986static int patch_nvhdmi(struct hda_codec *codec)
2987{
2988 struct hdmi_spec *spec;
2989 int err;
2990
2991 err = patch_generic_hdmi(codec);
2992 if (err)
2993 return err;
2994
2995 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07002996 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02002997
2998 spec->ops.chmap_cea_alloc_validate_get_type =
2999 nvhdmi_chmap_cea_alloc_validate_get_type;
3000 spec->ops.chmap_validate = nvhdmi_chmap_validate;
3001
3002 return 0;
3003}
3004
3005/*
Thierry Reding26e9a962015-05-05 14:56:20 +02003006 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
3007 * accessed using vendor-defined verbs. These registers can be used for
3008 * interoperability between the HDA and HDMI drivers.
3009 */
3010
3011/* Audio Function Group node */
3012#define NVIDIA_AFG_NID 0x01
3013
3014/*
3015 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
3016 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
3017 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
3018 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
3019 * additional bit (at position 30) to signal the validity of the format.
3020 *
3021 * | 31 | 30 | 29 16 | 15 0 |
3022 * +---------+-------+--------+--------+
3023 * | TRIGGER | VALID | UNUSED | FORMAT |
3024 * +-----------------------------------|
3025 *
3026 * Note that for the trigger bit to take effect it needs to change value
3027 * (i.e. it needs to be toggled).
3028 */
3029#define NVIDIA_GET_SCRATCH0 0xfa6
3030#define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
3031#define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
3032#define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
3033#define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
3034#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
3035#define NVIDIA_SCRATCH_VALID (1 << 6)
3036
3037#define NVIDIA_GET_SCRATCH1 0xfab
3038#define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
3039#define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
3040#define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
3041#define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
3042
3043/*
3044 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
3045 * the format is invalidated so that the HDMI codec can be disabled.
3046 */
3047static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
3048{
3049 unsigned int value;
3050
3051 /* bits [31:30] contain the trigger and valid bits */
3052 value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
3053 NVIDIA_GET_SCRATCH0, 0);
3054 value = (value >> 24) & 0xff;
3055
3056 /* bits [15:0] are used to store the HDA format */
3057 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3058 NVIDIA_SET_SCRATCH0_BYTE0,
3059 (format >> 0) & 0xff);
3060 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3061 NVIDIA_SET_SCRATCH0_BYTE1,
3062 (format >> 8) & 0xff);
3063
3064 /* bits [16:24] are unused */
3065 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3066 NVIDIA_SET_SCRATCH0_BYTE2, 0);
3067
3068 /*
3069 * Bit 30 signals that the data is valid and hence that HDMI audio can
3070 * be enabled.
3071 */
3072 if (format == 0)
3073 value &= ~NVIDIA_SCRATCH_VALID;
3074 else
3075 value |= NVIDIA_SCRATCH_VALID;
3076
3077 /*
3078 * Whenever the trigger bit is toggled, an interrupt is raised in the
3079 * HDMI codec. The HDMI driver will use that as trigger to update its
3080 * configuration.
3081 */
3082 value ^= NVIDIA_SCRATCH_TRIGGER;
3083
3084 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3085 NVIDIA_SET_SCRATCH0_BYTE3, value);
3086}
3087
3088static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
3089 struct hda_codec *codec,
3090 unsigned int stream_tag,
3091 unsigned int format,
3092 struct snd_pcm_substream *substream)
3093{
3094 int err;
3095
3096 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
3097 format, substream);
3098 if (err < 0)
3099 return err;
3100
3101 /* notify the HDMI codec of the format change */
3102 tegra_hdmi_set_format(codec, format);
3103
3104 return 0;
3105}
3106
3107static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
3108 struct hda_codec *codec,
3109 struct snd_pcm_substream *substream)
3110{
3111 /* invalidate the format in the HDMI codec */
3112 tegra_hdmi_set_format(codec, 0);
3113
3114 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3115}
3116
3117static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3118{
3119 struct hdmi_spec *spec = codec->spec;
3120 unsigned int i;
3121
3122 for (i = 0; i < spec->num_pins; i++) {
3123 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3124
3125 if (pcm->pcm_type == type)
3126 return pcm;
3127 }
3128
3129 return NULL;
3130}
3131
3132static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3133{
3134 struct hda_pcm_stream *stream;
3135 struct hda_pcm *pcm;
3136 int err;
3137
3138 err = generic_hdmi_build_pcms(codec);
3139 if (err < 0)
3140 return err;
3141
3142 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
3143 if (!pcm)
3144 return -ENODEV;
3145
3146 /*
3147 * Override ->prepare() and ->cleanup() operations to notify the HDMI
3148 * codec about format changes.
3149 */
3150 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
3151 stream->ops.prepare = tegra_hdmi_pcm_prepare;
3152 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
3153
3154 return 0;
3155}
3156
3157static int patch_tegra_hdmi(struct hda_codec *codec)
3158{
3159 int err;
3160
3161 err = patch_generic_hdmi(codec);
3162 if (err)
3163 return err;
3164
3165 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
3166
3167 return 0;
3168}
3169
3170/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03003171 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003172 */
3173
Anssi Hannula5a6135842013-10-24 21:10:35 +03003174#define is_amdhdmi_rev3_or_later(codec) \
Takashi Iwai7639a062015-03-03 10:07:24 +01003175 ((codec)->core.vendor_id == 0x1002aa01 && \
3176 ((codec)->core.revision_id & 0xff00) >= 0x0300)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003177#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003178
Anssi Hannula5a6135842013-10-24 21:10:35 +03003179/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
3180#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
3181#define ATI_VERB_SET_DOWNMIX_INFO 0x772
3182#define ATI_VERB_SET_MULTICHANNEL_01 0x777
3183#define ATI_VERB_SET_MULTICHANNEL_23 0x778
3184#define ATI_VERB_SET_MULTICHANNEL_45 0x779
3185#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003186#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003187#define ATI_VERB_SET_MULTICHANNEL_1 0x785
3188#define ATI_VERB_SET_MULTICHANNEL_3 0x786
3189#define ATI_VERB_SET_MULTICHANNEL_5 0x787
3190#define ATI_VERB_SET_MULTICHANNEL_7 0x788
3191#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
3192#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
3193#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
3194#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
3195#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
3196#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
3197#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003198#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003199#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
3200#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
3201#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
3202#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
3203#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
3204
Anssi Hannula84d69e72013-10-24 21:10:38 +03003205/* AMD specific HDA cvt verbs */
3206#define ATI_VERB_SET_RAMP_RATE 0x770
3207#define ATI_VERB_GET_RAMP_RATE 0xf70
3208
Anssi Hannula5a6135842013-10-24 21:10:35 +03003209#define ATI_OUT_ENABLE 0x1
3210
3211#define ATI_MULTICHANNEL_MODE_PAIRED 0
3212#define ATI_MULTICHANNEL_MODE_SINGLE 1
3213
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003214#define ATI_HBR_CAPABLE 0x01
3215#define ATI_HBR_ENABLE 0x10
3216
Anssi Hannula89250f82013-10-24 21:10:36 +03003217static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
3218 unsigned char *buf, int *eld_size)
3219{
3220 /* call hda_eld.c ATI/AMD-specific function */
3221 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
3222 is_amdhdmi_rev3_or_later(codec));
3223}
3224
Anssi Hannula5a6135842013-10-24 21:10:35 +03003225static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
3226 int active_channels, int conn_type)
3227{
3228 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
3229}
3230
3231static int atihdmi_paired_swap_fc_lfe(int pos)
3232{
3233 /*
3234 * ATI/AMD have automatic FC/LFE swap built-in
3235 * when in pairwise mapping mode.
3236 */
3237
3238 switch (pos) {
3239 /* see channel_allocations[].speakers[] */
3240 case 2: return 3;
3241 case 3: return 2;
3242 default: break;
3243 }
3244
3245 return pos;
3246}
3247
3248static int atihdmi_paired_chmap_validate(int ca, int chs, unsigned char *map)
3249{
3250 struct cea_channel_speaker_allocation *cap;
3251 int i, j;
3252
3253 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3254
3255 cap = &channel_allocations[get_channel_allocation_order(ca)];
3256 for (i = 0; i < chs; ++i) {
3257 int mask = to_spk_mask(map[i]);
3258 bool ok = false;
3259 bool companion_ok = false;
3260
3261 if (!mask)
3262 continue;
3263
3264 for (j = 0 + i % 2; j < 8; j += 2) {
3265 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3266 if (cap->speakers[chan_idx] == mask) {
3267 /* channel is in a supported position */
3268 ok = true;
3269
3270 if (i % 2 == 0 && i + 1 < chs) {
3271 /* even channel, check the odd companion */
3272 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3273 int comp_mask_req = to_spk_mask(map[i+1]);
3274 int comp_mask_act = cap->speakers[comp_chan_idx];
3275
3276 if (comp_mask_req == comp_mask_act)
3277 companion_ok = true;
3278 else
3279 return -EINVAL;
3280 }
3281 break;
3282 }
3283 }
3284
3285 if (!ok)
3286 return -EINVAL;
3287
3288 if (companion_ok)
3289 i++; /* companion channel already checked */
3290 }
3291
3292 return 0;
3293}
3294
3295static int atihdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3296 int hdmi_slot, int stream_channel)
3297{
3298 int verb;
3299 int ati_channel_setup = 0;
3300
3301 if (hdmi_slot > 7)
3302 return -EINVAL;
3303
3304 if (!has_amd_full_remap_support(codec)) {
3305 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3306
3307 /* In case this is an odd slot but without stream channel, do not
3308 * disable the slot since the corresponding even slot could have a
3309 * channel. In case neither have a channel, the slot pair will be
3310 * disabled when this function is called for the even slot. */
3311 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3312 return 0;
3313
3314 hdmi_slot -= hdmi_slot % 2;
3315
3316 if (stream_channel != 0xf)
3317 stream_channel -= stream_channel % 2;
3318 }
3319
3320 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3321
3322 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3323
3324 if (stream_channel != 0xf)
3325 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3326
3327 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3328}
3329
3330static int atihdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3331 int asp_slot)
3332{
3333 bool was_odd = false;
3334 int ati_asp_slot = asp_slot;
3335 int verb;
3336 int ati_channel_setup;
3337
3338 if (asp_slot > 7)
3339 return -EINVAL;
3340
3341 if (!has_amd_full_remap_support(codec)) {
3342 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3343 if (ati_asp_slot % 2 != 0) {
3344 ati_asp_slot -= 1;
3345 was_odd = true;
3346 }
3347 }
3348
3349 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3350
3351 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3352
3353 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3354 return 0xf;
3355
3356 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3357}
3358
3359static int atihdmi_paired_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
3360 int channels)
3361{
3362 int c;
3363
3364 /*
3365 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3366 * we need to take that into account (a single channel may take 2
3367 * channel slots if we need to carry a silent channel next to it).
3368 * On Rev3+ AMD codecs this function is not used.
3369 */
3370 int chanpairs = 0;
3371
3372 /* We only produce even-numbered channel count TLVs */
3373 if ((channels % 2) != 0)
3374 return -1;
3375
3376 for (c = 0; c < 7; c += 2) {
3377 if (cap->speakers[c] || cap->speakers[c+1])
3378 chanpairs++;
3379 }
3380
3381 if (chanpairs * 2 != channels)
3382 return -1;
3383
3384 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3385}
3386
3387static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
3388 unsigned int *chmap, int channels)
3389{
3390 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3391 int count = 0;
3392 int c;
3393
3394 for (c = 7; c >= 0; c--) {
3395 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3396 int spk = cap->speakers[chan];
3397 if (!spk) {
3398 /* add N/A channel if the companion channel is occupied */
3399 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3400 chmap[count++] = SNDRV_CHMAP_NA;
3401
3402 continue;
3403 }
3404
3405 chmap[count++] = spk_to_chmap(spk);
3406 }
3407
3408 WARN_ON(count != channels);
3409}
3410
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003411static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3412 bool hbr)
3413{
3414 int hbr_ctl, hbr_ctl_new;
3415
3416 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003417 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003418 if (hbr)
3419 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3420 else
3421 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3422
Takashi Iwai4e76a882014-02-25 12:21:03 +01003423 codec_dbg(codec,
3424 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003425 pin_nid,
3426 hbr_ctl == hbr_ctl_new ? "" : "new-",
3427 hbr_ctl_new);
3428
3429 if (hbr_ctl != hbr_ctl_new)
3430 snd_hda_codec_write(codec, pin_nid, 0,
3431 ATI_VERB_SET_HBR_CONTROL,
3432 hbr_ctl_new);
3433
3434 } else if (hbr)
3435 return -EINVAL;
3436
3437 return 0;
3438}
3439
Anssi Hannula84d69e72013-10-24 21:10:38 +03003440static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3441 hda_nid_t pin_nid, u32 stream_tag, int format)
3442{
3443
3444 if (is_amdhdmi_rev3_or_later(codec)) {
3445 int ramp_rate = 180; /* default as per AMD spec */
3446 /* disable ramp-up/down for non-pcm as per AMD spec */
3447 if (format & AC_FMT_TYPE_NON_PCM)
3448 ramp_rate = 0;
3449
3450 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3451 }
3452
3453 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3454}
3455
3456
Anssi Hannula5a6135842013-10-24 21:10:35 +03003457static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003458{
3459 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003460 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003461
Anssi Hannula5a6135842013-10-24 21:10:35 +03003462 err = generic_hdmi_init(codec);
3463
3464 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003465 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003466
3467 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3468 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3469
3470 /* make sure downmix information in infoframe is zero */
3471 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3472
3473 /* enable channel-wise remap mode if supported */
3474 if (has_amd_full_remap_support(codec))
3475 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3476 ATI_VERB_SET_MULTICHANNEL_MODE,
3477 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003478 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003479
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003480 return 0;
3481}
3482
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003483static int patch_atihdmi(struct hda_codec *codec)
3484{
3485 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003486 struct hdmi_spec_per_cvt *per_cvt;
3487 int err, cvt_idx;
3488
3489 err = patch_generic_hdmi(codec);
3490
3491 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003492 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003493
3494 codec->patch_ops.init = atihdmi_init;
3495
Takashi Iwaid0b12522012-06-15 14:34:42 +02003496 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003497
Anssi Hannula89250f82013-10-24 21:10:36 +03003498 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003499 spec->ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3500 spec->ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3501 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003502 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003503 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003504
3505 if (!has_amd_full_remap_support(codec)) {
3506 /* override to ATI/AMD-specific versions with pairwise mapping */
3507 spec->ops.chmap_cea_alloc_validate_get_type =
3508 atihdmi_paired_chmap_cea_alloc_validate_get_type;
3509 spec->ops.cea_alloc_to_tlv_chmap = atihdmi_paired_cea_alloc_to_tlv_chmap;
3510 spec->ops.chmap_validate = atihdmi_paired_chmap_validate;
3511 }
3512
3513 /* ATI/AMD converters do not advertise all of their capabilities */
3514 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3515 per_cvt = get_cvt(spec, cvt_idx);
3516 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3517 per_cvt->rates |= SUPPORTED_RATES;
3518 per_cvt->formats |= SUPPORTED_FORMATS;
3519 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3520 }
3521
3522 spec->channels_max = max(spec->channels_max, 8u);
3523
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003524 return 0;
3525}
3526
Annie Liu3de5ff82012-06-08 19:18:42 +08003527/* VIA HDMI Implementation */
3528#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3529#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3530
Annie Liu3de5ff82012-06-08 19:18:42 +08003531static int patch_via_hdmi(struct hda_codec *codec)
3532{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003533 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003534}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003535
3536/*
3537 * patch entries
3538 */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003539static const struct hda_device_id snd_hda_id_hdmi[] = {
3540HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI", patch_atihdmi),
3541HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI", patch_atihdmi),
3542HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI", patch_atihdmi),
3543HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI", patch_atihdmi),
3544HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI", patch_generic_hdmi),
3545HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI", patch_generic_hdmi),
3546HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI", patch_generic_hdmi),
3547HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3548HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3549HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3550HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3551HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI", patch_nvhdmi_8ch_7x),
3552HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP", patch_nvhdmi),
3553HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP", patch_nvhdmi),
3554HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI", patch_nvhdmi),
3555HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP", patch_nvhdmi),
3556HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP", patch_nvhdmi),
3557HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP", patch_nvhdmi),
3558HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP", patch_nvhdmi),
3559HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP", patch_nvhdmi),
3560HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP", patch_nvhdmi),
3561HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP", patch_nvhdmi),
3562HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP", patch_nvhdmi),
Richard Samsonc8900a02011-03-03 12:46:13 +01003563/* 17 is known to be absent */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003564HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP", patch_nvhdmi),
3565HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP", patch_nvhdmi),
3566HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP", patch_nvhdmi),
3567HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP", patch_nvhdmi),
3568HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP", patch_nvhdmi),
3569HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI", patch_tegra_hdmi),
3570HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI", patch_tegra_hdmi),
3571HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI", patch_tegra_hdmi),
3572HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP", patch_tegra_hdmi),
3573HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP", patch_nvhdmi),
3574HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP", patch_nvhdmi),
3575HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP", patch_nvhdmi),
3576HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP", patch_nvhdmi),
3577HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP", patch_nvhdmi),
3578HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP", patch_nvhdmi),
3579HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP", patch_nvhdmi),
3580HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI", patch_nvhdmi_2ch),
3581HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP", patch_nvhdmi),
3582HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP", patch_nvhdmi),
3583HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP", patch_nvhdmi),
3584HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP", patch_nvhdmi),
3585HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI", patch_nvhdmi_2ch),
3586HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP", patch_via_hdmi),
3587HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP", patch_via_hdmi),
3588HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP", patch_generic_hdmi),
3589HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP", patch_generic_hdmi),
3590HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI", patch_generic_hdmi),
3591HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI", patch_generic_hdmi),
3592HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI", patch_generic_hdmi),
3593HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI", patch_generic_hdmi),
3594HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI", patch_generic_hdmi),
3595HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI", patch_generic_hdmi),
3596HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_generic_hdmi),
3597HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI", patch_generic_hdmi),
3598HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI", patch_generic_hdmi),
3599HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI", patch_generic_hdmi),
3600HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI", patch_generic_hdmi),
3601HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI", patch_generic_hdmi),
3602HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI", patch_generic_hdmi),
3603HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI", patch_generic_hdmi),
3604HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI", patch_generic_hdmi),
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003605/* special ID for generic HDMI */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003606HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003607{} /* terminator */
3608};
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003609MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003610
3611MODULE_LICENSE("GPL");
3612MODULE_DESCRIPTION("HDMI HD-audio codec");
3613MODULE_ALIAS("snd-hda-codec-intelhdmi");
3614MODULE_ALIAS("snd-hda-codec-nvhdmi");
3615MODULE_ALIAS("snd-hda-codec-atihdmi");
3616
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003617static struct hda_codec_driver hdmi_driver = {
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003618 .id = snd_hda_id_hdmi,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003619};
3620
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003621module_hda_codec_driver(hdmi_driver);