blob: a33974254d8cddb36ee6538bc1eec767c0ce756d [file] [log] [blame]
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +02001/*
2 * Device Tree file for Marvell Armada XP evaluation board
3 * (DB-78460-BP)
4 *
Thomas Petazzoni82066bd2014-03-04 17:37:00 +01005 * Copyright (C) 2012-2014 Marvell
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +02006 *
7 * Lior Amsalem <alior@marvell.com>
8 * Gregory CLEMENT <gregory.clement@free-electrons.com>
9 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
10 *
Gregory CLEMENTd5272ed2015-01-26 15:16:01 +010011 * This file is dual-licensed: you can use it either under the terms
12 * of the GPL or the X11 license, at your option. Note that this dual
13 * licensing only applies to this file, and not this project as a
14 * whole.
15 *
16 * a) This file is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of the
19 * License, or (at your option) any later version.
20 *
Alexandre Belloni24f0b6f2016-12-27 22:36:42 +010021 * This file is distributed in the hope that it will be useful,
Gregory CLEMENTd5272ed2015-01-26 15:16:01 +010022 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
Alexandre Belloni24f0b6f2016-12-27 22:36:42 +010026 * Or, alternatively,
Gregory CLEMENTd5272ed2015-01-26 15:16:01 +010027 *
28 * b) Permission is hereby granted, free of charge, to any person
29 * obtaining a copy of this software and associated documentation
30 * files (the "Software"), to deal in the Software without
Alexandre Belloni24f0b6f2016-12-27 22:36:42 +010031 * restriction, including without limitation the rights to use,
Gregory CLEMENTd5272ed2015-01-26 15:16:01 +010032 * copy, modify, merge, publish, distribute, sublicense, and/or
33 * sell copies of the Software, and to permit persons to whom the
34 * Software is furnished to do so, subject to the following
35 * conditions:
36 *
37 * The above copyright notice and this permission notice shall be
38 * included in all copies or substantial portions of the Software.
39 *
Alexandre Belloni24f0b6f2016-12-27 22:36:42 +010040 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
Gregory CLEMENTd5272ed2015-01-26 15:16:01 +010041 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
42 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
43 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
Alexandre Belloni24f0b6f2016-12-27 22:36:42 +010044 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
Gregory CLEMENTd5272ed2015-01-26 15:16:01 +010045 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
46 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
47 * OTHER DEALINGS IN THE SOFTWARE.
Thomas Petazzoni82066bd2014-03-04 17:37:00 +010048 *
49 * Note: this Device Tree assumes that the bootloader has remapped the
50 * internal registers to 0xf1000000 (instead of the default
51 * 0xd0000000). The 0xf1000000 is the default used by the recent,
52 * DT-capable, U-Boot bootloaders provided by Marvell. Some earlier
53 * boards were delivered with an older version of the bootloader that
54 * left internal registers mapped at 0xd0000000. If you are in this
55 * situation, you should either update your bootloader (preferred
56 * solution) or the below Device Tree should be adjusted.
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020057 */
58
59/dts-v1/;
Ezequiel Garcia38149882013-07-26 10:17:56 -030060#include "armada-xp-mv78460.dtsi"
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020061
62/ {
63 model = "Marvell Armada XP Evaluation Board";
Thomas Petazzoni0bec30a2012-09-13 17:41:50 +020064 compatible = "marvell,axp-db", "marvell,armadaxp-mv78460", "marvell,armadaxp", "marvell,armada-370-xp";
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020065
66 chosen {
Thomas Petazzoni95522032015-03-03 15:41:02 +010067 stdout-path = "serial0:115200n8";
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020068 };
69
Gregory CLEMENT6f477f42016-11-06 09:29:35 +010070 memory@0 {
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020071 device_type = "memory";
Gregory CLEMENT74898362013-04-12 16:29:10 +020072 reg = <0 0x00000000 0 0x80000000>; /* 2 GB */
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020073 };
74
75 soc {
Thomas Petazzoni82066bd2014-03-04 17:37:00 +010076 ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000
Ezequiel Garciade1af8d2013-07-26 10:17:59 -030077 MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
Boris Brezillonc466d992015-08-18 10:08:53 +020078 MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000
Thomas Petazzonid7d5a432016-03-08 16:59:57 +010079 MBUS_ID(0x09, 0x09) 0 0 0xf1100000 0x10000
Linus Torvalds1200b682016-03-19 10:05:34 -070080 MBUS_ID(0x09, 0x05) 0 0 0xf1110000 0x10000
Marcin Wojtas9dd7a572016-03-14 09:39:00 +010081 MBUS_ID(0x0c, 0x04) 0 0 0xf1200000 0x100000>;
Ezequiel Garciade1af8d2013-07-26 10:17:59 -030082
83 devbus-bootcs {
84 status = "okay";
85
86 /* Device Bus parameters are required */
87
88 /* Read parameters */
Thomas Petazzonif3aec8f2014-04-14 17:29:20 +020089 devbus,bus-width = <16>;
Ezequiel Garciade1af8d2013-07-26 10:17:59 -030090 devbus,turn-off-ps = <60000>;
91 devbus,badr-skew-ps = <0>;
92 devbus,acc-first-ps = <124000>;
93 devbus,acc-next-ps = <248000>;
94 devbus,rd-setup-ps = <0>;
95 devbus,rd-hold-ps = <0>;
96
97 /* Write parameters */
98 devbus,sync-enable = <0>;
99 devbus,wr-high-ps = <60000>;
100 devbus,wr-low-ps = <60000>;
101 devbus,ale-wr-ps = <60000>;
102
103 /* NOR 16 MiB */
104 nor@0 {
105 compatible = "cfi-flash";
106 reg = <0 0x1000000>;
107 bank-width = <2>;
108 };
109 };
Ezequiel Garciab484ff42013-05-17 08:09:58 -0300110
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200111 internal-regs {
112 serial@12000 {
Thomas Petazzonibf4f9c62013-04-09 23:06:36 +0200113 status = "okay";
114 };
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200115 serial@12100 {
Thomas Petazzonibf4f9c62013-04-09 23:06:36 +0200116 status = "okay";
117 };
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200118 serial@12200 {
Thomas Petazzonibf4f9c62013-04-09 23:06:36 +0200119 status = "okay";
120 };
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200121 serial@12300 {
Thomas Petazzonibf4f9c62013-04-09 23:06:36 +0200122 status = "okay";
123 };
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200124
125 sata@a0000 {
126 nr-ports = <2>;
Thomas Petazzonibf4f9c62013-04-09 23:06:36 +0200127 status = "okay";
128 };
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200129
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200130 ethernet@70000 {
Thomas Petazzonibf4f9c62013-04-09 23:06:36 +0200131 status = "okay";
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200132 phy = <&phy0>;
133 phy-mode = "rgmii-id";
Marcin Wojtas9dd7a572016-03-14 09:39:00 +0100134 buffer-manager = <&bm>;
135 bm,pool-long = <0>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200136 };
137 ethernet@74000 {
138 status = "okay";
139 phy = <&phy1>;
140 phy-mode = "rgmii-id";
Marcin Wojtas9dd7a572016-03-14 09:39:00 +0100141 buffer-manager = <&bm>;
142 bm,pool-long = <1>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200143 };
144 ethernet@30000 {
145 status = "okay";
146 phy = <&phy2>;
147 phy-mode = "sgmii";
Marcin Wojtas9dd7a572016-03-14 09:39:00 +0100148 buffer-manager = <&bm>;
149 bm,pool-long = <2>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200150 };
151 ethernet@34000 {
152 status = "okay";
153 phy = <&phy3>;
154 phy-mode = "sgmii";
Marcin Wojtas9dd7a572016-03-14 09:39:00 +0100155 buffer-manager = <&bm>;
156 bm,pool-long = <3>;
157 };
158
159 bm@c0000 {
160 status = "okay";
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200161 };
162
163 mvsdio@d4000 {
164 pinctrl-0 = <&sdio_pins>;
165 pinctrl-names = "default";
166 status = "okay";
167 /* No CD or WP GPIOs */
Simon Baatzd87b5fb2013-05-13 23:18:58 +0200168 broken-cd;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200169 };
170
171 usb@50000 {
172 status = "okay";
173 };
174
175 usb@51000 {
176 status = "okay";
177 };
178
179 usb@52000 {
180 status = "okay";
181 };
182
Thomas Petazzoniaf5ece32016-02-10 17:29:16 +0100183 nand@d0000 {
184 status = "okay";
185 num-cs = <1>;
186 marvell,nand-keep-config;
187 marvell,nand-enable-arbiter;
188 nand-on-flash-bbt;
189
190 partitions {
191 compatible = "fixed-partitions";
192 #address-cells = <1>;
193 #size-cells = <1>;
194
195 partition@0 {
196 label = "U-Boot";
197 reg = <0 0x800000>;
198 };
199 partition@800000 {
200 label = "Linux";
201 reg = <0x800000 0x800000>;
202 };
203 partition@1000000 {
204 label = "Filesystem";
205 reg = <0x1000000 0x3f000000>;
206
207 };
208 };
209 };
Thomas Petazzonibf4f9c62013-04-09 23:06:36 +0200210 };
Marcin Wojtas9dd7a572016-03-14 09:39:00 +0100211
212 bm-bppi {
213 status = "okay";
214 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200215 };
216};
Stefan Roese0160a4b2016-07-13 11:55:18 +0200217
Gregory CLEMENT007d05d2016-11-05 19:03:50 +0100218&pciec {
219 status = "okay";
220
221 /*
222 * All 6 slots are physically present as
223 * standard PCIe slots on the board.
224 */
225 pcie@1,0 {
226 /* Port 0, Lane 0 */
227 status = "okay";
228 };
229 pcie@2,0 {
230 /* Port 0, Lane 1 */
231 status = "okay";
232 };
233 pcie@3,0 {
234 /* Port 0, Lane 2 */
235 status = "okay";
236 };
237 pcie@4,0 {
238 /* Port 0, Lane 3 */
239 status = "okay";
240 };
241 pcie@9,0 {
242 /* Port 2, Lane 0 */
243 status = "okay";
244 };
245 pcie@10,0 {
246 /* Port 3, Lane 0 */
247 status = "okay";
248 };
249};
250
Gregory CLEMENT1fc21292016-11-04 17:54:54 +0100251&mdio {
252 phy0: ethernet-phy@0 {
253 reg = <0>;
254 };
255
256 phy1: ethernet-phy@1 {
257 reg = <1>;
258 };
259
260 phy2: ethernet-phy@2 {
261 reg = <25>;
262 };
263
264 phy3: ethernet-phy@3 {
265 reg = <27>;
266 };
267};
268
Stefan Roese0160a4b2016-07-13 11:55:18 +0200269&spi0 {
270 status = "okay";
271
272 spi-flash@0 {
273 #address-cells = <1>;
274 #size-cells = <1>;
275 compatible = "m25p64", "jedec,spi-nor";
276 reg = <0>; /* Chip select 0 */
277 spi-max-frequency = <20000000>;
278 };
279};