blob: f3f968c51f4bae7430bf5c2c8796147224970ddc [file] [log] [blame]
Shaveta Leekha965fcb42013-04-05 12:03:49 +05301/*
2 * B4860 Silicon/SoC Device Tree Source (pre include)
3 *
Igal Libermanda414bb2015-08-05 06:42:07 +03004 * Copyright 2012 - 2015 Freescale Semiconductor Inc.
Shaveta Leekha965fcb42013-04-05 12:03:49 +05305 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 *
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
21 * later version.
22 *
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35/dts-v1/;
36
Lijun Pan4f6d45d2013-10-24 16:11:13 -050037/include/ "e6500_power_isa.dtsi"
38
Shaveta Leekha965fcb42013-04-05 12:03:49 +053039/ {
40 compatible = "fsl,B4860";
41 #address-cells = <2>;
42 #size-cells = <2>;
43 interrupt-parent = <&mpic>;
44
45 aliases {
46 ccsr = &soc;
47 dcsr = &dcsr;
48
49 serial0 = &serial0;
50 serial1 = &serial1;
51 serial2 = &serial2;
52 serial3 = &serial3;
53 pci0 = &pci0;
Sriram Dashae9ac1d2016-06-10 13:36:39 +053054 usb0 = &usb0;
Shaveta Leekha965fcb42013-04-05 12:03:49 +053055 dma0 = &dma0;
56 dma1 = &dma1;
57 sdhc = &sdhc;
Igal Libermanda414bb2015-08-05 06:42:07 +030058
59 fman0 = &fman0;
60 ethernet0 = &enet0;
61 ethernet1 = &enet1;
62 ethernet2 = &enet2;
63 ethernet3 = &enet3;
64 ethernet4 = &enet4;
65 ethernet5 = &enet5;
66 ethernet6 = &enet6;
67 ethernet7 = &enet7;
Shaveta Leekha965fcb42013-04-05 12:03:49 +053068 };
69
70
71 cpus {
72 #address-cells = <1>;
73 #size-cells = <0>;
74
75 cpu0: PowerPC,e6500@0 {
76 device_type = "cpu";
77 reg = <0 1>;
Tang Yuantian5d1a5662014-01-20 16:26:13 +080078 clocks = <&mux0>;
poonam aggrwal52246442015-09-19 23:45:42 +053079 next-level-cache = <&L2_1>;
Diana Craciunf2e7bfb2014-05-05 19:04:27 +030080 fsl,portid-mapping = <0x80000000>;
Shaveta Leekha965fcb42013-04-05 12:03:49 +053081 };
82 cpu1: PowerPC,e6500@2 {
83 device_type = "cpu";
84 reg = <2 3>;
Tang Yuantian5d1a5662014-01-20 16:26:13 +080085 clocks = <&mux0>;
poonam aggrwal52246442015-09-19 23:45:42 +053086 next-level-cache = <&L2_1>;
Diana Craciunf2e7bfb2014-05-05 19:04:27 +030087 fsl,portid-mapping = <0x80000000>;
Shaveta Leekha965fcb42013-04-05 12:03:49 +053088 };
89 cpu2: PowerPC,e6500@4 {
90 device_type = "cpu";
91 reg = <4 5>;
Tang Yuantian5d1a5662014-01-20 16:26:13 +080092 clocks = <&mux0>;
poonam aggrwal52246442015-09-19 23:45:42 +053093 next-level-cache = <&L2_1>;
Diana Craciunf2e7bfb2014-05-05 19:04:27 +030094 fsl,portid-mapping = <0x80000000>;
Shaveta Leekha965fcb42013-04-05 12:03:49 +053095 };
96 cpu3: PowerPC,e6500@6 {
97 device_type = "cpu";
98 reg = <6 7>;
Tang Yuantian5d1a5662014-01-20 16:26:13 +080099 clocks = <&mux0>;
poonam aggrwal52246442015-09-19 23:45:42 +0530100 next-level-cache = <&L2_1>;
Diana Craciunf2e7bfb2014-05-05 19:04:27 +0300101 fsl,portid-mapping = <0x80000000>;
Shaveta Leekha965fcb42013-04-05 12:03:49 +0530102 };
103 };
104};