blob: 87f8ce73b318f2346680034f0aa7122f49f2f16d [file] [log] [blame]
Greg Ungerer7354b622005-11-02 15:02:01 +10001/****************************************************************************/
2
3/*
4 * m520xsim.h -- ColdFire 5207/5208 System Integration Module support.
5 *
6 * (C) Copyright 2005, Intec Automation (mike@steroidmicros.com)
7 */
8
9/****************************************************************************/
10#ifndef m520xsim_h
11#define m520xsim_h
12/****************************************************************************/
13
Greg Ungerer733f31b2010-11-02 17:40:37 +100014#define CPU_NAME "COLDFIRE(m520x)"
15#define CPU_INSTR_PER_JIFFY 3
Greg Ungerer7fc82b62010-11-02 17:13:27 +100016
Greg Ungerera12cf0a2010-11-09 10:12:29 +100017#include <asm/m52xxacr.h>
18
Greg Ungerer7354b622005-11-02 15:02:01 +100019/*
Greg Ungerer277c5e32009-04-29 12:07:13 +100020 * Define the 520x SIM register set addresses.
Greg Ungerer7354b622005-11-02 15:02:01 +100021 */
Greg Ungerer571f0602011-03-05 23:50:37 +100022#define MCFICM_INTC0 0xFC048000 /* Base for Interrupt Ctrl 0 */
Greg Ungerer7354b622005-11-02 15:02:01 +100023#define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
24#define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
25#define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
26#define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
27#define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
28#define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
Greg Ungerercd3dd402009-04-27 15:09:29 +100029#define MCFINTC_SIMR 0x1c /* Set interrupt mask 0-63 */
30#define MCFINTC_CIMR 0x1d /* Clear interrupt mask 0-63 */
Greg Ungerer7354b622005-11-02 15:02:01 +100031#define MCFINTC_ICR0 0x40 /* Base ICR register */
32
Greg Ungerer277c5e32009-04-29 12:07:13 +100033/*
34 * The common interrupt controller code just wants to know the absolute
35 * address to the SIMR and CIMR registers (not offsets into IPSBAR).
36 * The 520x family only has a single INTC unit.
37 */
Greg Ungerer571f0602011-03-05 23:50:37 +100038#define MCFINTC0_SIMR (MCFICM_INTC0 + MCFINTC_SIMR)
39#define MCFINTC0_CIMR (MCFICM_INTC0 + MCFINTC_CIMR)
40#define MCFINTC0_ICR0 (MCFICM_INTC0 + MCFINTC_ICR0)
Greg Ungerer277c5e32009-04-29 12:07:13 +100041#define MCFINTC1_SIMR (0)
42#define MCFINTC1_CIMR (0)
43#define MCFINTC1_ICR0 (0)
44
Greg Ungerer7354b622005-11-02 15:02:01 +100045#define MCFINT_VECBASE 64
46#define MCFINT_UART0 26 /* Interrupt number for UART0 */
47#define MCFINT_UART1 27 /* Interrupt number for UART1 */
48#define MCFINT_UART2 28 /* Interrupt number for UART2 */
49#define MCFINT_QSPI 31 /* Interrupt number for QSPI */
50#define MCFINT_PIT1 4 /* Interrupt number for PIT1 (PIT0 in processor) */
51
Greg Ungerer5a31be32006-12-04 17:27:36 +100052/*
53 * SDRAM configuration registers.
54 */
Greg Ungerer571f0602011-03-05 23:50:37 +100055#define MCFSIM_SDMR 0xFC0a8000 /* SDRAM Mode/Extended Mode Register */
56#define MCFSIM_SDCR 0xFC0a8004 /* SDRAM Control Register */
57#define MCFSIM_SDCFG1 0xFC0a8008 /* SDRAM Configuration Register 1 */
58#define MCFSIM_SDCFG2 0xFC0a800c /* SDRAM Configuration Register 2 */
59#define MCFSIM_SDCS0 0xFC0a8110 /* SDRAM Chip Select 0 Configuration */
60#define MCFSIM_SDCS1 0xFC0a8114 /* SDRAM Chip Select 1 Configuration */
Greg Ungerer5a31be32006-12-04 17:27:36 +100061
Greg Ungerera12cf0a2010-11-09 10:12:29 +100062/*
63 * EPORT and GPIO registers.
64 */
sfking@fdwdc.comafde8562009-06-19 18:11:03 -070065#define MCFEPORT_EPDDR 0xFC088002
66#define MCFEPORT_EPDR 0xFC088004
67#define MCFEPORT_EPPDR 0xFC088005
68
69#define MCFGPIO_PODR_BUSCTL 0xFC0A4000
70#define MCFGPIO_PODR_BE 0xFC0A4001
71#define MCFGPIO_PODR_CS 0xFC0A4002
72#define MCFGPIO_PODR_FECI2C 0xFC0A4003
73#define MCFGPIO_PODR_QSPI 0xFC0A4004
74#define MCFGPIO_PODR_TIMER 0xFC0A4005
75#define MCFGPIO_PODR_UART 0xFC0A4006
76#define MCFGPIO_PODR_FECH 0xFC0A4007
77#define MCFGPIO_PODR_FECL 0xFC0A4008
78
79#define MCFGPIO_PDDR_BUSCTL 0xFC0A400C
80#define MCFGPIO_PDDR_BE 0xFC0A400D
81#define MCFGPIO_PDDR_CS 0xFC0A400E
82#define MCFGPIO_PDDR_FECI2C 0xFC0A400F
83#define MCFGPIO_PDDR_QSPI 0xFC0A4010
84#define MCFGPIO_PDDR_TIMER 0xFC0A4011
85#define MCFGPIO_PDDR_UART 0xFC0A4012
86#define MCFGPIO_PDDR_FECH 0xFC0A4013
87#define MCFGPIO_PDDR_FECL 0xFC0A4014
88
89#define MCFGPIO_PPDSDR_BUSCTL 0xFC0A401A
90#define MCFGPIO_PPDSDR_BE 0xFC0A401B
91#define MCFGPIO_PPDSDR_CS 0xFC0A401C
92#define MCFGPIO_PPDSDR_FECI2C 0xFC0A401D
93#define MCFGPIO_PPDSDR_QSPI 0xFC0A401E
94#define MCFGPIO_PPDSDR_TIMER 0xFC0A401F
95#define MCFGPIO_PPDSDR_UART 0xFC0A4021
96#define MCFGPIO_PPDSDR_FECH 0xFC0A4021
97#define MCFGPIO_PPDSDR_FECL 0xFC0A4022
98
99#define MCFGPIO_PCLRR_BUSCTL 0xFC0A4024
100#define MCFGPIO_PCLRR_BE 0xFC0A4025
101#define MCFGPIO_PCLRR_CS 0xFC0A4026
102#define MCFGPIO_PCLRR_FECI2C 0xFC0A4027
103#define MCFGPIO_PCLRR_QSPI 0xFC0A4028
104#define MCFGPIO_PCLRR_TIMER 0xFC0A4029
105#define MCFGPIO_PCLRR_UART 0xFC0A402A
106#define MCFGPIO_PCLRR_FECH 0xFC0A402B
107#define MCFGPIO_PCLRR_FECL 0xFC0A402C
Greg Ungerer57015422010-11-03 12:50:30 +1000108
sfking@fdwdc.comafde8562009-06-19 18:11:03 -0700109/*
110 * Generic GPIO support
111 */
112#define MCFGPIO_PODR MCFGPIO_PODR_BUSCTL
113#define MCFGPIO_PDDR MCFGPIO_PDDR_BUSCTL
114#define MCFGPIO_PPDR MCFGPIO_PPDSDR_BUSCTL
115#define MCFGPIO_SETR MCFGPIO_PPDSDR_BUSCTL
116#define MCFGPIO_CLRR MCFGPIO_PCLRR_BUSCTL
117
118#define MCFGPIO_PIN_MAX 80
119#define MCFGPIO_IRQ_MAX 8
120#define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
Greg Ungerer7354b622005-11-02 15:02:01 +1000121
Greg Ungerer571f0602011-03-05 23:50:37 +1000122#define MCF_GPIO_PAR_UART 0xFC0A4036
123#define MCF_GPIO_PAR_FECI2C 0xFC0A4033
124#define MCF_GPIO_PAR_QSPI 0xFC0A4034
125#define MCF_GPIO_PAR_FEC 0xFC0A4038
Greg Ungerer7354b622005-11-02 15:02:01 +1000126
127#define MCF_GPIO_PAR_UART_PAR_URXD0 (0x0001)
128#define MCF_GPIO_PAR_UART_PAR_UTXD0 (0x0002)
129
130#define MCF_GPIO_PAR_UART_PAR_URXD1 (0x0040)
131#define MCF_GPIO_PAR_UART_PAR_UTXD1 (0x0080)
132
133#define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02)
134#define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04)
135
Greg Ungerer25ce4a92009-04-30 22:39:50 +1000136/*
Greg Ungererf317c712011-03-05 23:32:35 +1000137 * PIT timer module.
138 */
139#define MCFPIT_BASE1 0xFC080000 /* Base address of TIMER1 */
140#define MCFPIT_BASE2 0xFC084000 /* Base address of TIMER2 */
141
142/*
Greg Ungerer57015422010-11-03 12:50:30 +1000143 * UART module.
144 */
Greg Ungerer571f0602011-03-05 23:50:37 +1000145#define MCFUART_BASE1 0xFC060000 /* Base address of UART1 */
146#define MCFUART_BASE2 0xFC064000 /* Base address of UART2 */
147#define MCFUART_BASE3 0xFC068000 /* Base address of UART2 */
148
149/*
150 * FEC module.
151 */
152#define MCFFEC_BASE 0xFC030000 /* Base of FEC ethernet */
153#define MCFFEC_SIZE 0x800 /* Register set size */
Greg Ungerer57015422010-11-03 12:50:30 +1000154
155/*
Greg Ungerer25ce4a92009-04-30 22:39:50 +1000156 * Reset Controll Unit.
157 */
158#define MCF_RCR 0xFC0A0000
159#define MCF_RSR 0xFC0A0001
160
161#define MCF_RCR_SWRESET 0x80 /* Software reset bit */
162#define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */
163
Greg Ungerer7354b622005-11-02 15:02:01 +1000164/****************************************************************************/
165#endif /* m520xsim_h */