blob: 6b535ec858cc35330baa773782dd51bcccd4da24 [file] [log] [blame]
Miguel Gaioead6db082010-10-27 15:33:18 -07001/*
2 * 74Hx164 - Generic serial-in/parallel-out 8-bits shift register GPIO driver
3 *
4 * Copyright (C) 2010 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2010 Miguel Gaio <miguel.gaio@efixo.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
Fabio Estevam7ebc1942017-08-07 09:41:50 -030012#include <linux/gpio/consumer.h>
Miguel Gaioead6db082010-10-27 15:33:18 -070013#include <linux/init.h>
14#include <linux/mutex.h>
15#include <linux/spi/spi.h>
Miguel Gaioead6db082010-10-27 15:33:18 -070016#include <linux/gpio.h>
Maxime Ripard20bc4d52012-09-10 22:35:39 +020017#include <linux/of_gpio.h>
Miguel Gaioead6db082010-10-27 15:33:18 -070018#include <linux/slab.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040019#include <linux/module.h>
Miguel Gaioead6db082010-10-27 15:33:18 -070020
Maxime Ripard20bc4d52012-09-10 22:35:39 +020021#define GEN_74X164_NUMBER_GPIOS 8
22
Miguel Gaioead6db082010-10-27 15:33:18 -070023struct gen_74x164_chip {
Miguel Gaioead6db082010-10-27 15:33:18 -070024 struct gpio_chip gpio_chip;
25 struct mutex lock;
Maxime Ripard20bc4d52012-09-10 22:35:39 +020026 u32 registers;
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010027 /*
28 * Since the registers are chained, every byte sent will make
29 * the previous byte shift to the next register in the
30 * chain. Thus, the first byte sent will end up in the last
31 * register at the end of the transfer. So, to have a logical
32 * numbering, store the bytes in reverse order.
33 */
Geert Uytterhoeven410f4572015-11-30 15:35:25 +010034 u8 buffer[0];
Fabio Estevam7ebc1942017-08-07 09:41:50 -030035 struct gpio_desc *gpiod_oe;
Miguel Gaioead6db082010-10-27 15:33:18 -070036};
37
Miguel Gaioead6db082010-10-27 15:33:18 -070038static int __gen_74x164_write_config(struct gen_74x164_chip *chip)
39{
Geert Uytterhoeven771d8992016-06-17 18:39:28 +020040 return spi_write(to_spi_device(chip->gpio_chip.parent), chip->buffer,
41 chip->registers);
Miguel Gaioead6db082010-10-27 15:33:18 -070042}
43
Miguel Gaioead6db082010-10-27 15:33:18 -070044static int gen_74x164_get_value(struct gpio_chip *gc, unsigned offset)
45{
Linus Walleijb2afc6f2015-12-03 18:20:29 +010046 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010047 u8 bank = chip->registers - 1 - offset / 8;
Maxime Ripard20bc4d52012-09-10 22:35:39 +020048 u8 pin = offset % 8;
Miguel Gaioead6db082010-10-27 15:33:18 -070049 int ret;
50
51 mutex_lock(&chip->lock);
Maxime Ripard20bc4d52012-09-10 22:35:39 +020052 ret = (chip->buffer[bank] >> pin) & 0x1;
Miguel Gaioead6db082010-10-27 15:33:18 -070053 mutex_unlock(&chip->lock);
54
55 return ret;
56}
57
58static void gen_74x164_set_value(struct gpio_chip *gc,
59 unsigned offset, int val)
60{
Linus Walleijb2afc6f2015-12-03 18:20:29 +010061 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010062 u8 bank = chip->registers - 1 - offset / 8;
Maxime Ripard20bc4d52012-09-10 22:35:39 +020063 u8 pin = offset % 8;
Miguel Gaioead6db082010-10-27 15:33:18 -070064
65 mutex_lock(&chip->lock);
66 if (val)
Maxime Ripard20bc4d52012-09-10 22:35:39 +020067 chip->buffer[bank] |= (1 << pin);
Miguel Gaioead6db082010-10-27 15:33:18 -070068 else
Maxime Ripard20bc4d52012-09-10 22:35:39 +020069 chip->buffer[bank] &= ~(1 << pin);
Miguel Gaioead6db082010-10-27 15:33:18 -070070
71 __gen_74x164_write_config(chip);
72 mutex_unlock(&chip->lock);
73}
74
Geert Uytterhoevend46ab682016-03-14 16:19:18 +010075static void gen_74x164_set_multiple(struct gpio_chip *gc, unsigned long *mask,
76 unsigned long *bits)
77{
78 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
79 unsigned int i, idx, shift;
80 u8 bank, bankmask;
81
82 mutex_lock(&chip->lock);
83 for (i = 0, bank = chip->registers - 1; i < chip->registers;
84 i++, bank--) {
85 idx = i / sizeof(*mask);
86 shift = i % sizeof(*mask) * BITS_PER_BYTE;
87 bankmask = mask[idx] >> shift;
88 if (!bankmask)
89 continue;
90
91 chip->buffer[bank] &= ~bankmask;
92 chip->buffer[bank] |= bankmask & (bits[idx] >> shift);
93 }
94 __gen_74x164_write_config(chip);
95 mutex_unlock(&chip->lock);
96}
97
H Hartley Sweetena3cc68c2011-05-27 16:35:59 -070098static int gen_74x164_direction_output(struct gpio_chip *gc,
99 unsigned offset, int val)
100{
101 gen_74x164_set_value(gc, offset, val);
102 return 0;
103}
104
Bill Pemberton38363092012-11-19 13:22:34 -0500105static int gen_74x164_probe(struct spi_device *spi)
Miguel Gaioead6db082010-10-27 15:33:18 -0700106{
107 struct gen_74x164_chip *chip;
Geert Uytterhoeven410f4572015-11-30 15:35:25 +0100108 u32 nregs;
Miguel Gaioead6db082010-10-27 15:33:18 -0700109 int ret;
110
Miguel Gaioead6db082010-10-27 15:33:18 -0700111 /*
112 * bits_per_word cannot be configured in platform data
113 */
114 spi->bits_per_word = 8;
115
116 ret = spi_setup(spi);
117 if (ret < 0)
118 return ret;
119
Geert Uytterhoeven410f4572015-11-30 15:35:25 +0100120 if (of_property_read_u32(spi->dev.of_node, "registers-number",
121 &nregs)) {
122 dev_err(&spi->dev,
123 "Missing registers-number property in the DT.\n");
124 return -EINVAL;
125 }
126
127 chip = devm_kzalloc(&spi->dev, sizeof(*chip) + nregs, GFP_KERNEL);
Miguel Gaioead6db082010-10-27 15:33:18 -0700128 if (!chip)
129 return -ENOMEM;
130
Fabio Estevam7ebc1942017-08-07 09:41:50 -0300131 chip->gpiod_oe = devm_gpiod_get_optional(&spi->dev, "enable",
132 GPIOD_OUT_LOW);
133 if (IS_ERR(chip->gpiod_oe))
134 return PTR_ERR(chip->gpiod_oe);
135
136 gpiod_set_value_cansleep(chip->gpiod_oe, 1);
137
Jingoo Han6c0cf422013-03-15 18:17:18 +0900138 spi_set_drvdata(spi, chip);
Miguel Gaioead6db082010-10-27 15:33:18 -0700139
H Hartley Sweetena3cc68c2011-05-27 16:35:59 -0700140 chip->gpio_chip.label = spi->modalias;
141 chip->gpio_chip.direction_output = gen_74x164_direction_output;
Miguel Gaioead6db082010-10-27 15:33:18 -0700142 chip->gpio_chip.get = gen_74x164_get_value;
143 chip->gpio_chip.set = gen_74x164_set_value;
Geert Uytterhoevend46ab682016-03-14 16:19:18 +0100144 chip->gpio_chip.set_multiple = gen_74x164_set_multiple;
Alexander Shiyan61e73802013-12-07 14:08:22 +0400145 chip->gpio_chip.base = -1;
Maxime Ripard20bc4d52012-09-10 22:35:39 +0200146
Geert Uytterhoeven410f4572015-11-30 15:35:25 +0100147 chip->registers = nregs;
Maxime Ripard20bc4d52012-09-10 22:35:39 +0200148 chip->gpio_chip.ngpio = GEN_74X164_NUMBER_GPIOS * chip->registers;
Maxime Ripard20bc4d52012-09-10 22:35:39 +0200149
Linus Walleij9fb1f392013-12-04 14:42:46 +0100150 chip->gpio_chip.can_sleep = true;
Linus Walleij58383c782015-11-04 09:56:26 +0100151 chip->gpio_chip.parent = &spi->dev;
Miguel Gaioead6db082010-10-27 15:33:18 -0700152 chip->gpio_chip.owner = THIS_MODULE;
153
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400154 mutex_init(&chip->lock);
155
Miguel Gaioead6db082010-10-27 15:33:18 -0700156 ret = __gen_74x164_write_config(chip);
157 if (ret) {
158 dev_err(&spi->dev, "Failed writing: %d\n", ret);
159 goto exit_destroy;
160 }
161
Linus Walleijb2afc6f2015-12-03 18:20:29 +0100162 ret = gpiochip_add_data(&chip->gpio_chip, chip);
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400163 if (!ret)
164 return 0;
Miguel Gaioead6db082010-10-27 15:33:18 -0700165
166exit_destroy:
Miguel Gaioead6db082010-10-27 15:33:18 -0700167 mutex_destroy(&chip->lock);
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400168
Miguel Gaioead6db082010-10-27 15:33:18 -0700169 return ret;
170}
171
Bill Pemberton206210c2012-11-19 13:25:50 -0500172static int gen_74x164_remove(struct spi_device *spi)
Miguel Gaioead6db082010-10-27 15:33:18 -0700173{
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400174 struct gen_74x164_chip *chip = spi_get_drvdata(spi);
Miguel Gaioead6db082010-10-27 15:33:18 -0700175
Fabio Estevam7ebc1942017-08-07 09:41:50 -0300176 gpiod_set_value_cansleep(chip->gpiod_oe, 0);
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200177 gpiochip_remove(&chip->gpio_chip);
178 mutex_destroy(&chip->lock);
Miguel Gaioead6db082010-10-27 15:33:18 -0700179
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200180 return 0;
Miguel Gaioead6db082010-10-27 15:33:18 -0700181}
182
Maxime Ripard0a90a9f2012-09-07 14:18:13 +0200183static const struct of_device_id gen_74x164_dt_ids[] = {
184 { .compatible = "fairchild,74hc595" },
Nicolas Saenz Julienne80018bd2016-03-14 23:32:10 +0000185 { .compatible = "nxp,74lvc594" },
Maxime Ripard0a90a9f2012-09-07 14:18:13 +0200186 {},
187};
188MODULE_DEVICE_TABLE(of, gen_74x164_dt_ids);
189
Miguel Gaioead6db082010-10-27 15:33:18 -0700190static struct spi_driver gen_74x164_driver = {
191 .driver = {
H Hartley Sweetena3cc68c2011-05-27 16:35:59 -0700192 .name = "74x164",
Sachin Kamat187a53a2013-09-19 17:28:08 +0530193 .of_match_table = gen_74x164_dt_ids,
Miguel Gaioead6db082010-10-27 15:33:18 -0700194 },
195 .probe = gen_74x164_probe,
Bill Pemberton8283c4f2012-11-19 13:20:08 -0500196 .remove = gen_74x164_remove,
Miguel Gaioead6db082010-10-27 15:33:18 -0700197};
Maxime Ripardab3b8782012-09-05 10:40:50 +0200198module_spi_driver(gen_74x164_driver);
Miguel Gaioead6db082010-10-27 15:33:18 -0700199
200MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
201MODULE_AUTHOR("Miguel Gaio <miguel.gaio@efixo.com>");
202MODULE_DESCRIPTION("GPIO expander driver for 74X164 8-bits shift register");
203MODULE_LICENSE("GPL v2");