blob: ada69389fb918b1d9e13dcc56cd2ec15b2757349 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
39
40#include <asm/atomic.h>
41
42enum {
43 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070044 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Roland Dreier225c7b12007-05-08 18:00:38 -070045};
46
47enum {
48 MLX4_MAX_PORTS = 2
49};
50
51enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020052 MLX4_BOARD_ID_LEN = 64
53};
54
55enum {
Roland Dreier225c7b12007-05-08 18:00:38 -070056 MLX4_DEV_CAP_FLAG_RC = 1 << 0,
57 MLX4_DEV_CAP_FLAG_UC = 1 << 1,
58 MLX4_DEV_CAP_FLAG_UD = 1 << 2,
59 MLX4_DEV_CAP_FLAG_SRQ = 1 << 6,
60 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1 << 7,
61 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1 << 8,
62 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1 << 9,
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -070063 MLX4_DEV_CAP_FLAG_DPDP = 1 << 12,
Eli Cohen417608c2009-11-12 11:19:44 -080064 MLX4_DEV_CAP_FLAG_BLH = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -070065 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1 << 16,
66 MLX4_DEV_CAP_FLAG_APM = 1 << 17,
67 MLX4_DEV_CAP_FLAG_ATOMIC = 1 << 18,
68 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1 << 19,
69 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1 << 20,
70 MLX4_DEV_CAP_FLAG_UD_MCAST = 1 << 21
71};
72
Roland Dreier95d04f02008-07-23 08:12:26 -070073enum {
74 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
75 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
76 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
77 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
78 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
79};
80
Roland Dreier225c7b12007-05-08 18:00:38 -070081enum mlx4_event {
82 MLX4_EVENT_TYPE_COMP = 0x00,
83 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
84 MLX4_EVENT_TYPE_COMM_EST = 0x02,
85 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
86 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
87 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
88 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
89 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
90 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
91 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
92 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
93 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
94 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
95 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
96 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
97 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
98 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
99 MLX4_EVENT_TYPE_CMD = 0x0a
100};
101
102enum {
103 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
104 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
105};
106
107enum {
108 MLX4_PERM_LOCAL_READ = 1 << 10,
109 MLX4_PERM_LOCAL_WRITE = 1 << 11,
110 MLX4_PERM_REMOTE_READ = 1 << 12,
111 MLX4_PERM_REMOTE_WRITE = 1 << 13,
112 MLX4_PERM_ATOMIC = 1 << 14
113};
114
115enum {
116 MLX4_OPCODE_NOP = 0x00,
117 MLX4_OPCODE_SEND_INVAL = 0x01,
118 MLX4_OPCODE_RDMA_WRITE = 0x08,
119 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
120 MLX4_OPCODE_SEND = 0x0a,
121 MLX4_OPCODE_SEND_IMM = 0x0b,
122 MLX4_OPCODE_LSO = 0x0e,
123 MLX4_OPCODE_RDMA_READ = 0x10,
124 MLX4_OPCODE_ATOMIC_CS = 0x11,
125 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300126 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
127 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700128 MLX4_OPCODE_BIND_MW = 0x18,
129 MLX4_OPCODE_FMR = 0x19,
130 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
131 MLX4_OPCODE_CONFIG_CMD = 0x1f,
132
133 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
134 MLX4_RECV_OPCODE_SEND = 0x01,
135 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
136 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
137
138 MLX4_CQE_OPCODE_ERROR = 0x1e,
139 MLX4_CQE_OPCODE_RESIZE = 0x16,
140};
141
142enum {
143 MLX4_STAT_RATE_OFFSET = 5
144};
145
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700146enum {
147 MLX4_MTT_FLAG_PRESENT = 1
148};
149
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700150enum mlx4_qp_region {
151 MLX4_QP_REGION_FW = 0,
152 MLX4_QP_REGION_ETH_ADDR,
153 MLX4_QP_REGION_FC_ADDR,
154 MLX4_QP_REGION_FC_EXCH,
155 MLX4_NUM_QP_REGION
156};
157
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700158enum mlx4_port_type {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700159 MLX4_PORT_TYPE_IB = 1,
160 MLX4_PORT_TYPE_ETH = 2,
161 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700162};
163
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700164enum mlx4_special_vlan_idx {
165 MLX4_NO_VLAN_IDX = 0,
166 MLX4_VLAN_MISS_IDX,
167 MLX4_VLAN_REGULAR
168};
169
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700170enum {
171 MLX4_NUM_FEXCH = 64 * 1024,
172};
173
Eli Cohen5a0fd092010-10-07 16:24:16 +0200174enum {
175 MLX4_MAX_FAST_REG_PAGES = 511,
176};
177
Jack Morgensteinea54b102008-01-28 10:40:59 +0200178static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
179{
180 return (major << 32) | (minor << 16) | subminor;
181}
182
Roland Dreier225c7b12007-05-08 18:00:38 -0700183struct mlx4_caps {
184 u64 fw_ver;
185 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700186 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700187 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800188 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700189 u64 def_mac[MLX4_MAX_PORTS + 1];
190 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700191 int gid_table_len[MLX4_MAX_PORTS + 1];
192 int pkey_table_len[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700193 int local_ca_ack_delay;
194 int num_uars;
195 int bf_reg_size;
196 int bf_regs_per_page;
197 int max_sq_sg;
198 int max_rq_sg;
199 int num_qps;
200 int max_wqes;
201 int max_sq_desc_sz;
202 int max_rq_desc_sz;
203 int max_qp_init_rdma;
204 int max_qp_dest_rdma;
Roland Dreier225c7b12007-05-08 18:00:38 -0700205 int sqp_start;
206 int num_srqs;
207 int max_srq_wqes;
208 int max_srq_sge;
209 int reserved_srqs;
210 int num_cqs;
211 int max_cqes;
212 int reserved_cqs;
213 int num_eqs;
214 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800215 int num_comp_vectors;
Roland Dreier225c7b12007-05-08 18:00:38 -0700216 int num_mpts;
217 int num_mtt_segs;
Eli Cohenab6bf422009-05-27 14:38:34 -0700218 int mtts_per_seg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700219 int fmr_reserved_mtts;
220 int reserved_mtts;
221 int reserved_mrws;
222 int reserved_uars;
223 int num_mgms;
224 int num_amgms;
225 int reserved_mcgs;
226 int num_qp_per_mgm;
227 int num_pds;
228 int reserved_pds;
229 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300230 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700231 u32 page_size_cap;
232 u32 flags;
Roland Dreier95d04f02008-07-23 08:12:26 -0700233 u32 bmme_flags;
234 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700235 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700236 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700237 int max_gso_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700238 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
239 int reserved_qps;
240 int reserved_qps_base[MLX4_NUM_QP_REGION];
241 int log_num_macs;
242 int log_num_vlans;
243 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700244 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
245 u8 supported_type[MLX4_MAX_PORTS + 1];
246 u32 port_mask;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700247 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700248};
249
250struct mlx4_buf_list {
251 void *buf;
252 dma_addr_t map;
253};
254
255struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800256 struct mlx4_buf_list direct;
257 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700258 int nbufs;
259 int npages;
260 int page_shift;
261};
262
263struct mlx4_mtt {
264 u32 first_seg;
265 int order;
266 int page_shift;
267};
268
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700269enum {
270 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
271};
272
273struct mlx4_db_pgdir {
274 struct list_head list;
275 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
276 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
277 unsigned long *bits[2];
278 __be32 *db_page;
279 dma_addr_t db_dma;
280};
281
282struct mlx4_ib_user_db_page;
283
284struct mlx4_db {
285 __be32 *db;
286 union {
287 struct mlx4_db_pgdir *pgdir;
288 struct mlx4_ib_user_db_page *user_page;
289 } u;
290 dma_addr_t dma;
291 int index;
292 int order;
293};
294
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700295struct mlx4_hwq_resources {
296 struct mlx4_db db;
297 struct mlx4_mtt mtt;
298 struct mlx4_buf buf;
299};
300
Roland Dreier225c7b12007-05-08 18:00:38 -0700301struct mlx4_mr {
302 struct mlx4_mtt mtt;
303 u64 iova;
304 u64 size;
305 u32 key;
306 u32 pd;
307 u32 access;
308 int enabled;
309};
310
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300311struct mlx4_fmr {
312 struct mlx4_mr mr;
313 struct mlx4_mpt_entry *mpt;
314 __be64 *mtts;
315 dma_addr_t dma_handle;
316 int max_pages;
317 int max_maps;
318 int maps;
319 u8 page_shift;
320};
321
Roland Dreier225c7b12007-05-08 18:00:38 -0700322struct mlx4_uar {
323 unsigned long pfn;
324 int index;
325};
326
327struct mlx4_cq {
328 void (*comp) (struct mlx4_cq *);
329 void (*event) (struct mlx4_cq *, enum mlx4_event);
330
331 struct mlx4_uar *uar;
332
333 u32 cons_index;
334
335 __be32 *set_ci_db;
336 __be32 *arm_db;
337 int arm_sn;
338
339 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800340 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700341
342 atomic_t refcount;
343 struct completion free;
344};
345
346struct mlx4_qp {
347 void (*event) (struct mlx4_qp *, enum mlx4_event);
348
349 int qpn;
350
351 atomic_t refcount;
352 struct completion free;
353};
354
355struct mlx4_srq {
356 void (*event) (struct mlx4_srq *, enum mlx4_event);
357
358 int srqn;
359 int max;
360 int max_gs;
361 int wqe_shift;
362
363 atomic_t refcount;
364 struct completion free;
365};
366
367struct mlx4_av {
368 __be32 port_pd;
369 u8 reserved1;
370 u8 g_slid;
371 __be16 dlid;
372 u8 reserved2;
373 u8 gid_index;
374 u8 stat_rate;
375 u8 hop_limit;
376 __be32 sl_tclass_flowlabel;
377 u8 dgid[16];
378};
379
380struct mlx4_dev {
381 struct pci_dev *pdev;
382 unsigned long flags;
383 struct mlx4_caps caps;
384 struct radix_tree_root qp_table_tree;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200385 u32 rev_id;
386 char board_id[MLX4_BOARD_ID_LEN];
Roland Dreier225c7b12007-05-08 18:00:38 -0700387};
388
389struct mlx4_init_port_param {
390 int set_guid0;
391 int set_node_guid;
392 int set_si_guid;
393 u16 mtu;
394 int port_width_cap;
395 u16 vl_cap;
396 u16 max_gid;
397 u16 max_pkey;
398 u64 guid0;
399 u64 node_guid;
400 u64 si_guid;
401};
402
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700403#define mlx4_foreach_port(port, dev, type) \
404 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
405 if (((type) == MLX4_PORT_TYPE_IB ? (dev)->caps.port_mask : \
406 ~(dev)->caps.port_mask) & 1 << ((port) - 1))
407
Roland Dreier225c7b12007-05-08 18:00:38 -0700408int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
409 struct mlx4_buf *buf);
410void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800411static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
412{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200413 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800414 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800415 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800416 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800417 (offset & (PAGE_SIZE - 1));
418}
Roland Dreier225c7b12007-05-08 18:00:38 -0700419
420int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
421void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
422
423int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
424void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
425
426int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
427 struct mlx4_mtt *mtt);
428void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
429u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
430
431int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
432 int npages, int page_shift, struct mlx4_mr *mr);
433void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
434int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
435int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
436 int start_index, int npages, u64 *page_list);
437int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
438 struct mlx4_buf *buf);
439
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700440int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
441void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
442
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700443int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
444 int size, int max_direct);
445void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
446 int size);
447
Roland Dreier225c7b12007-05-08 18:00:38 -0700448int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700449 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800450 unsigned vector, int collapsed);
Roland Dreier225c7b12007-05-08 18:00:38 -0700451void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
452
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700453int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
454void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
455
456int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700457void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
458
459int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
460 u64 db_rec, struct mlx4_srq *srq);
461void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
462int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300463int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700464
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700465int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700466int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
467
Ron Livne521e5752008-07-14 23:48:48 -0700468int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
469 int block_mcast_loopback);
Roland Dreier225c7b12007-05-08 18:00:38 -0700470int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16]);
471
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700472int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *index);
473void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, int index);
474
475int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
476void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
477
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300478int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
479 int npages, u64 iova, u32 *lkey, u32 *rkey);
480int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
481 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
482int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
483void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
484 u32 *lkey, u32 *rkey);
485int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
486int mlx4_SYNC_TPT(struct mlx4_dev *dev);
487
Roland Dreier225c7b12007-05-08 18:00:38 -0700488#endif /* MLX4_DEVICE_H */