blob: bbbf37c471a3919f7fb177f0439cd15d020d8d08 [file] [log] [blame]
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001/*
2 * SuperH Timer Support - CMT
3 *
4 * Copyright (C) 2008 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000014 */
15
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000016#include <linux/clk.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000017#include <linux/clockchips.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010018#include <linux/clocksource.h>
19#include <linux/delay.h>
20#include <linux/err.h>
21#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
24#include <linux/ioport.h>
25#include <linux/irq.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040026#include <linux/module.h>
Laurent Pinchart1768aa22014-02-12 17:12:40 +010027#include <linux/of.h>
Geert Uytterhoeven2d1d5172017-09-18 15:46:47 +020028#include <linux/of_device.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010029#include <linux/platform_device.h>
Rafael J. Wysocki615a4452012-03-13 22:40:06 +010030#include <linux/pm_domain.h>
Rafael J. Wysockibad81382012-08-06 01:48:57 +020031#include <linux/pm_runtime.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010032#include <linux/sh_timer.h>
33#include <linux/slab.h>
34#include <linux/spinlock.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000035
Laurent Pinchart2653caf2014-01-27 22:04:17 +010036struct sh_cmt_device;
Laurent Pinchart7269f932014-01-27 15:29:19 +010037
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010038/*
39 * The CMT comes in 5 different identified flavours, depending not only on the
40 * SoC but also on the particular instance. The following table lists the main
41 * characteristics of those flavours.
42 *
Magnus Damm83c79a62017-09-18 15:46:43 +020043 * 16B 32B 32B-F 48B R-Car Gen2
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010044 * -----------------------------------------------------------------------------
45 * Channels 2 1/4 1 6 2/8
46 * Control Width 16 16 16 16 32
47 * Counter Width 16 32 32 32/48 32/48
48 * Shared Start/Stop Y Y Y Y N
49 *
Magnus Damm83c79a62017-09-18 15:46:43 +020050 * The r8a73a4 / R-Car Gen2 version has a per-channel start/stop register
51 * located in the channel registers block. All other versions have a shared
52 * start/stop register located in the global space.
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010053 *
Laurent Pinchart81b3b272014-01-28 12:36:48 +010054 * Channels are indexed from 0 to N-1 in the documentation. The channel index
55 * infers the start/stop bit position in the control register and the channel
56 * registers block address. Some CMT instances have a subset of channels
57 * available, in which case the index in the documentation doesn't match the
58 * "real" index as implemented in hardware. This is for instance the case with
59 * CMT0 on r8a7740, which is a 32-bit variant with a single channel numbered 0
60 * in the documentation but using start/stop bit 5 and having its registers
61 * block at 0x60.
62 *
63 * Similarly CMT0 on r8a73a4, r8a7790 and r8a7791, while implementing 32-bit
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010064 * channels only, is a 48-bit gen2 CMT with the 48-bit channels unavailable.
65 */
66
67enum sh_cmt_model {
68 SH_CMT_16BIT,
69 SH_CMT_32BIT,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010070 SH_CMT_48BIT,
Magnus Damm83c79a62017-09-18 15:46:43 +020071 SH_CMT0_RCAR_GEN2,
72 SH_CMT1_RCAR_GEN2,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010073};
74
75struct sh_cmt_info {
76 enum sh_cmt_model model;
77
Magnus Damm464eed82017-09-18 15:46:42 +020078 unsigned int channels_mask;
79
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010080 unsigned long width; /* 16 or 32 bit version of hardware block */
81 unsigned long overflow_bit;
82 unsigned long clear_bits;
83
84 /* callbacks for CMSTR and CMCSR access */
85 unsigned long (*read_control)(void __iomem *base, unsigned long offs);
86 void (*write_control)(void __iomem *base, unsigned long offs,
87 unsigned long value);
88
89 /* callbacks for CMCNT and CMCOR access */
90 unsigned long (*read_count)(void __iomem *base, unsigned long offs);
91 void (*write_count)(void __iomem *base, unsigned long offs,
92 unsigned long value);
93};
94
Laurent Pinchart7269f932014-01-27 15:29:19 +010095struct sh_cmt_channel {
Laurent Pinchart2653caf2014-01-27 22:04:17 +010096 struct sh_cmt_device *cmt;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000097
Laurent Pinchart81b3b272014-01-28 12:36:48 +010098 unsigned int index; /* Index in the documentation */
99 unsigned int hwidx; /* Real hardware index */
Laurent Pinchartc924d2d2014-01-27 22:04:17 +0100100
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100101 void __iomem *iostart;
102 void __iomem *ioctrl;
103
104 unsigned int timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000105 unsigned long flags;
106 unsigned long match_value;
107 unsigned long next_match_value;
108 unsigned long max_match_value;
Paul Mundt7d0c3992012-05-25 13:36:43 +0900109 raw_spinlock_t lock;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000110 struct clock_event_device ced;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000111 struct clocksource cs;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000112 unsigned long total_cycles;
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200113 bool cs_enabled;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100114};
115
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100116struct sh_cmt_device {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100117 struct platform_device *pdev;
118
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100119 const struct sh_cmt_info *info;
120
Laurent Pinchart7269f932014-01-27 15:29:19 +0100121 void __iomem *mapbase;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100122 struct clk *clk;
Nicolai Stange890f4232017-02-06 22:11:59 +0100123 unsigned long rate;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100124
Laurent Pinchartde599c82014-02-17 16:49:05 +0100125 raw_spinlock_t lock; /* Protect the shared start/stop register */
126
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100127 struct sh_cmt_channel *channels;
128 unsigned int num_channels;
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100129 unsigned int hw_channels;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100130
131 bool has_clockevent;
132 bool has_clocksource;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000133};
134
Laurent Pinchartd14be992014-01-29 00:33:08 +0100135#define SH_CMT16_CMCSR_CMF (1 << 7)
136#define SH_CMT16_CMCSR_CMIE (1 << 6)
137#define SH_CMT16_CMCSR_CKS8 (0 << 0)
138#define SH_CMT16_CMCSR_CKS32 (1 << 0)
139#define SH_CMT16_CMCSR_CKS128 (2 << 0)
140#define SH_CMT16_CMCSR_CKS512 (3 << 0)
141#define SH_CMT16_CMCSR_CKS_MASK (3 << 0)
142
143#define SH_CMT32_CMCSR_CMF (1 << 15)
144#define SH_CMT32_CMCSR_OVF (1 << 14)
145#define SH_CMT32_CMCSR_WRFLG (1 << 13)
146#define SH_CMT32_CMCSR_STTF (1 << 12)
147#define SH_CMT32_CMCSR_STPF (1 << 11)
148#define SH_CMT32_CMCSR_SSIE (1 << 10)
149#define SH_CMT32_CMCSR_CMS (1 << 9)
150#define SH_CMT32_CMCSR_CMM (1 << 8)
151#define SH_CMT32_CMCSR_CMTOUT_IE (1 << 7)
152#define SH_CMT32_CMCSR_CMR_NONE (0 << 4)
153#define SH_CMT32_CMCSR_CMR_DMA (1 << 4)
154#define SH_CMT32_CMCSR_CMR_IRQ (2 << 4)
155#define SH_CMT32_CMCSR_CMR_MASK (3 << 4)
156#define SH_CMT32_CMCSR_DBGIVD (1 << 3)
157#define SH_CMT32_CMCSR_CKS_RCLK8 (4 << 0)
158#define SH_CMT32_CMCSR_CKS_RCLK32 (5 << 0)
159#define SH_CMT32_CMCSR_CKS_RCLK128 (6 << 0)
160#define SH_CMT32_CMCSR_CKS_RCLK1 (7 << 0)
161#define SH_CMT32_CMCSR_CKS_MASK (7 << 0)
162
Magnus Damma6a912c2012-12-14 14:54:19 +0900163static unsigned long sh_cmt_read16(void __iomem *base, unsigned long offs)
Magnus Damm587acb32012-12-14 14:54:10 +0900164{
165 return ioread16(base + (offs << 1));
166}
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000167
Magnus Damma6a912c2012-12-14 14:54:19 +0900168static unsigned long sh_cmt_read32(void __iomem *base, unsigned long offs)
169{
170 return ioread32(base + (offs << 2));
171}
172
173static void sh_cmt_write16(void __iomem *base, unsigned long offs,
174 unsigned long value)
Magnus Damm587acb32012-12-14 14:54:10 +0900175{
176 iowrite16(value, base + (offs << 1));
177}
178
Magnus Damma6a912c2012-12-14 14:54:19 +0900179static void sh_cmt_write32(void __iomem *base, unsigned long offs,
180 unsigned long value)
181{
182 iowrite32(value, base + (offs << 2));
183}
184
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100185static const struct sh_cmt_info sh_cmt_info[] = {
186 [SH_CMT_16BIT] = {
187 .model = SH_CMT_16BIT,
188 .width = 16,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100189 .overflow_bit = SH_CMT16_CMCSR_CMF,
190 .clear_bits = ~SH_CMT16_CMCSR_CMF,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100191 .read_control = sh_cmt_read16,
192 .write_control = sh_cmt_write16,
193 .read_count = sh_cmt_read16,
194 .write_count = sh_cmt_write16,
195 },
196 [SH_CMT_32BIT] = {
197 .model = SH_CMT_32BIT,
198 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100199 .overflow_bit = SH_CMT32_CMCSR_CMF,
200 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100201 .read_control = sh_cmt_read16,
202 .write_control = sh_cmt_write16,
203 .read_count = sh_cmt_read32,
204 .write_count = sh_cmt_write32,
205 },
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100206 [SH_CMT_48BIT] = {
207 .model = SH_CMT_48BIT,
Magnus Damm464eed82017-09-18 15:46:42 +0200208 .channels_mask = 0x3f,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100209 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100210 .overflow_bit = SH_CMT32_CMCSR_CMF,
211 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100212 .read_control = sh_cmt_read32,
213 .write_control = sh_cmt_write32,
214 .read_count = sh_cmt_read32,
215 .write_count = sh_cmt_write32,
216 },
Magnus Damm83c79a62017-09-18 15:46:43 +0200217 [SH_CMT0_RCAR_GEN2] = {
218 .model = SH_CMT0_RCAR_GEN2,
219 .channels_mask = 0x60,
220 .width = 32,
221 .overflow_bit = SH_CMT32_CMCSR_CMF,
222 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
223 .read_control = sh_cmt_read32,
224 .write_control = sh_cmt_write32,
225 .read_count = sh_cmt_read32,
226 .write_count = sh_cmt_write32,
227 },
228 [SH_CMT1_RCAR_GEN2] = {
229 .model = SH_CMT1_RCAR_GEN2,
230 .channels_mask = 0xff,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100231 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100232 .overflow_bit = SH_CMT32_CMCSR_CMF,
233 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100234 .read_control = sh_cmt_read32,
235 .write_control = sh_cmt_write32,
236 .read_count = sh_cmt_read32,
237 .write_count = sh_cmt_write32,
238 },
239};
240
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000241#define CMCSR 0 /* channel register */
242#define CMCNT 1 /* channel register */
243#define CMCOR 2 /* channel register */
244
Laurent Pinchart7269f932014-01-27 15:29:19 +0100245static inline unsigned long sh_cmt_read_cmstr(struct sh_cmt_channel *ch)
Magnus Damm1b56b962012-12-14 14:54:00 +0900246{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100247 if (ch->iostart)
248 return ch->cmt->info->read_control(ch->iostart, 0);
249 else
250 return ch->cmt->info->read_control(ch->cmt->mapbase, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000251}
252
Laurent Pinchart7269f932014-01-27 15:29:19 +0100253static inline void sh_cmt_write_cmstr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900254 unsigned long value)
255{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100256 if (ch->iostart)
257 ch->cmt->info->write_control(ch->iostart, 0, value);
258 else
259 ch->cmt->info->write_control(ch->cmt->mapbase, 0, value);
260}
261
262static inline unsigned long sh_cmt_read_cmcsr(struct sh_cmt_channel *ch)
263{
264 return ch->cmt->info->read_control(ch->ioctrl, CMCSR);
Magnus Damm1b56b962012-12-14 14:54:00 +0900265}
266
Laurent Pinchart7269f932014-01-27 15:29:19 +0100267static inline void sh_cmt_write_cmcsr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900268 unsigned long value)
269{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100270 ch->cmt->info->write_control(ch->ioctrl, CMCSR, value);
271}
272
273static inline unsigned long sh_cmt_read_cmcnt(struct sh_cmt_channel *ch)
274{
275 return ch->cmt->info->read_count(ch->ioctrl, CMCNT);
Magnus Damm1b56b962012-12-14 14:54:00 +0900276}
277
Laurent Pinchart7269f932014-01-27 15:29:19 +0100278static inline void sh_cmt_write_cmcnt(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900279 unsigned long value)
280{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100281 ch->cmt->info->write_count(ch->ioctrl, CMCNT, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900282}
283
Laurent Pinchart7269f932014-01-27 15:29:19 +0100284static inline void sh_cmt_write_cmcor(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900285 unsigned long value)
286{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100287 ch->cmt->info->write_count(ch->ioctrl, CMCOR, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900288}
289
Laurent Pinchart7269f932014-01-27 15:29:19 +0100290static unsigned long sh_cmt_get_counter(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000291 int *has_wrapped)
292{
293 unsigned long v1, v2, v3;
Magnus Damm5b644c72009-04-28 08:17:54 +0000294 int o1, o2;
295
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100296 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000297
298 /* Make sure the timer value is stable. Stolen from acpi_pm.c */
299 do {
Magnus Damm5b644c72009-04-28 08:17:54 +0000300 o2 = o1;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100301 v1 = sh_cmt_read_cmcnt(ch);
302 v2 = sh_cmt_read_cmcnt(ch);
303 v3 = sh_cmt_read_cmcnt(ch);
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100304 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm5b644c72009-04-28 08:17:54 +0000305 } while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
306 || (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000307
Magnus Damm5b644c72009-04-28 08:17:54 +0000308 *has_wrapped = o1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000309 return v2;
310}
311
Laurent Pinchart7269f932014-01-27 15:29:19 +0100312static void sh_cmt_start_stop_ch(struct sh_cmt_channel *ch, int start)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000313{
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000314 unsigned long flags, value;
315
316 /* start stop register shared by multiple timer channels */
Laurent Pinchartde599c82014-02-17 16:49:05 +0100317 raw_spin_lock_irqsave(&ch->cmt->lock, flags);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100318 value = sh_cmt_read_cmstr(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000319
320 if (start)
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100321 value |= 1 << ch->timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000322 else
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100323 value &= ~(1 << ch->timer_bit);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000324
Laurent Pinchart7269f932014-01-27 15:29:19 +0100325 sh_cmt_write_cmstr(ch, value);
Laurent Pinchartde599c82014-02-17 16:49:05 +0100326 raw_spin_unlock_irqrestore(&ch->cmt->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000327}
328
Nicolai Stange890f4232017-02-06 22:11:59 +0100329static int sh_cmt_enable(struct sh_cmt_channel *ch)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000330{
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000331 int k, ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000332
Laurent Pinchart7269f932014-01-27 15:29:19 +0100333 pm_runtime_get_sync(&ch->cmt->pdev->dev);
334 dev_pm_syscore_device(&ch->cmt->pdev->dev, true);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200335
Paul Mundt9436b4a2011-05-31 15:26:42 +0900336 /* enable clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100337 ret = clk_enable(ch->cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000338 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100339 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot enable clock\n",
340 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000341 goto err0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000342 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000343
344 /* make sure channel is disabled */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100345 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000346
347 /* configure channel, periodic mode and maximum timeout */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100348 if (ch->cmt->info->width == 16) {
Laurent Pinchartd14be992014-01-29 00:33:08 +0100349 sh_cmt_write_cmcsr(ch, SH_CMT16_CMCSR_CMIE |
350 SH_CMT16_CMCSR_CKS512);
Magnus Damm3014f472009-04-29 14:50:37 +0000351 } else {
Laurent Pinchartd14be992014-01-29 00:33:08 +0100352 sh_cmt_write_cmcsr(ch, SH_CMT32_CMCSR_CMM |
353 SH_CMT32_CMCSR_CMTOUT_IE |
354 SH_CMT32_CMCSR_CMR_IRQ |
355 SH_CMT32_CMCSR_CKS_RCLK8);
Magnus Damm3014f472009-04-29 14:50:37 +0000356 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000357
Laurent Pinchart7269f932014-01-27 15:29:19 +0100358 sh_cmt_write_cmcor(ch, 0xffffffff);
359 sh_cmt_write_cmcnt(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000360
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000361 /*
362 * According to the sh73a0 user's manual, as CMCNT can be operated
363 * only by the RCLK (Pseudo 32 KHz), there's one restriction on
364 * modifying CMCNT register; two RCLK cycles are necessary before
365 * this register is either read or any modification of the value
366 * it holds is reflected in the LSI's actual operation.
367 *
368 * While at it, we're supposed to clear out the CMCNT as of this
369 * moment, so make sure it's processed properly here. This will
370 * take RCLKx2 at maximum.
371 */
372 for (k = 0; k < 100; k++) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100373 if (!sh_cmt_read_cmcnt(ch))
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000374 break;
375 udelay(1);
376 }
377
Laurent Pinchart7269f932014-01-27 15:29:19 +0100378 if (sh_cmt_read_cmcnt(ch)) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100379 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot clear CMCNT\n",
380 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000381 ret = -ETIMEDOUT;
382 goto err1;
383 }
384
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000385 /* enable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100386 sh_cmt_start_stop_ch(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000387 return 0;
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000388 err1:
389 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100390 clk_disable(ch->cmt->clk);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000391
392 err0:
393 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000394}
395
Laurent Pinchart7269f932014-01-27 15:29:19 +0100396static void sh_cmt_disable(struct sh_cmt_channel *ch)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000397{
398 /* disable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100399 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000400
Magnus Dammbe890a12009-06-17 05:04:04 +0000401 /* disable interrupts in CMT block */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100402 sh_cmt_write_cmcsr(ch, 0);
Magnus Dammbe890a12009-06-17 05:04:04 +0000403
Paul Mundt9436b4a2011-05-31 15:26:42 +0900404 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100405 clk_disable(ch->cmt->clk);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200406
Laurent Pinchart7269f932014-01-27 15:29:19 +0100407 dev_pm_syscore_device(&ch->cmt->pdev->dev, false);
408 pm_runtime_put(&ch->cmt->pdev->dev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000409}
410
411/* private flags */
412#define FLAG_CLOCKEVENT (1 << 0)
413#define FLAG_CLOCKSOURCE (1 << 1)
414#define FLAG_REPROGRAM (1 << 2)
415#define FLAG_SKIPEVENT (1 << 3)
416#define FLAG_IRQCONTEXT (1 << 4)
417
Laurent Pinchart7269f932014-01-27 15:29:19 +0100418static void sh_cmt_clock_event_program_verify(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000419 int absolute)
420{
421 unsigned long new_match;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100422 unsigned long value = ch->next_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000423 unsigned long delay = 0;
424 unsigned long now = 0;
425 int has_wrapped;
426
Laurent Pinchart7269f932014-01-27 15:29:19 +0100427 now = sh_cmt_get_counter(ch, &has_wrapped);
428 ch->flags |= FLAG_REPROGRAM; /* force reprogram */
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000429
430 if (has_wrapped) {
431 /* we're competing with the interrupt handler.
432 * -> let the interrupt handler reprogram the timer.
433 * -> interrupt number two handles the event.
434 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100435 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000436 return;
437 }
438
439 if (absolute)
440 now = 0;
441
442 do {
443 /* reprogram the timer hardware,
444 * but don't save the new match value yet.
445 */
446 new_match = now + value + delay;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100447 if (new_match > ch->max_match_value)
448 new_match = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000449
Laurent Pinchart7269f932014-01-27 15:29:19 +0100450 sh_cmt_write_cmcor(ch, new_match);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000451
Laurent Pinchart7269f932014-01-27 15:29:19 +0100452 now = sh_cmt_get_counter(ch, &has_wrapped);
453 if (has_wrapped && (new_match > ch->match_value)) {
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000454 /* we are changing to a greater match value,
455 * so this wrap must be caused by the counter
456 * matching the old value.
457 * -> first interrupt reprograms the timer.
458 * -> interrupt number two handles the event.
459 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100460 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000461 break;
462 }
463
464 if (has_wrapped) {
465 /* we are changing to a smaller match value,
466 * so the wrap must be caused by the counter
467 * matching the new value.
468 * -> save programmed match value.
469 * -> let isr handle the event.
470 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100471 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000472 break;
473 }
474
475 /* be safe: verify hardware settings */
476 if (now < new_match) {
477 /* timer value is below match value, all good.
478 * this makes sure we won't miss any match events.
479 * -> save programmed match value.
480 * -> let isr handle the event.
481 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100482 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000483 break;
484 }
485
486 /* the counter has reached a value greater
487 * than our new match value. and since the
488 * has_wrapped flag isn't set we must have
489 * programmed a too close event.
490 * -> increase delay and retry.
491 */
492 if (delay)
493 delay <<= 1;
494 else
495 delay = 1;
496
497 if (!delay)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100498 dev_warn(&ch->cmt->pdev->dev, "ch%u: too long delay\n",
499 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000500
501 } while (delay);
502}
503
Laurent Pinchart7269f932014-01-27 15:29:19 +0100504static void __sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Takashi YOSHII65ada542010-12-17 07:25:09 +0000505{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100506 if (delta > ch->max_match_value)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100507 dev_warn(&ch->cmt->pdev->dev, "ch%u: delta out of range\n",
508 ch->index);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000509
Laurent Pinchart7269f932014-01-27 15:29:19 +0100510 ch->next_match_value = delta;
511 sh_cmt_clock_event_program_verify(ch, 0);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000512}
513
Laurent Pinchart7269f932014-01-27 15:29:19 +0100514static void sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000515{
516 unsigned long flags;
517
Laurent Pinchart7269f932014-01-27 15:29:19 +0100518 raw_spin_lock_irqsave(&ch->lock, flags);
519 __sh_cmt_set_next(ch, delta);
520 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000521}
522
523static irqreturn_t sh_cmt_interrupt(int irq, void *dev_id)
524{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100525 struct sh_cmt_channel *ch = dev_id;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000526
527 /* clear flags */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100528 sh_cmt_write_cmcsr(ch, sh_cmt_read_cmcsr(ch) &
529 ch->cmt->info->clear_bits);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000530
531 /* update clock source counter to begin with if enabled
532 * the wrap flag should be cleared by the timer specific
533 * isr before we end up here.
534 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100535 if (ch->flags & FLAG_CLOCKSOURCE)
536 ch->total_cycles += ch->match_value + 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000537
Laurent Pinchart7269f932014-01-27 15:29:19 +0100538 if (!(ch->flags & FLAG_REPROGRAM))
539 ch->next_match_value = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000540
Laurent Pinchart7269f932014-01-27 15:29:19 +0100541 ch->flags |= FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000542
Laurent Pinchart7269f932014-01-27 15:29:19 +0100543 if (ch->flags & FLAG_CLOCKEVENT) {
544 if (!(ch->flags & FLAG_SKIPEVENT)) {
Viresh Kumar051b7822015-06-18 16:24:34 +0530545 if (clockevent_state_oneshot(&ch->ced)) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100546 ch->next_match_value = ch->max_match_value;
547 ch->flags |= FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000548 }
549
Laurent Pinchart7269f932014-01-27 15:29:19 +0100550 ch->ced.event_handler(&ch->ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000551 }
552 }
553
Laurent Pinchart7269f932014-01-27 15:29:19 +0100554 ch->flags &= ~FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000555
Laurent Pinchart7269f932014-01-27 15:29:19 +0100556 if (ch->flags & FLAG_REPROGRAM) {
557 ch->flags &= ~FLAG_REPROGRAM;
558 sh_cmt_clock_event_program_verify(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000559
Laurent Pinchart7269f932014-01-27 15:29:19 +0100560 if (ch->flags & FLAG_CLOCKEVENT)
Viresh Kumar051b7822015-06-18 16:24:34 +0530561 if ((clockevent_state_shutdown(&ch->ced))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100562 || (ch->match_value == ch->next_match_value))
563 ch->flags &= ~FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000564 }
565
Laurent Pinchart7269f932014-01-27 15:29:19 +0100566 ch->flags &= ~FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000567
568 return IRQ_HANDLED;
569}
570
Laurent Pinchart7269f932014-01-27 15:29:19 +0100571static int sh_cmt_start(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000572{
573 int ret = 0;
574 unsigned long flags;
575
Laurent Pinchart7269f932014-01-27 15:29:19 +0100576 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000577
Laurent Pinchart7269f932014-01-27 15:29:19 +0100578 if (!(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
Nicolai Stange890f4232017-02-06 22:11:59 +0100579 ret = sh_cmt_enable(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000580
581 if (ret)
582 goto out;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100583 ch->flags |= flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000584
585 /* setup timeout if no clockevent */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100586 if ((flag == FLAG_CLOCKSOURCE) && (!(ch->flags & FLAG_CLOCKEVENT)))
587 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000588 out:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100589 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000590
591 return ret;
592}
593
Laurent Pinchart7269f932014-01-27 15:29:19 +0100594static void sh_cmt_stop(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000595{
596 unsigned long flags;
597 unsigned long f;
598
Laurent Pinchart7269f932014-01-27 15:29:19 +0100599 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000600
Laurent Pinchart7269f932014-01-27 15:29:19 +0100601 f = ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE);
602 ch->flags &= ~flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000603
Laurent Pinchart7269f932014-01-27 15:29:19 +0100604 if (f && !(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
605 sh_cmt_disable(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000606
607 /* adjust the timeout to maximum if only clocksource left */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100608 if ((flag == FLAG_CLOCKEVENT) && (ch->flags & FLAG_CLOCKSOURCE))
609 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000610
Laurent Pinchart7269f932014-01-27 15:29:19 +0100611 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000612}
613
Laurent Pinchart7269f932014-01-27 15:29:19 +0100614static struct sh_cmt_channel *cs_to_sh_cmt(struct clocksource *cs)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000615{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100616 return container_of(cs, struct sh_cmt_channel, cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000617}
618
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100619static u64 sh_cmt_clocksource_read(struct clocksource *cs)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000620{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100621 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000622 unsigned long flags, raw;
623 unsigned long value;
624 int has_wrapped;
625
Laurent Pinchart7269f932014-01-27 15:29:19 +0100626 raw_spin_lock_irqsave(&ch->lock, flags);
627 value = ch->total_cycles;
628 raw = sh_cmt_get_counter(ch, &has_wrapped);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000629
630 if (unlikely(has_wrapped))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100631 raw += ch->match_value + 1;
632 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000633
634 return value + raw;
635}
636
637static int sh_cmt_clocksource_enable(struct clocksource *cs)
638{
Magnus Damm3593f5f2011-04-25 22:32:11 +0900639 int ret;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100640 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000641
Laurent Pinchart7269f932014-01-27 15:29:19 +0100642 WARN_ON(ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200643
Laurent Pinchart7269f932014-01-27 15:29:19 +0100644 ch->total_cycles = 0;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000645
Laurent Pinchart7269f932014-01-27 15:29:19 +0100646 ret = sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Nicolai Stange890f4232017-02-06 22:11:59 +0100647 if (!ret)
Laurent Pinchart7269f932014-01-27 15:29:19 +0100648 ch->cs_enabled = true;
Nicolai Stange890f4232017-02-06 22:11:59 +0100649
Magnus Damm3593f5f2011-04-25 22:32:11 +0900650 return ret;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000651}
652
653static void sh_cmt_clocksource_disable(struct clocksource *cs)
654{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100655 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200656
Laurent Pinchart7269f932014-01-27 15:29:19 +0100657 WARN_ON(!ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200658
Laurent Pinchart7269f932014-01-27 15:29:19 +0100659 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
660 ch->cs_enabled = false;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000661}
662
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200663static void sh_cmt_clocksource_suspend(struct clocksource *cs)
664{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100665 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200666
Geert Uytterhoeven54d46b72015-08-06 17:32:06 +0200667 if (!ch->cs_enabled)
668 return;
669
Laurent Pinchart7269f932014-01-27 15:29:19 +0100670 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
671 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200672}
673
Magnus Dammc8162882010-02-02 14:41:40 -0800674static void sh_cmt_clocksource_resume(struct clocksource *cs)
675{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100676 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200677
Geert Uytterhoeven54d46b72015-08-06 17:32:06 +0200678 if (!ch->cs_enabled)
679 return;
680
Laurent Pinchart7269f932014-01-27 15:29:19 +0100681 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
682 sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Magnus Dammc8162882010-02-02 14:41:40 -0800683}
684
Laurent Pinchart7269f932014-01-27 15:29:19 +0100685static int sh_cmt_register_clocksource(struct sh_cmt_channel *ch,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100686 const char *name)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000687{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100688 struct clocksource *cs = &ch->cs;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000689
690 cs->name = name;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100691 cs->rating = 125;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000692 cs->read = sh_cmt_clocksource_read;
693 cs->enable = sh_cmt_clocksource_enable;
694 cs->disable = sh_cmt_clocksource_disable;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200695 cs->suspend = sh_cmt_clocksource_suspend;
Magnus Dammc8162882010-02-02 14:41:40 -0800696 cs->resume = sh_cmt_clocksource_resume;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000697 cs->mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8);
698 cs->flags = CLOCK_SOURCE_IS_CONTINUOUS;
Paul Mundtf4d7c352010-06-02 17:10:44 +0900699
Laurent Pinchart740a9512014-01-27 22:04:17 +0100700 dev_info(&ch->cmt->pdev->dev, "ch%u: used as clock source\n",
701 ch->index);
Paul Mundtf4d7c352010-06-02 17:10:44 +0900702
Nicolai Stange890f4232017-02-06 22:11:59 +0100703 clocksource_register_hz(cs, ch->cmt->rate);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000704 return 0;
705}
706
Laurent Pinchart7269f932014-01-27 15:29:19 +0100707static struct sh_cmt_channel *ced_to_sh_cmt(struct clock_event_device *ced)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000708{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100709 return container_of(ced, struct sh_cmt_channel, ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000710}
711
Laurent Pinchart7269f932014-01-27 15:29:19 +0100712static void sh_cmt_clock_event_start(struct sh_cmt_channel *ch, int periodic)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000713{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100714 sh_cmt_start(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000715
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000716 if (periodic)
Nicolai Stange890f4232017-02-06 22:11:59 +0100717 sh_cmt_set_next(ch, ((ch->cmt->rate + HZ/2) / HZ) - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000718 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100719 sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000720}
721
Viresh Kumar051b7822015-06-18 16:24:34 +0530722static int sh_cmt_clock_event_shutdown(struct clock_event_device *ced)
723{
724 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
725
726 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
727 return 0;
728}
729
730static int sh_cmt_clock_event_set_state(struct clock_event_device *ced,
731 int periodic)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000732{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100733 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000734
735 /* deal with old setting first */
Viresh Kumar051b7822015-06-18 16:24:34 +0530736 if (clockevent_state_oneshot(ced) || clockevent_state_periodic(ced))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100737 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000738
Viresh Kumar051b7822015-06-18 16:24:34 +0530739 dev_info(&ch->cmt->pdev->dev, "ch%u: used for %s clock events\n",
740 ch->index, periodic ? "periodic" : "oneshot");
741 sh_cmt_clock_event_start(ch, periodic);
742 return 0;
743}
744
745static int sh_cmt_clock_event_set_oneshot(struct clock_event_device *ced)
746{
747 return sh_cmt_clock_event_set_state(ced, 0);
748}
749
750static int sh_cmt_clock_event_set_periodic(struct clock_event_device *ced)
751{
752 return sh_cmt_clock_event_set_state(ced, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000753}
754
755static int sh_cmt_clock_event_next(unsigned long delta,
756 struct clock_event_device *ced)
757{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100758 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000759
Viresh Kumar051b7822015-06-18 16:24:34 +0530760 BUG_ON(!clockevent_state_oneshot(ced));
Laurent Pinchart7269f932014-01-27 15:29:19 +0100761 if (likely(ch->flags & FLAG_IRQCONTEXT))
762 ch->next_match_value = delta - 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000763 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100764 sh_cmt_set_next(ch, delta - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000765
766 return 0;
767}
768
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200769static void sh_cmt_clock_event_suspend(struct clock_event_device *ced)
770{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100771 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900772
Laurent Pinchart7269f932014-01-27 15:29:19 +0100773 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
774 clk_unprepare(ch->cmt->clk);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200775}
776
777static void sh_cmt_clock_event_resume(struct clock_event_device *ced)
778{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100779 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900780
Laurent Pinchart7269f932014-01-27 15:29:19 +0100781 clk_prepare(ch->cmt->clk);
782 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200783}
784
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100785static int sh_cmt_register_clockevent(struct sh_cmt_channel *ch,
786 const char *name)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000787{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100788 struct clock_event_device *ced = &ch->ced;
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100789 int irq;
790 int ret;
791
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100792 irq = platform_get_irq(ch->cmt->pdev, ch->index);
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100793 if (irq < 0) {
794 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to get irq\n",
795 ch->index);
796 return irq;
797 }
798
799 ret = request_irq(irq, sh_cmt_interrupt,
800 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
801 dev_name(&ch->cmt->pdev->dev), ch);
802 if (ret) {
803 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to request irq %d\n",
804 ch->index, irq);
805 return ret;
806 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000807
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000808 ced->name = name;
809 ced->features = CLOCK_EVT_FEAT_PERIODIC;
810 ced->features |= CLOCK_EVT_FEAT_ONESHOT;
Laurent Pinchartb7fcbb02014-02-19 17:00:31 +0100811 ced->rating = 125;
Laurent Pinchartf1ebe1e2014-02-19 16:19:44 +0100812 ced->cpumask = cpu_possible_mask;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000813 ced->set_next_event = sh_cmt_clock_event_next;
Viresh Kumar051b7822015-06-18 16:24:34 +0530814 ced->set_state_shutdown = sh_cmt_clock_event_shutdown;
815 ced->set_state_periodic = sh_cmt_clock_event_set_periodic;
816 ced->set_state_oneshot = sh_cmt_clock_event_set_oneshot;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200817 ced->suspend = sh_cmt_clock_event_suspend;
818 ced->resume = sh_cmt_clock_event_resume;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000819
Nicolai Stange890f4232017-02-06 22:11:59 +0100820 /* TODO: calculate good shift from rate and counter bit width */
821 ced->shift = 32;
822 ced->mult = div_sc(ch->cmt->rate, NSEC_PER_SEC, ced->shift);
823 ced->max_delta_ns = clockevent_delta2ns(ch->max_match_value, ced);
Nicolai Stangebb2e94a2017-03-30 22:09:12 +0200824 ced->max_delta_ticks = ch->max_match_value;
Nicolai Stange890f4232017-02-06 22:11:59 +0100825 ced->min_delta_ns = clockevent_delta2ns(0x1f, ced);
Nicolai Stangebb2e94a2017-03-30 22:09:12 +0200826 ced->min_delta_ticks = 0x1f;
Nicolai Stange890f4232017-02-06 22:11:59 +0100827
Laurent Pinchart740a9512014-01-27 22:04:17 +0100828 dev_info(&ch->cmt->pdev->dev, "ch%u: used for clock events\n",
829 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000830 clockevents_register_device(ced);
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100831
832 return 0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000833}
834
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100835static int sh_cmt_register(struct sh_cmt_channel *ch, const char *name,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100836 bool clockevent, bool clocksource)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000837{
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100838 int ret;
839
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100840 if (clockevent) {
841 ch->cmt->has_clockevent = true;
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100842 ret = sh_cmt_register_clockevent(ch, name);
843 if (ret < 0)
844 return ret;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100845 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000846
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100847 if (clocksource) {
848 ch->cmt->has_clocksource = true;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100849 sh_cmt_register_clocksource(ch, name);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100850 }
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000851
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000852 return 0;
853}
854
Laurent Pinchart740a9512014-01-27 22:04:17 +0100855static int sh_cmt_setup_channel(struct sh_cmt_channel *ch, unsigned int index,
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100856 unsigned int hwidx, bool clockevent,
857 bool clocksource, struct sh_cmt_device *cmt)
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100858{
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100859 int ret;
860
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100861 /* Skip unused channels. */
862 if (!clockevent && !clocksource)
863 return 0;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100864
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100865 ch->cmt = cmt;
866 ch->index = index;
867 ch->hwidx = hwidx;
Magnus Damm83c79a62017-09-18 15:46:43 +0200868 ch->timer_bit = hwidx;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100869
870 /*
871 * Compute the address of the channel control register block. For the
872 * timers with a per-channel start/stop register, compute its address
873 * as well.
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100874 */
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100875 switch (cmt->info->model) {
876 case SH_CMT_16BIT:
877 ch->ioctrl = cmt->mapbase + 2 + ch->hwidx * 6;
878 break;
879 case SH_CMT_32BIT:
880 case SH_CMT_48BIT:
881 ch->ioctrl = cmt->mapbase + 0x10 + ch->hwidx * 0x10;
882 break;
Magnus Damm83c79a62017-09-18 15:46:43 +0200883 case SH_CMT0_RCAR_GEN2:
884 case SH_CMT1_RCAR_GEN2:
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100885 ch->iostart = cmt->mapbase + ch->hwidx * 0x100;
886 ch->ioctrl = ch->iostart + 0x10;
Magnus Damm83c79a62017-09-18 15:46:43 +0200887 ch->timer_bit = 0;
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100888 break;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100889 }
890
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100891 if (cmt->info->width == (sizeof(ch->max_match_value) * 8))
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100892 ch->max_match_value = ~0;
893 else
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100894 ch->max_match_value = (1 << cmt->info->width) - 1;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100895
896 ch->match_value = ch->max_match_value;
897 raw_spin_lock_init(&ch->lock);
898
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100899 ret = sh_cmt_register(ch, dev_name(&cmt->pdev->dev),
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100900 clockevent, clocksource);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100901 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100902 dev_err(&cmt->pdev->dev, "ch%u: registration failed\n",
903 ch->index);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100904 return ret;
905 }
906 ch->cs_enabled = false;
907
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100908 return 0;
909}
910
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100911static int sh_cmt_map_memory(struct sh_cmt_device *cmt)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000912{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100913 struct resource *mem;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000914
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100915 mem = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 0);
916 if (!mem) {
917 dev_err(&cmt->pdev->dev, "failed to get I/O memory\n");
918 return -ENXIO;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000919 }
920
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100921 cmt->mapbase = ioremap_nocache(mem->start, resource_size(mem));
922 if (cmt->mapbase == NULL) {
923 dev_err(&cmt->pdev->dev, "failed to remap I/O memory\n");
924 return -ENXIO;
925 }
926
927 return 0;
928}
929
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100930static const struct platform_device_id sh_cmt_id_table[] = {
931 { "sh-cmt-16", (kernel_ulong_t)&sh_cmt_info[SH_CMT_16BIT] },
932 { "sh-cmt-32", (kernel_ulong_t)&sh_cmt_info[SH_CMT_32BIT] },
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100933 { }
934};
935MODULE_DEVICE_TABLE(platform, sh_cmt_id_table);
936
937static const struct of_device_id sh_cmt_of_table[] __maybe_unused = {
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100938 { .compatible = "renesas,cmt-48", .data = &sh_cmt_info[SH_CMT_48BIT] },
Geert Uytterhoeven8d50e942017-09-18 15:46:45 +0200939 {
940 /* deprecated, preserved for backward compatibility */
941 .compatible = "renesas,cmt-48-gen2",
942 .data = &sh_cmt_info[SH_CMT0_RCAR_GEN2]
943 },
Magnus Damm83c79a62017-09-18 15:46:43 +0200944 { .compatible = "renesas,rcar-gen2-cmt0", .data = &sh_cmt_info[SH_CMT0_RCAR_GEN2] },
945 { .compatible = "renesas,rcar-gen2-cmt1", .data = &sh_cmt_info[SH_CMT1_RCAR_GEN2] },
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100946 { }
947};
948MODULE_DEVICE_TABLE(of, sh_cmt_of_table);
949
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100950static int sh_cmt_setup(struct sh_cmt_device *cmt, struct platform_device *pdev)
951{
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100952 unsigned int mask;
953 unsigned int i;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100954 int ret;
955
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100956 cmt->pdev = pdev;
Laurent Pinchartde599c82014-02-17 16:49:05 +0100957 raw_spin_lock_init(&cmt->lock);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100958
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100959 if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
Geert Uytterhoeven2d1d5172017-09-18 15:46:47 +0200960 cmt->info = of_device_get_match_data(&pdev->dev);
Geert Uytterhoevend1d28592017-09-18 15:46:46 +0200961 cmt->hw_channels = cmt->info->channels_mask;
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100962 } else if (pdev->dev.platform_data) {
963 struct sh_timer_config *cfg = pdev->dev.platform_data;
964 const struct platform_device_id *id = pdev->id_entry;
965
966 cmt->info = (const struct sh_cmt_info *)id->driver_data;
967 cmt->hw_channels = cfg->channels_mask;
968 } else {
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100969 dev_err(&cmt->pdev->dev, "missing platform data\n");
970 return -ENXIO;
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100971 }
972
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100973 /* Get hold of clock. */
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100974 cmt->clk = clk_get(&cmt->pdev->dev, "fck");
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100975 if (IS_ERR(cmt->clk)) {
976 dev_err(&cmt->pdev->dev, "cannot get clock\n");
977 return PTR_ERR(cmt->clk);
978 }
979
980 ret = clk_prepare(cmt->clk);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100981 if (ret < 0)
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100982 goto err_clk_put;
983
Nicolai Stange890f4232017-02-06 22:11:59 +0100984 /* Determine clock rate. */
985 ret = clk_enable(cmt->clk);
986 if (ret < 0)
987 goto err_clk_unprepare;
988
989 if (cmt->info->width == 16)
990 cmt->rate = clk_get_rate(cmt->clk) / 512;
991 else
992 cmt->rate = clk_get_rate(cmt->clk) / 8;
993
994 clk_disable(cmt->clk);
995
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100996 /* Map the memory resource(s). */
997 ret = sh_cmt_map_memory(cmt);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100998 if (ret < 0)
999 goto err_clk_unprepare;
1000
1001 /* Allocate and setup the channels. */
Laurent Pinchart1768aa22014-02-12 17:12:40 +01001002 cmt->num_channels = hweight8(cmt->hw_channels);
Kees Cook6396bb22018-06-12 14:03:40 -07001003 cmt->channels = kcalloc(cmt->num_channels, sizeof(*cmt->channels),
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001004 GFP_KERNEL);
1005 if (cmt->channels == NULL) {
1006 ret = -ENOMEM;
1007 goto err_unmap;
1008 }
1009
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001010 /*
1011 * Use the first channel as a clock event device and the second channel
1012 * as a clock source. If only one channel is available use it for both.
1013 */
Laurent Pinchart1768aa22014-02-12 17:12:40 +01001014 for (i = 0, mask = cmt->hw_channels; i < cmt->num_channels; ++i) {
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001015 unsigned int hwidx = ffs(mask) - 1;
1016 bool clocksource = i == 1 || cmt->num_channels == 1;
1017 bool clockevent = i == 0;
1018
1019 ret = sh_cmt_setup_channel(&cmt->channels[i], i, hwidx,
1020 clockevent, clocksource, cmt);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001021 if (ret < 0)
1022 goto err_unmap;
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001023
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001024 mask &= ~(1 << hwidx);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001025 }
Paul Mundtda64c2a2010-02-25 16:37:46 +09001026
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001027 platform_set_drvdata(pdev, cmt);
Magnus Dammadccc692012-12-14 14:53:51 +09001028
Paul Mundtda64c2a2010-02-25 16:37:46 +09001029 return 0;
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001030
1031err_unmap:
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +01001032 kfree(cmt->channels);
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001033 iounmap(cmt->mapbase);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001034err_clk_unprepare:
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001035 clk_unprepare(cmt->clk);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001036err_clk_put:
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001037 clk_put(cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001038 return ret;
1039}
1040
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001041static int sh_cmt_probe(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001042{
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001043 struct sh_cmt_device *cmt = platform_get_drvdata(pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001044 int ret;
1045
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001046 if (!is_early_platform_device(pdev)) {
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001047 pm_runtime_set_active(&pdev->dev);
1048 pm_runtime_enable(&pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001049 }
Rafael J. Wysocki615a4452012-03-13 22:40:06 +01001050
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001051 if (cmt) {
Paul Mundt214a6072010-03-10 16:26:25 +09001052 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001053 goto out;
Magnus Damme475eed2009-04-15 10:50:04 +00001054 }
1055
Laurent Pinchartb262bc72014-01-27 22:04:17 +01001056 cmt = kzalloc(sizeof(*cmt), GFP_KERNEL);
Jingoo Han0178f412014-05-22 14:05:06 +02001057 if (cmt == NULL)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001058 return -ENOMEM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001059
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001060 ret = sh_cmt_setup(cmt, pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001061 if (ret) {
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001062 kfree(cmt);
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001063 pm_runtime_idle(&pdev->dev);
1064 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001065 }
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001066 if (is_early_platform_device(pdev))
1067 return 0;
1068
1069 out:
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001070 if (cmt->has_clockevent || cmt->has_clocksource)
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001071 pm_runtime_irq_safe(&pdev->dev);
1072 else
1073 pm_runtime_idle(&pdev->dev);
1074
1075 return 0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001076}
1077
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001078static int sh_cmt_remove(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001079{
1080 return -EBUSY; /* cannot unregister clockevent and clocksource */
1081}
1082
1083static struct platform_driver sh_cmt_device_driver = {
1084 .probe = sh_cmt_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001085 .remove = sh_cmt_remove,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001086 .driver = {
1087 .name = "sh_cmt",
Laurent Pinchart1768aa22014-02-12 17:12:40 +01001088 .of_match_table = of_match_ptr(sh_cmt_of_table),
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001089 },
1090 .id_table = sh_cmt_id_table,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001091};
1092
1093static int __init sh_cmt_init(void)
1094{
1095 return platform_driver_register(&sh_cmt_device_driver);
1096}
1097
1098static void __exit sh_cmt_exit(void)
1099{
1100 platform_driver_unregister(&sh_cmt_device_driver);
1101}
1102
Magnus Damme475eed2009-04-15 10:50:04 +00001103early_platform_init("earlytimer", &sh_cmt_device_driver);
Simon Hormane903a032013-03-05 15:40:42 +09001104subsys_initcall(sh_cmt_init);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001105module_exit(sh_cmt_exit);
1106
1107MODULE_AUTHOR("Magnus Damm");
1108MODULE_DESCRIPTION("SuperH CMT Timer Driver");
1109MODULE_LICENSE("GPL v2");