blob: 91a8ef8e7f3fd18272d9ce5d071eeb640472236d [file] [log] [blame]
Rabin Vincentd88b25b2010-05-10 23:43:47 +02001/*
2 * Copyright (C) ST-Ericsson SA 2010
3 *
4 * License Terms: GNU General Public License, version 2
5 * Author: Hanumath Prasad <hanumath.prasad@stericsson.com> for ST-Ericsson
6 * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
7 */
8
Rabin Vincentd88b25b2010-05-10 23:43:47 +02009#include <linux/init.h>
10#include <linux/platform_device.h>
11#include <linux/slab.h>
Linus Walleijcee1b402016-04-05 15:09:09 +020012#include <linux/gpio/driver.h>
Lee Jones3113e672012-09-07 12:14:59 +010013#include <linux/of.h>
Rabin Vincentd88b25b2010-05-10 23:43:47 +020014#include <linux/interrupt.h>
Sundar Iyerc6eda6c2010-12-13 09:33:12 +053015#include <linux/mfd/tc3589x.h>
Linus Walleijcee1b402016-04-05 15:09:09 +020016#include <linux/bitops.h>
Rabin Vincentd88b25b2010-05-10 23:43:47 +020017
18/*
19 * These registers are modified under the irq bus lock and cached to avoid
20 * unnecessary writes in bus_sync_unlock.
21 */
22enum { REG_IBE, REG_IEV, REG_IS, REG_IE };
23
24#define CACHE_NR_REGS 4
25#define CACHE_NR_BANKS 3
26
Sundar Iyer20406eb2010-12-13 09:33:14 +053027struct tc3589x_gpio {
Rabin Vincentd88b25b2010-05-10 23:43:47 +020028 struct gpio_chip chip;
Sundar Iyer20406eb2010-12-13 09:33:14 +053029 struct tc3589x *tc3589x;
Rabin Vincentd88b25b2010-05-10 23:43:47 +020030 struct device *dev;
31 struct mutex irq_lock;
Rabin Vincentd88b25b2010-05-10 23:43:47 +020032 /* Caches of interrupt control registers for bus_lock */
33 u8 regs[CACHE_NR_REGS][CACHE_NR_BANKS];
34 u8 oldregs[CACHE_NR_REGS][CACHE_NR_BANKS];
35};
36
Linus Walleij0e4011e2016-09-19 10:14:29 +020037static int tc3589x_gpio_get(struct gpio_chip *chip, unsigned int offset)
Rabin Vincentd88b25b2010-05-10 23:43:47 +020038{
Linus Walleijb0d38472015-12-03 15:37:29 +010039 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
Sundar Iyer20406eb2010-12-13 09:33:14 +053040 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
41 u8 reg = TC3589x_GPIODATA0 + (offset / 8) * 2;
Linus Walleijcee1b402016-04-05 15:09:09 +020042 u8 mask = BIT(offset % 8);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020043 int ret;
44
Sundar Iyer20406eb2010-12-13 09:33:14 +053045 ret = tc3589x_reg_read(tc3589x, reg);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020046 if (ret < 0)
47 return ret;
48
Linus Walleij27ca2262015-12-21 11:42:30 +010049 return !!(ret & mask);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020050}
51
Linus Walleij0e4011e2016-09-19 10:14:29 +020052static void tc3589x_gpio_set(struct gpio_chip *chip, unsigned int offset, int val)
Rabin Vincentd88b25b2010-05-10 23:43:47 +020053{
Linus Walleijb0d38472015-12-03 15:37:29 +010054 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
Sundar Iyer20406eb2010-12-13 09:33:14 +053055 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
56 u8 reg = TC3589x_GPIODATA0 + (offset / 8) * 2;
Linus Walleij0e4011e2016-09-19 10:14:29 +020057 unsigned int pos = offset % 8;
Linus Walleijcee1b402016-04-05 15:09:09 +020058 u8 data[] = {val ? BIT(pos) : 0, BIT(pos)};
Rabin Vincentd88b25b2010-05-10 23:43:47 +020059
Sundar Iyer20406eb2010-12-13 09:33:14 +053060 tc3589x_block_write(tc3589x, reg, ARRAY_SIZE(data), data);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020061}
62
Sundar Iyer20406eb2010-12-13 09:33:14 +053063static int tc3589x_gpio_direction_output(struct gpio_chip *chip,
Linus Walleij0e4011e2016-09-19 10:14:29 +020064 unsigned int offset, int val)
Rabin Vincentd88b25b2010-05-10 23:43:47 +020065{
Linus Walleijb0d38472015-12-03 15:37:29 +010066 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
Sundar Iyer20406eb2010-12-13 09:33:14 +053067 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
68 u8 reg = TC3589x_GPIODIR0 + offset / 8;
Linus Walleij0e4011e2016-09-19 10:14:29 +020069 unsigned int pos = offset % 8;
Rabin Vincentd88b25b2010-05-10 23:43:47 +020070
Sundar Iyer20406eb2010-12-13 09:33:14 +053071 tc3589x_gpio_set(chip, offset, val);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020072
Linus Walleijcee1b402016-04-05 15:09:09 +020073 return tc3589x_set_bits(tc3589x, reg, BIT(pos), BIT(pos));
Rabin Vincentd88b25b2010-05-10 23:43:47 +020074}
75
Sundar Iyer20406eb2010-12-13 09:33:14 +053076static int tc3589x_gpio_direction_input(struct gpio_chip *chip,
Linus Walleij0e4011e2016-09-19 10:14:29 +020077 unsigned int offset)
Rabin Vincentd88b25b2010-05-10 23:43:47 +020078{
Linus Walleijb0d38472015-12-03 15:37:29 +010079 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
Sundar Iyer20406eb2010-12-13 09:33:14 +053080 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
81 u8 reg = TC3589x_GPIODIR0 + offset / 8;
Linus Walleij0e4011e2016-09-19 10:14:29 +020082 unsigned int pos = offset % 8;
Rabin Vincentd88b25b2010-05-10 23:43:47 +020083
Linus Walleijcee1b402016-04-05 15:09:09 +020084 return tc3589x_set_bits(tc3589x, reg, BIT(pos), 0);
Rabin Vincentd88b25b2010-05-10 23:43:47 +020085}
86
Linus Walleij14063d72016-09-19 10:08:56 +020087static int tc3589x_gpio_get_direction(struct gpio_chip *chip,
Linus Walleij0e4011e2016-09-19 10:14:29 +020088 unsigned int offset)
Linus Walleij14063d72016-09-19 10:08:56 +020089{
90 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
91 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
92 u8 reg = TC3589x_GPIODIR0 + offset / 8;
Linus Walleij0e4011e2016-09-19 10:14:29 +020093 unsigned int pos = offset % 8;
Linus Walleij14063d72016-09-19 10:08:56 +020094 int ret;
95
96 ret = tc3589x_reg_read(tc3589x, reg);
97 if (ret < 0)
98 return ret;
99
Linus Walleij220a04f2016-11-14 15:10:29 +0100100 return !(ret & BIT(pos));
Linus Walleij14063d72016-09-19 10:08:56 +0200101}
102
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300103static int tc3589x_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
104 unsigned long config)
Linus Walleij8b866b02016-04-05 15:11:11 +0200105{
106 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(chip);
107 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
108 /*
109 * These registers are alterated at each second address
110 * ODM bit 0 = drive to GND or Hi-Z (open drain)
111 * ODM bit 1 = drive to VDD or Hi-Z (open source)
112 */
113 u8 odmreg = TC3589x_GPIOODM0 + (offset / 8) * 2;
114 u8 odereg = TC3589x_GPIOODE0 + (offset / 8) * 2;
Linus Walleij0e4011e2016-09-19 10:14:29 +0200115 unsigned int pos = offset % 8;
Linus Walleij8b866b02016-04-05 15:11:11 +0200116 int ret;
117
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300118 switch (pinconf_to_config_param(config)) {
119 case PIN_CONFIG_DRIVE_OPEN_DRAIN:
Linus Walleij8b866b02016-04-05 15:11:11 +0200120 /* Set open drain mode */
121 ret = tc3589x_set_bits(tc3589x, odmreg, BIT(pos), 0);
122 if (ret)
123 return ret;
124 /* Enable open drain/source mode */
125 return tc3589x_set_bits(tc3589x, odereg, BIT(pos), BIT(pos));
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300126 case PIN_CONFIG_DRIVE_OPEN_SOURCE:
Linus Walleij8b866b02016-04-05 15:11:11 +0200127 /* Set open source mode */
128 ret = tc3589x_set_bits(tc3589x, odmreg, BIT(pos), BIT(pos));
129 if (ret)
130 return ret;
131 /* Enable open drain/source mode */
132 return tc3589x_set_bits(tc3589x, odereg, BIT(pos), BIT(pos));
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300133 case PIN_CONFIG_DRIVE_PUSH_PULL:
Linus Walleij8b866b02016-04-05 15:11:11 +0200134 /* Disable open drain/source mode */
135 return tc3589x_set_bits(tc3589x, odereg, BIT(pos), 0);
136 default:
137 break;
138 }
139 return -ENOTSUPP;
140}
141
Julia Lawalle35b5ab2016-09-11 14:14:37 +0200142static const struct gpio_chip template_chip = {
Sundar Iyer20406eb2010-12-13 09:33:14 +0530143 .label = "tc3589x",
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200144 .owner = THIS_MODULE,
Sundar Iyer20406eb2010-12-13 09:33:14 +0530145 .get = tc3589x_gpio_get,
Sundar Iyer20406eb2010-12-13 09:33:14 +0530146 .set = tc3589x_gpio_set,
Linus Walleij14063d72016-09-19 10:08:56 +0200147 .direction_output = tc3589x_gpio_direction_output,
148 .direction_input = tc3589x_gpio_direction_input,
149 .get_direction = tc3589x_gpio_get_direction,
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300150 .set_config = tc3589x_gpio_set_config,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100151 .can_sleep = true,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200152};
153
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800154static int tc3589x_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200155{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200156 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100157 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Lee Jonesefe4c942012-09-07 12:14:58 +0100158 int offset = d->hwirq;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200159 int regoffset = offset / 8;
Linus Walleijcee1b402016-04-05 15:09:09 +0200160 int mask = BIT(offset % 8);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200161
162 if (type == IRQ_TYPE_EDGE_BOTH) {
Sundar Iyer20406eb2010-12-13 09:33:14 +0530163 tc3589x_gpio->regs[REG_IBE][regoffset] |= mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200164 return 0;
165 }
166
Sundar Iyer20406eb2010-12-13 09:33:14 +0530167 tc3589x_gpio->regs[REG_IBE][regoffset] &= ~mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200168
169 if (type == IRQ_TYPE_LEVEL_LOW || type == IRQ_TYPE_LEVEL_HIGH)
Sundar Iyer20406eb2010-12-13 09:33:14 +0530170 tc3589x_gpio->regs[REG_IS][regoffset] |= mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200171 else
Sundar Iyer20406eb2010-12-13 09:33:14 +0530172 tc3589x_gpio->regs[REG_IS][regoffset] &= ~mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200173
174 if (type == IRQ_TYPE_EDGE_RISING || type == IRQ_TYPE_LEVEL_HIGH)
Sundar Iyer20406eb2010-12-13 09:33:14 +0530175 tc3589x_gpio->regs[REG_IEV][regoffset] |= mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200176 else
Sundar Iyer20406eb2010-12-13 09:33:14 +0530177 tc3589x_gpio->regs[REG_IEV][regoffset] &= ~mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200178
179 return 0;
180}
181
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800182static void tc3589x_gpio_irq_lock(struct irq_data *d)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200183{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200184 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100185 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200186
Sundar Iyer20406eb2010-12-13 09:33:14 +0530187 mutex_lock(&tc3589x_gpio->irq_lock);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200188}
189
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800190static void tc3589x_gpio_irq_sync_unlock(struct irq_data *d)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200191{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200192 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100193 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Sundar Iyer20406eb2010-12-13 09:33:14 +0530194 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200195 static const u8 regmap[] = {
Sundar Iyer20406eb2010-12-13 09:33:14 +0530196 [REG_IBE] = TC3589x_GPIOIBE0,
197 [REG_IEV] = TC3589x_GPIOIEV0,
198 [REG_IS] = TC3589x_GPIOIS0,
199 [REG_IE] = TC3589x_GPIOIE0,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200200 };
201 int i, j;
202
203 for (i = 0; i < CACHE_NR_REGS; i++) {
204 for (j = 0; j < CACHE_NR_BANKS; j++) {
Sundar Iyer20406eb2010-12-13 09:33:14 +0530205 u8 old = tc3589x_gpio->oldregs[i][j];
206 u8 new = tc3589x_gpio->regs[i][j];
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200207
208 if (new == old)
209 continue;
210
Sundar Iyer20406eb2010-12-13 09:33:14 +0530211 tc3589x_gpio->oldregs[i][j] = new;
212 tc3589x_reg_write(tc3589x, regmap[i] + j * 8, new);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200213 }
214 }
215
Sundar Iyer20406eb2010-12-13 09:33:14 +0530216 mutex_unlock(&tc3589x_gpio->irq_lock);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200217}
218
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800219static void tc3589x_gpio_irq_mask(struct irq_data *d)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200220{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200221 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100222 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Lee Jonesefe4c942012-09-07 12:14:58 +0100223 int offset = d->hwirq;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200224 int regoffset = offset / 8;
Linus Walleijcee1b402016-04-05 15:09:09 +0200225 int mask = BIT(offset % 8);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200226
Sundar Iyer20406eb2010-12-13 09:33:14 +0530227 tc3589x_gpio->regs[REG_IE][regoffset] &= ~mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200228}
229
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800230static void tc3589x_gpio_irq_unmask(struct irq_data *d)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200231{
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200232 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijb0d38472015-12-03 15:37:29 +0100233 struct tc3589x_gpio *tc3589x_gpio = gpiochip_get_data(gc);
Lee Jonesefe4c942012-09-07 12:14:58 +0100234 int offset = d->hwirq;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200235 int regoffset = offset / 8;
Linus Walleijcee1b402016-04-05 15:09:09 +0200236 int mask = BIT(offset % 8);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200237
Sundar Iyer20406eb2010-12-13 09:33:14 +0530238 tc3589x_gpio->regs[REG_IE][regoffset] |= mask;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200239}
240
Sundar Iyer20406eb2010-12-13 09:33:14 +0530241static struct irq_chip tc3589x_gpio_irq_chip = {
242 .name = "tc3589x-gpio",
Lennert Buytenhek33fcc1b2011-01-12 17:00:19 -0800243 .irq_bus_lock = tc3589x_gpio_irq_lock,
244 .irq_bus_sync_unlock = tc3589x_gpio_irq_sync_unlock,
245 .irq_mask = tc3589x_gpio_irq_mask,
246 .irq_unmask = tc3589x_gpio_irq_unmask,
247 .irq_set_type = tc3589x_gpio_irq_set_type,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200248};
249
Sundar Iyer20406eb2010-12-13 09:33:14 +0530250static irqreturn_t tc3589x_gpio_irq(int irq, void *dev)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200251{
Sundar Iyer20406eb2010-12-13 09:33:14 +0530252 struct tc3589x_gpio *tc3589x_gpio = dev;
253 struct tc3589x *tc3589x = tc3589x_gpio->tc3589x;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200254 u8 status[CACHE_NR_BANKS];
255 int ret;
256 int i;
257
Sundar Iyer20406eb2010-12-13 09:33:14 +0530258 ret = tc3589x_block_read(tc3589x, TC3589x_GPIOMIS0,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200259 ARRAY_SIZE(status), status);
260 if (ret < 0)
261 return IRQ_NONE;
262
263 for (i = 0; i < ARRAY_SIZE(status); i++) {
264 unsigned int stat = status[i];
265 if (!stat)
266 continue;
267
268 while (stat) {
269 int bit = __ffs(stat);
270 int line = i * 8 + bit;
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100271 int irq = irq_find_mapping(tc3589x_gpio->chip.irq.domain,
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200272 line);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200273
Linus Walleije3003762013-10-11 19:06:12 +0200274 handle_nested_irq(irq);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200275 stat &= ~(1 << bit);
276 }
277
Sundar Iyer20406eb2010-12-13 09:33:14 +0530278 tc3589x_reg_write(tc3589x, TC3589x_GPIOIC0 + i, status[i]);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200279 }
280
281 return IRQ_HANDLED;
282}
283
Bill Pemberton38363092012-11-19 13:22:34 -0500284static int tc3589x_gpio_probe(struct platform_device *pdev)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200285{
Sundar Iyer20406eb2010-12-13 09:33:14 +0530286 struct tc3589x *tc3589x = dev_get_drvdata(pdev->dev.parent);
Lee Jones3113e672012-09-07 12:14:59 +0100287 struct device_node *np = pdev->dev.of_node;
Sundar Iyer20406eb2010-12-13 09:33:14 +0530288 struct tc3589x_gpio *tc3589x_gpio;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200289 int ret;
290 int irq;
291
Linus Walleij53e41f52014-12-15 10:39:47 +0100292 if (!np) {
293 dev_err(&pdev->dev, "No Device Tree node found\n");
Lee Jones3113e672012-09-07 12:14:59 +0100294 return -EINVAL;
295 }
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200296
297 irq = platform_get_irq(pdev, 0);
298 if (irq < 0)
299 return irq;
300
Linus Walleij033f2752014-04-09 12:38:56 +0200301 tc3589x_gpio = devm_kzalloc(&pdev->dev, sizeof(struct tc3589x_gpio),
302 GFP_KERNEL);
Sundar Iyer20406eb2010-12-13 09:33:14 +0530303 if (!tc3589x_gpio)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200304 return -ENOMEM;
305
Sundar Iyer20406eb2010-12-13 09:33:14 +0530306 mutex_init(&tc3589x_gpio->irq_lock);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200307
Sundar Iyer20406eb2010-12-13 09:33:14 +0530308 tc3589x_gpio->dev = &pdev->dev;
309 tc3589x_gpio->tc3589x = tc3589x;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200310
Sundar Iyer20406eb2010-12-13 09:33:14 +0530311 tc3589x_gpio->chip = template_chip;
312 tc3589x_gpio->chip.ngpio = tc3589x->num_gpio;
Linus Walleij58383c782015-11-04 09:56:26 +0100313 tc3589x_gpio->chip.parent = &pdev->dev;
Linus Walleij90f2d0f2014-10-28 11:06:56 +0100314 tc3589x_gpio->chip.base = -1;
Laurent Navete90c6362013-03-20 13:16:02 +0100315 tc3589x_gpio->chip.of_node = np;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200316
317 /* Bring the GPIO module out of reset */
Sundar Iyer20406eb2010-12-13 09:33:14 +0530318 ret = tc3589x_set_bits(tc3589x, TC3589x_RSTCTRL,
319 TC3589x_RSTCTRL_GPIRST, 0);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200320 if (ret < 0)
Linus Walleij033f2752014-04-09 12:38:56 +0200321 return ret;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200322
Linus Walleij033f2752014-04-09 12:38:56 +0200323 ret = devm_request_threaded_irq(&pdev->dev,
324 irq, NULL, tc3589x_gpio_irq,
325 IRQF_ONESHOT, "tc3589x-gpio",
326 tc3589x_gpio);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200327 if (ret) {
328 dev_err(&pdev->dev, "unable to get irq: %d\n", ret);
Linus Walleij033f2752014-04-09 12:38:56 +0200329 return ret;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200330 }
331
Laxman Dewanganf3378b62016-02-22 17:43:28 +0530332 ret = devm_gpiochip_add_data(&pdev->dev, &tc3589x_gpio->chip,
333 tc3589x_gpio);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200334 if (ret) {
335 dev_err(&pdev->dev, "unable to add gpiochip: %d\n", ret);
Linus Walleij033f2752014-04-09 12:38:56 +0200336 return ret;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200337 }
338
Linus Walleijd245b3f2016-11-24 10:57:25 +0100339 ret = gpiochip_irqchip_add_nested(&tc3589x_gpio->chip,
340 &tc3589x_gpio_irq_chip,
341 0,
342 handle_simple_irq,
343 IRQ_TYPE_NONE);
Linus Walleijcf42f1c2014-04-09 13:38:33 +0200344 if (ret) {
345 dev_err(&pdev->dev,
346 "could not connect irqchip to gpiochip\n");
347 return ret;
348 }
349
Linus Walleijd245b3f2016-11-24 10:57:25 +0100350 gpiochip_set_nested_irqchip(&tc3589x_gpio->chip,
351 &tc3589x_gpio_irq_chip,
352 irq);
Linus Walleij3f97d5fc2014-09-26 14:19:52 +0200353
Sundar Iyer20406eb2010-12-13 09:33:14 +0530354 platform_set_drvdata(pdev, tc3589x_gpio);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200355
356 return 0;
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200357}
358
Sundar Iyer20406eb2010-12-13 09:33:14 +0530359static struct platform_driver tc3589x_gpio_driver = {
360 .driver.name = "tc3589x-gpio",
Sundar Iyer20406eb2010-12-13 09:33:14 +0530361 .probe = tc3589x_gpio_probe,
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200362};
363
Sundar Iyer20406eb2010-12-13 09:33:14 +0530364static int __init tc3589x_gpio_init(void)
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200365{
Sundar Iyer20406eb2010-12-13 09:33:14 +0530366 return platform_driver_register(&tc3589x_gpio_driver);
Rabin Vincentd88b25b2010-05-10 23:43:47 +0200367}
Sundar Iyer20406eb2010-12-13 09:33:14 +0530368subsys_initcall(tc3589x_gpio_init);