blob: 6112ff1fc334618239f3eae97726c1f209c29a2e [file] [log] [blame]
Kim Phillips9c4a7962008-06-23 19:50:15 +08001/*
2 * Freescale SEC (talitos) device register and descriptor header defines
3 *
Kim Phillipsad42d5f2011-11-21 16:13:27 +08004 * Copyright (c) 2006-2011 Freescale Semiconductor, Inc.
Kim Phillips9c4a7962008-06-23 19:50:15 +08005 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 *
29 */
30
Horia Geantad1a0eb92012-07-03 19:16:51 +030031#define TALITOS_TIMEOUT 100000
LEROY Christophe6f65f6a2015-04-17 16:32:15 +020032#define TALITOS1_MAX_DATA_LEN 32768
33#define TALITOS2_MAX_DATA_LEN 65535
Horia Geantad1a0eb92012-07-03 19:16:51 +030034
35#define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
36#define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
37#define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
38
39/* descriptor pointer entry */
40struct talitos_ptr {
LEROY Christophe90490752015-04-17 16:32:01 +020041 union {
42 struct { /* SEC2 format */
43 __be16 len; /* length */
44 u8 j_extent; /* jump to sg link table and/or extent*/
45 u8 eptr; /* extended address */
46 };
47 struct { /* SEC1 format */
48 __be16 res;
49 __be16 len1; /* length */
50 };
51 };
Horia Geantad1a0eb92012-07-03 19:16:51 +030052 __be32 ptr; /* address */
53};
54
Horia Geantad1a0eb92012-07-03 19:16:51 +030055/* descriptor */
56struct talitos_desc {
57 __be32 hdr; /* header high bits */
LEROY Christophe90490752015-04-17 16:32:01 +020058 union {
59 __be32 hdr_lo; /* header low bits */
60 __be32 hdr1; /* header for SEC1 */
61 };
Horia Geantad1a0eb92012-07-03 19:16:51 +030062 struct talitos_ptr ptr[7]; /* ptr/len pair array */
LEROY Christophe90490752015-04-17 16:32:01 +020063 __be32 next_desc; /* next descriptor (SEC1) */
Horia Geantad1a0eb92012-07-03 19:16:51 +030064};
65
LEROY Christophe7d607c6a2015-04-17 16:32:09 +020066#define TALITOS_DESC_SIZE (sizeof(struct talitos_desc) - sizeof(__be32))
67
Horia Geantad1a0eb92012-07-03 19:16:51 +030068/**
69 * talitos_request - descriptor submission request
70 * @desc: descriptor pointer (kernel virtual)
71 * @dma_desc: descriptor's physical bus address
72 * @callback: whom to call when descriptor processing is done
73 * @context: caller context (optional)
74 */
75struct talitos_request {
76 struct talitos_desc *desc;
77 dma_addr_t dma_desc;
78 void (*callback) (struct device *dev, struct talitos_desc *desc,
79 void *context, int error);
80 void *context;
81};
82
83/* per-channel fifo management */
84struct talitos_channel {
85 void __iomem *reg;
86
87 /* request fifo */
88 struct talitos_request *fifo;
89
90 /* number of requests pending in channel h/w fifo */
91 atomic_t submit_count ____cacheline_aligned;
92
93 /* request submission (head) lock */
94 spinlock_t head_lock ____cacheline_aligned;
95 /* index to next free descriptor request */
96 int head;
97
98 /* request release (tail) lock */
99 spinlock_t tail_lock ____cacheline_aligned;
100 /* index to next in-progress/done descriptor request */
101 int tail;
102};
103
104struct talitos_private {
105 struct device *dev;
106 struct platform_device *ofdev;
107 void __iomem *reg;
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200108 void __iomem *reg_deu;
109 void __iomem *reg_aesu;
110 void __iomem *reg_mdeu;
111 void __iomem *reg_afeu;
112 void __iomem *reg_rngu;
113 void __iomem *reg_pkeu;
114 void __iomem *reg_keu;
115 void __iomem *reg_crcu;
Horia Geantad1a0eb92012-07-03 19:16:51 +0300116 int irq[2];
117
118 /* SEC global registers lock */
119 spinlock_t reg_lock ____cacheline_aligned;
120
121 /* SEC version geometry (from device tree node) */
122 unsigned int num_channels;
123 unsigned int chfifo_len;
124 unsigned int exec_units;
125 unsigned int desc_types;
126
127 /* SEC Compatibility info */
128 unsigned long features;
129
130 /*
131 * length of the request fifo
132 * fifo_len is chfifo_len rounded up to next power of 2
133 * so we can use bitwise ops to wrap
134 */
135 unsigned int fifo_len;
136
137 struct talitos_channel *chan;
138
139 /* next channel to be assigned next incoming descriptor */
140 atomic_t last_chan ____cacheline_aligned;
141
142 /* request callback tasklet */
143 struct tasklet_struct done_task[2];
144
145 /* list of registered algorithms */
146 struct list_head alg_list;
147
148 /* hwrng device */
149 struct hwrng rng;
Aaron Sierra35a3bb32015-08-05 16:52:08 -0500150 bool rng_registered;
Horia Geantad1a0eb92012-07-03 19:16:51 +0300151};
152
Horia Geanta865d5062012-07-03 19:16:52 +0300153extern int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
154 void (*callback)(struct device *dev,
155 struct talitos_desc *desc,
156 void *context, int error),
157 void *context);
158
Horia Geantad1a0eb92012-07-03 19:16:51 +0300159/* .features flag */
160#define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
161#define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
162#define TALITOS_FTR_SHA224_HWINIT 0x00000004
163#define TALITOS_FTR_HMAC_OK 0x00000008
LEROY Christophe21590882015-04-17 16:32:05 +0200164#define TALITOS_FTR_SEC1 0x00000010
165
166/*
167 * If both CONFIG_CRYPTO_DEV_TALITOS1 and CONFIG_CRYPTO_DEV_TALITOS2 are
168 * defined, we check the features which are set according to the device tree.
169 * Otherwise, we answer true or false directly
170 */
171static inline bool has_ftr_sec1(struct talitos_private *priv)
172{
173#if defined(CONFIG_CRYPTO_DEV_TALITOS1) && defined(CONFIG_CRYPTO_DEV_TALITOS2)
174 return priv->features & TALITOS_FTR_SEC1 ? true : false;
175#elif defined(CONFIG_CRYPTO_DEV_TALITOS1)
176 return true;
177#else
178 return false;
179#endif
180}
Horia Geantad1a0eb92012-07-03 19:16:51 +0300181
Kim Phillips9c4a7962008-06-23 19:50:15 +0800182/*
183 * TALITOS_xxx_LO addresses point to the low data bits (32-63) of the register
184 */
185
LEROY Christophedd3c0982015-04-17 16:32:13 +0200186#define ISR1_FORMAT(x) (((x) << 28) | ((x) << 16))
187#define ISR2_FORMAT(x) (((x) << 4) | (x))
188
Kim Phillips9c4a7962008-06-23 19:50:15 +0800189/* global register offset addresses */
190#define TALITOS_MCR 0x1030 /* master control register */
Kim Phillipsc3e337f2011-11-21 16:13:27 +0800191#define TALITOS_MCR_RCA0 (1 << 15) /* remap channel 0 */
192#define TALITOS_MCR_RCA1 (1 << 14) /* remap channel 1 */
193#define TALITOS_MCR_RCA2 (1 << 13) /* remap channel 2 */
194#define TALITOS_MCR_RCA3 (1 << 12) /* remap channel 3 */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200195#define TALITOS1_MCR_SWR 0x1000000 /* s/w reset */
196#define TALITOS2_MCR_SWR 0x1 /* s/w reset */
Kim Phillipsc3e337f2011-11-21 16:13:27 +0800197#define TALITOS_MCR_LO 0x1034
Kim Phillips9c4a7962008-06-23 19:50:15 +0800198#define TALITOS_IMR 0x1008 /* interrupt mask register */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200199/* enable channel IRQs */
200#define TALITOS1_IMR_INIT ISR1_FORMAT(0xf)
201#define TALITOS1_IMR_DONE ISR1_FORMAT(0x5) /* done IRQs */
202/* enable channel IRQs */
203#define TALITOS2_IMR_INIT (ISR2_FORMAT(0xf) | 0x10000)
204#define TALITOS2_IMR_DONE ISR1_FORMAT(0x5) /* done IRQs */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800205#define TALITOS_IMR_LO 0x100C
LEROY Christophedd3c0982015-04-17 16:32:13 +0200206#define TALITOS1_IMR_LO_INIT 0x2000000 /* allow RNGU error IRQs */
207#define TALITOS2_IMR_LO_INIT 0x20000 /* allow RNGU error IRQs */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800208#define TALITOS_ISR 0x1010 /* interrupt status register */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200209#define TALITOS1_ISR_4CHERR ISR1_FORMAT(0xa) /* 4 ch errors mask */
210#define TALITOS1_ISR_4CHDONE ISR1_FORMAT(0x5) /* 4 ch done mask */
211#define TALITOS1_ISR_TEA_ERR 0x00000040
212#define TALITOS2_ISR_4CHERR ISR2_FORMAT(0xa) /* 4 ch errors mask */
213#define TALITOS2_ISR_4CHDONE ISR2_FORMAT(0x5) /* 4 ch done mask */
214#define TALITOS2_ISR_CH_0_2_ERR ISR2_FORMAT(0x2) /* ch 0, 2 err mask */
215#define TALITOS2_ISR_CH_0_2_DONE ISR2_FORMAT(0x1) /* ch 0, 2 done mask */
216#define TALITOS2_ISR_CH_1_3_ERR ISR2_FORMAT(0x8) /* ch 1, 3 err mask */
217#define TALITOS2_ISR_CH_1_3_DONE ISR2_FORMAT(0x4) /* ch 1, 3 done mask */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800218#define TALITOS_ISR_LO 0x1014
219#define TALITOS_ICR 0x1018 /* interrupt clear register */
220#define TALITOS_ICR_LO 0x101C
221
222/* channel register address stride */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800223#define TALITOS_CH_BASE_OFFSET 0x1000 /* default channel map base */
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200224#define TALITOS1_CH_STRIDE 0x1000
225#define TALITOS2_CH_STRIDE 0x100
Kim Phillips9c4a7962008-06-23 19:50:15 +0800226
227/* channel configuration register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800228#define TALITOS_CCCR 0x8
LEROY Christophedd3c0982015-04-17 16:32:13 +0200229#define TALITOS2_CCCR_CONT 0x2 /* channel continue on SEC2 */
230#define TALITOS2_CCCR_RESET 0x1 /* channel reset on SEC2 */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800231#define TALITOS_CCCR_LO 0xc
Kim Phillipsfe5720e2008-10-12 20:33:14 +0800232#define TALITOS_CCCR_LO_IWSE 0x80 /* chan. ICCR writeback enab. */
Kim Phillips81eb0242009-08-13 11:51:51 +1000233#define TALITOS_CCCR_LO_EAE 0x20 /* extended address enable */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800234#define TALITOS_CCCR_LO_CDWE 0x10 /* chan. done writeback enab. */
235#define TALITOS_CCCR_LO_NT 0x4 /* notification type */
236#define TALITOS_CCCR_LO_CDIE 0x2 /* channel done IRQ enable */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200237#define TALITOS1_CCCR_LO_RESET 0x1 /* channel reset on SEC1 */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800238
239/* CCPSR: channel pointer status register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800240#define TALITOS_CCPSR 0x10
241#define TALITOS_CCPSR_LO 0x14
Kim Phillips9c4a7962008-06-23 19:50:15 +0800242#define TALITOS_CCPSR_LO_DOF 0x8000 /* double FF write oflow error */
243#define TALITOS_CCPSR_LO_SOF 0x4000 /* single FF write oflow error */
244#define TALITOS_CCPSR_LO_MDTE 0x2000 /* master data transfer error */
245#define TALITOS_CCPSR_LO_SGDLZ 0x1000 /* s/g data len zero error */
246#define TALITOS_CCPSR_LO_FPZ 0x0800 /* fetch ptr zero error */
247#define TALITOS_CCPSR_LO_IDH 0x0400 /* illegal desc hdr error */
248#define TALITOS_CCPSR_LO_IEU 0x0200 /* invalid EU error */
249#define TALITOS_CCPSR_LO_EU 0x0100 /* EU error detected */
250#define TALITOS_CCPSR_LO_GB 0x0080 /* gather boundary error */
251#define TALITOS_CCPSR_LO_GRL 0x0040 /* gather return/length error */
252#define TALITOS_CCPSR_LO_SB 0x0020 /* scatter boundary error */
253#define TALITOS_CCPSR_LO_SRL 0x0010 /* scatter return/length error */
254
255/* channel fetch fifo register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800256#define TALITOS_FF 0x48
257#define TALITOS_FF_LO 0x4c
Kim Phillips9c4a7962008-06-23 19:50:15 +0800258
259/* current descriptor pointer register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800260#define TALITOS_CDPR 0x40
261#define TALITOS_CDPR_LO 0x44
Kim Phillips9c4a7962008-06-23 19:50:15 +0800262
263/* descriptor buffer register */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800264#define TALITOS_DESCBUF 0x80
265#define TALITOS_DESCBUF_LO 0x84
Kim Phillips9c4a7962008-06-23 19:50:15 +0800266
267/* gather link table */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800268#define TALITOS_GATHER 0xc0
269#define TALITOS_GATHER_LO 0xc4
Kim Phillips9c4a7962008-06-23 19:50:15 +0800270
271/* scatter link table */
Kim Phillipsad42d5f2011-11-21 16:13:27 +0800272#define TALITOS_SCATTER 0xe0
273#define TALITOS_SCATTER_LO 0xe4
Kim Phillips9c4a7962008-06-23 19:50:15 +0800274
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200275/* execution unit registers base */
276#define TALITOS2_DEU 0x2000
277#define TALITOS2_AESU 0x4000
278#define TALITOS2_MDEU 0x6000
279#define TALITOS2_AFEU 0x8000
280#define TALITOS2_RNGU 0xa000
281#define TALITOS2_PKEU 0xc000
282#define TALITOS2_KEU 0xe000
283#define TALITOS2_CRCU 0xf000
284
285#define TALITOS12_AESU 0x4000
286#define TALITOS12_DEU 0x5000
287#define TALITOS12_MDEU 0x6000
288
289#define TALITOS10_AFEU 0x8000
290#define TALITOS10_DEU 0xa000
291#define TALITOS10_MDEU 0xc000
292#define TALITOS10_RNGU 0xe000
293#define TALITOS10_PKEU 0x10000
294#define TALITOS10_AESU 0x12000
295
Kim Phillips9c4a7962008-06-23 19:50:15 +0800296/* execution unit interrupt status registers */
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200297#define TALITOS_EUDSR 0x10 /* data size */
298#define TALITOS_EUDSR_LO 0x14
299#define TALITOS_EURCR 0x18 /* reset control*/
300#define TALITOS_EURCR_LO 0x1c
301#define TALITOS_EUSR 0x28 /* rng status */
302#define TALITOS_EUSR_LO 0x2c
303#define TALITOS_EUISR 0x30
304#define TALITOS_EUISR_LO 0x34
305#define TALITOS_EUICR 0x38 /* int. control */
306#define TALITOS_EUICR_LO 0x3c
307#define TALITOS_EU_FIFO 0x800 /* output FIFO */
308#define TALITOS_EU_FIFO_LO 0x804 /* output FIFO */
LEROY Christophedd3c0982015-04-17 16:32:13 +0200309/* DES unit */
310#define TALITOS1_DEUICR_KPE 0x00200000 /* Key Parity Error */
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200311/* message digest unit */
Kim Phillipsfe5720e2008-10-12 20:33:14 +0800312#define TALITOS_MDEUICR_LO_ICE 0x4000 /* integrity check IRQ enable */
LEROY Christophe5fa7fa12015-04-17 16:32:11 +0200313/* random number unit */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800314#define TALITOS_RNGUSR_LO_RD 0x1 /* reset done */
315#define TALITOS_RNGUSR_LO_OFL 0xff0000/* output FIFO length */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800316#define TALITOS_RNGURCR_LO_SR 0x1 /* software reset */
Kim Phillips9c4a7962008-06-23 19:50:15 +0800317
Lee Nipper497f2e62010-05-19 19:20:36 +1000318#define TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256 0x28
319#define TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512 0x48
320
Kim Phillips9c4a7962008-06-23 19:50:15 +0800321/*
322 * talitos descriptor header (hdr) bits
323 */
324
325/* written back when done */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800326#define DESC_HDR_DONE cpu_to_be32(0xff000000)
327#define DESC_HDR_LO_ICCR1_MASK cpu_to_be32(0x00180000)
328#define DESC_HDR_LO_ICCR1_PASS cpu_to_be32(0x00080000)
329#define DESC_HDR_LO_ICCR1_FAIL cpu_to_be32(0x00100000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800330
331/* primary execution unit select */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800332#define DESC_HDR_SEL0_MASK cpu_to_be32(0xf0000000)
333#define DESC_HDR_SEL0_AFEU cpu_to_be32(0x10000000)
334#define DESC_HDR_SEL0_DEU cpu_to_be32(0x20000000)
335#define DESC_HDR_SEL0_MDEUA cpu_to_be32(0x30000000)
336#define DESC_HDR_SEL0_MDEUB cpu_to_be32(0xb0000000)
337#define DESC_HDR_SEL0_RNG cpu_to_be32(0x40000000)
338#define DESC_HDR_SEL0_PKEU cpu_to_be32(0x50000000)
339#define DESC_HDR_SEL0_AESU cpu_to_be32(0x60000000)
340#define DESC_HDR_SEL0_KEU cpu_to_be32(0x70000000)
341#define DESC_HDR_SEL0_CRCU cpu_to_be32(0x80000000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800342
343/* primary execution unit mode (MODE0) and derivatives */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800344#define DESC_HDR_MODE0_ENCRYPT cpu_to_be32(0x00100000)
345#define DESC_HDR_MODE0_AESU_CBC cpu_to_be32(0x00200000)
LEROY Christophe5e75ae12015-12-01 12:44:15 +0100346#define DESC_HDR_MODE0_AESU_CTR cpu_to_be32(0x00600000)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800347#define DESC_HDR_MODE0_DEU_CBC cpu_to_be32(0x00400000)
348#define DESC_HDR_MODE0_DEU_3DES cpu_to_be32(0x00200000)
Lee Nipper497f2e62010-05-19 19:20:36 +1000349#define DESC_HDR_MODE0_MDEU_CONT cpu_to_be32(0x08000000)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800350#define DESC_HDR_MODE0_MDEU_INIT cpu_to_be32(0x01000000)
351#define DESC_HDR_MODE0_MDEU_HMAC cpu_to_be32(0x00800000)
352#define DESC_HDR_MODE0_MDEU_PAD cpu_to_be32(0x00400000)
Kim Phillips60f208d2010-05-19 19:21:53 +1000353#define DESC_HDR_MODE0_MDEU_SHA224 cpu_to_be32(0x00300000)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800354#define DESC_HDR_MODE0_MDEU_MD5 cpu_to_be32(0x00200000)
355#define DESC_HDR_MODE0_MDEU_SHA256 cpu_to_be32(0x00100000)
356#define DESC_HDR_MODE0_MDEU_SHA1 cpu_to_be32(0x00000000)
Lee Nipper497f2e62010-05-19 19:20:36 +1000357#define DESC_HDR_MODE0_MDEUB_SHA384 cpu_to_be32(0x00000000)
358#define DESC_HDR_MODE0_MDEUB_SHA512 cpu_to_be32(0x00200000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800359#define DESC_HDR_MODE0_MDEU_MD5_HMAC (DESC_HDR_MODE0_MDEU_MD5 | \
360 DESC_HDR_MODE0_MDEU_HMAC)
361#define DESC_HDR_MODE0_MDEU_SHA256_HMAC (DESC_HDR_MODE0_MDEU_SHA256 | \
362 DESC_HDR_MODE0_MDEU_HMAC)
363#define DESC_HDR_MODE0_MDEU_SHA1_HMAC (DESC_HDR_MODE0_MDEU_SHA1 | \
364 DESC_HDR_MODE0_MDEU_HMAC)
365
366/* secondary execution unit select (SEL1) */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800367#define DESC_HDR_SEL1_MASK cpu_to_be32(0x000f0000)
368#define DESC_HDR_SEL1_MDEUA cpu_to_be32(0x00030000)
369#define DESC_HDR_SEL1_MDEUB cpu_to_be32(0x000b0000)
370#define DESC_HDR_SEL1_CRCU cpu_to_be32(0x00080000)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800371
372/* secondary execution unit mode (MODE1) and derivatives */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800373#define DESC_HDR_MODE1_MDEU_CICV cpu_to_be32(0x00004000)
374#define DESC_HDR_MODE1_MDEU_INIT cpu_to_be32(0x00001000)
375#define DESC_HDR_MODE1_MDEU_HMAC cpu_to_be32(0x00000800)
376#define DESC_HDR_MODE1_MDEU_PAD cpu_to_be32(0x00000400)
Kim Phillips60f208d2010-05-19 19:21:53 +1000377#define DESC_HDR_MODE1_MDEU_SHA224 cpu_to_be32(0x00000300)
Harvey Harrisondad3df22008-11-28 20:49:19 +0800378#define DESC_HDR_MODE1_MDEU_MD5 cpu_to_be32(0x00000200)
379#define DESC_HDR_MODE1_MDEU_SHA256 cpu_to_be32(0x00000100)
380#define DESC_HDR_MODE1_MDEU_SHA1 cpu_to_be32(0x00000000)
Lee Nipper497f2e62010-05-19 19:20:36 +1000381#define DESC_HDR_MODE1_MDEUB_SHA384 cpu_to_be32(0x00000000)
382#define DESC_HDR_MODE1_MDEUB_SHA512 cpu_to_be32(0x00000200)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800383#define DESC_HDR_MODE1_MDEU_MD5_HMAC (DESC_HDR_MODE1_MDEU_MD5 | \
384 DESC_HDR_MODE1_MDEU_HMAC)
385#define DESC_HDR_MODE1_MDEU_SHA256_HMAC (DESC_HDR_MODE1_MDEU_SHA256 | \
386 DESC_HDR_MODE1_MDEU_HMAC)
387#define DESC_HDR_MODE1_MDEU_SHA1_HMAC (DESC_HDR_MODE1_MDEU_SHA1 | \
388 DESC_HDR_MODE1_MDEU_HMAC)
Horia Geanta357fb602012-07-03 19:16:53 +0300389#define DESC_HDR_MODE1_MDEU_SHA224_HMAC (DESC_HDR_MODE1_MDEU_SHA224 | \
390 DESC_HDR_MODE1_MDEU_HMAC)
391#define DESC_HDR_MODE1_MDEUB_SHA384_HMAC (DESC_HDR_MODE1_MDEUB_SHA384 | \
392 DESC_HDR_MODE1_MDEU_HMAC)
393#define DESC_HDR_MODE1_MDEUB_SHA512_HMAC (DESC_HDR_MODE1_MDEUB_SHA512 | \
394 DESC_HDR_MODE1_MDEU_HMAC)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800395
396/* direction of overall data flow (DIR) */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800397#define DESC_HDR_DIR_INBOUND cpu_to_be32(0x00000002)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800398
399/* request done notification (DN) */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800400#define DESC_HDR_DONE_NOTIFY cpu_to_be32(0x00000001)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800401
402/* descriptor types */
Harvey Harrisondad3df22008-11-28 20:49:19 +0800403#define DESC_HDR_TYPE_AESU_CTR_NONSNOOP cpu_to_be32(0 << 3)
404#define DESC_HDR_TYPE_IPSEC_ESP cpu_to_be32(1 << 3)
405#define DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU cpu_to_be32(2 << 3)
406#define DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU cpu_to_be32(4 << 3)
Kim Phillips9c4a7962008-06-23 19:50:15 +0800407
408/* link table extent field bits */
409#define DESC_PTR_LNKTBL_JUMP 0x80
410#define DESC_PTR_LNKTBL_RETURN 0x02
411#define DESC_PTR_LNKTBL_NEXT 0x01