Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 2 | * sata_via.c - VIA Serial ATA controllers |
| 3 | * |
| 4 | * Maintained by: Jeff Garzik <jgarzik@pobox.com> |
| 5 | * Please ALWAYS copy linux-ide@vger.kernel.org |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 6 | * on emails. |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 7 | * |
| 8 | * Copyright 2003-2004 Red Hat, Inc. All rights reserved. |
| 9 | * Copyright 2003-2004 Jeff Garzik |
| 10 | * |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or modify |
| 13 | * it under the terms of the GNU General Public License as published by |
| 14 | * the Free Software Foundation; either version 2, or (at your option) |
| 15 | * any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; see the file COPYING. If not, write to |
| 24 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. |
| 25 | * |
| 26 | * |
| 27 | * libata documentation is available via 'make {ps|pdf}docs', |
| 28 | * as Documentation/DocBook/libata.* |
| 29 | * |
| 30 | * Hardware documentation available under NDA. |
| 31 | * |
| 32 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 33 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | */ |
| 35 | |
| 36 | #include <linux/kernel.h> |
| 37 | #include <linux/module.h> |
| 38 | #include <linux/pci.h> |
| 39 | #include <linux/init.h> |
| 40 | #include <linux/blkdev.h> |
| 41 | #include <linux/delay.h> |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 42 | #include <linux/device.h> |
Bart Hartgers | a55ab49 | 2010-02-14 13:04:50 +0100 | [diff] [blame] | 43 | #include <scsi/scsi.h> |
| 44 | #include <scsi/scsi_cmnd.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | #include <scsi/scsi_host.h> |
| 46 | #include <linux/libata.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | |
| 48 | #define DRV_NAME "sata_via" |
Bart Hartgers | a55ab49 | 2010-02-14 13:04:50 +0100 | [diff] [blame] | 49 | #define DRV_VERSION "2.6" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 51 | /* |
| 52 | * vt8251 is different from other sata controllers of VIA. It has two |
| 53 | * channels, each channel has both Master and Slave slot. |
| 54 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | enum board_ids_enum { |
| 56 | vt6420, |
| 57 | vt6421, |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 58 | vt8251, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | }; |
| 60 | |
| 61 | enum { |
| 62 | SATA_CHAN_ENAB = 0x40, /* SATA channel enable */ |
| 63 | SATA_INT_GATE = 0x41, /* SATA interrupt gating */ |
| 64 | SATA_NATIVE_MODE = 0x42, /* Native mode enable */ |
Alan | d73f30e | 2007-01-08 17:11:13 +0000 | [diff] [blame] | 65 | PATA_UDMA_TIMING = 0xB3, /* PATA timing for DMA/ cable detect */ |
| 66 | PATA_PIO_TIMING = 0xAB, /* PATA timing register */ |
Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 67 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | PORT0 = (1 << 1), |
| 69 | PORT1 = (1 << 0), |
| 70 | ALL_PORTS = PORT0 | PORT1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | |
| 72 | NATIVE_MODE_ALL = (1 << 7) | (1 << 6) | (1 << 5) | (1 << 4), |
| 73 | |
| 74 | SATA_EXT_PHY = (1 << 6), /* 0==use PATA, 1==ext phy */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | }; |
| 76 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 77 | static int svia_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 78 | static int svia_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val); |
| 79 | static int svia_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val); |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 80 | static int vt8251_scr_read(struct ata_link *link, unsigned int scr, u32 *val); |
| 81 | static int vt8251_scr_write(struct ata_link *link, unsigned int scr, u32 val); |
Tejun Heo | b78152e | 2008-10-22 00:45:57 +0900 | [diff] [blame] | 82 | static void svia_tf_load(struct ata_port *ap, const struct ata_taskfile *tf); |
Tejun Heo | 1723424 | 2007-01-25 20:46:59 +0900 | [diff] [blame] | 83 | static void svia_noop_freeze(struct ata_port *ap); |
Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 84 | static int vt6420_prereset(struct ata_link *link, unsigned long deadline); |
Bart Hartgers | a55ab49 | 2010-02-14 13:04:50 +0100 | [diff] [blame] | 85 | static void vt6420_bmdma_start(struct ata_queued_cmd *qc); |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 86 | static int vt6421_pata_cable_detect(struct ata_port *ap); |
Alan | d73f30e | 2007-01-08 17:11:13 +0000 | [diff] [blame] | 87 | static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev); |
| 88 | static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 90 | static const struct pci_device_id svia_pci_tbl[] = { |
Luca Pedrielli | 96bc103 | 2007-01-16 12:55:04 +0900 | [diff] [blame] | 91 | { PCI_VDEVICE(VIA, 0x5337), vt6420 }, |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 92 | { PCI_VDEVICE(VIA, 0x0591), vt6420 }, /* 2 sata chnls (Master) */ |
| 93 | { PCI_VDEVICE(VIA, 0x3149), vt6420 }, /* 2 sata chnls (Master) */ |
| 94 | { PCI_VDEVICE(VIA, 0x3249), vt6421 }, /* 2 sata chnls, 1 pata chnl */ |
Jeff Garzik | 52df0ee | 2007-05-25 05:02:06 -0400 | [diff] [blame] | 95 | { PCI_VDEVICE(VIA, 0x5372), vt6420 }, |
| 96 | { PCI_VDEVICE(VIA, 0x7372), vt6420 }, |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 97 | { PCI_VDEVICE(VIA, 0x5287), vt8251 }, /* 2 sata chnls (Master/Slave) */ |
JosephChan@via.com.tw | 6813952 | 2009-01-16 19:44:55 +0800 | [diff] [blame] | 98 | { PCI_VDEVICE(VIA, 0x9000), vt8251 }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | |
| 100 | { } /* terminate list */ |
| 101 | }; |
| 102 | |
| 103 | static struct pci_driver svia_pci_driver = { |
| 104 | .name = DRV_NAME, |
| 105 | .id_table = svia_pci_tbl, |
| 106 | .probe = svia_init_one, |
Tejun Heo | e1e143c | 2007-05-04 15:30:34 +0200 | [diff] [blame] | 107 | #ifdef CONFIG_PM |
| 108 | .suspend = ata_pci_device_suspend, |
| 109 | .resume = ata_pci_device_resume, |
| 110 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | .remove = ata_pci_remove_one, |
| 112 | }; |
| 113 | |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 114 | static struct scsi_host_template svia_sht = { |
Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 115 | ATA_BMDMA_SHT(DRV_NAME), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | }; |
| 117 | |
Tejun Heo | b78152e | 2008-10-22 00:45:57 +0900 | [diff] [blame] | 118 | static struct ata_port_operations svia_base_ops = { |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 119 | .inherits = &ata_bmdma_port_ops, |
Tejun Heo | b78152e | 2008-10-22 00:45:57 +0900 | [diff] [blame] | 120 | .sff_tf_load = svia_tf_load, |
| 121 | }; |
| 122 | |
| 123 | static struct ata_port_operations vt6420_sata_ops = { |
| 124 | .inherits = &svia_base_ops, |
Tejun Heo | 1723424 | 2007-01-25 20:46:59 +0900 | [diff] [blame] | 125 | .freeze = svia_noop_freeze, |
Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 126 | .prereset = vt6420_prereset, |
Bart Hartgers | a55ab49 | 2010-02-14 13:04:50 +0100 | [diff] [blame] | 127 | .bmdma_start = vt6420_bmdma_start, |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 128 | }; |
| 129 | |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 130 | static struct ata_port_operations vt6421_pata_ops = { |
Tejun Heo | b78152e | 2008-10-22 00:45:57 +0900 | [diff] [blame] | 131 | .inherits = &svia_base_ops, |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 132 | .cable_detect = vt6421_pata_cable_detect, |
Alan | d73f30e | 2007-01-08 17:11:13 +0000 | [diff] [blame] | 133 | .set_piomode = vt6421_set_pio_mode, |
| 134 | .set_dmamode = vt6421_set_dma_mode, |
Alan | d73f30e | 2007-01-08 17:11:13 +0000 | [diff] [blame] | 135 | }; |
| 136 | |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 137 | static struct ata_port_operations vt6421_sata_ops = { |
Tejun Heo | b78152e | 2008-10-22 00:45:57 +0900 | [diff] [blame] | 138 | .inherits = &svia_base_ops, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | .scr_read = svia_scr_read, |
| 140 | .scr_write = svia_scr_write, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | }; |
| 142 | |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 143 | static struct ata_port_operations vt8251_ops = { |
| 144 | .inherits = &svia_base_ops, |
| 145 | .hardreset = sata_std_hardreset, |
| 146 | .scr_read = vt8251_scr_read, |
| 147 | .scr_write = vt8251_scr_write, |
| 148 | }; |
| 149 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 150 | static const struct ata_port_info vt6420_port_info = { |
Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 151 | .flags = ATA_FLAG_SATA, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 152 | .pio_mask = ATA_PIO4, |
| 153 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 154 | .udma_mask = ATA_UDMA6, |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 155 | .port_ops = &vt6420_sata_ops, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | }; |
| 157 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 158 | static struct ata_port_info vt6421_sport_info = { |
Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 159 | .flags = ATA_FLAG_SATA, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 160 | .pio_mask = ATA_PIO4, |
| 161 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 162 | .udma_mask = ATA_UDMA6, |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 163 | .port_ops = &vt6421_sata_ops, |
| 164 | }; |
| 165 | |
| 166 | static struct ata_port_info vt6421_pport_info = { |
Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 167 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 168 | .pio_mask = ATA_PIO4, |
| 169 | /* No MWDMA */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 170 | .udma_mask = ATA_UDMA6, |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 171 | .port_ops = &vt6421_pata_ops, |
| 172 | }; |
| 173 | |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 174 | static struct ata_port_info vt8251_port_info = { |
Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 175 | .flags = ATA_FLAG_SATA | ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 176 | .pio_mask = ATA_PIO4, |
| 177 | .mwdma_mask = ATA_MWDMA2, |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 178 | .udma_mask = ATA_UDMA6, |
| 179 | .port_ops = &vt8251_ops, |
| 180 | }; |
| 181 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | MODULE_AUTHOR("Jeff Garzik"); |
| 183 | MODULE_DESCRIPTION("SCSI low-level driver for VIA SATA controllers"); |
| 184 | MODULE_LICENSE("GPL"); |
| 185 | MODULE_DEVICE_TABLE(pci, svia_pci_tbl); |
| 186 | MODULE_VERSION(DRV_VERSION); |
| 187 | |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 188 | static int svia_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | { |
| 190 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 191 | return -EINVAL; |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 192 | *val = ioread32(link->ap->ioaddr.scr_addr + (4 * sc_reg)); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 193 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | } |
| 195 | |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 196 | static int svia_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | { |
| 198 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 199 | return -EINVAL; |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 200 | iowrite32(val, link->ap->ioaddr.scr_addr + (4 * sc_reg)); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 201 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | } |
| 203 | |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 204 | static int vt8251_scr_read(struct ata_link *link, unsigned int scr, u32 *val) |
| 205 | { |
| 206 | static const u8 ipm_tbl[] = { 1, 2, 6, 0 }; |
| 207 | struct pci_dev *pdev = to_pci_dev(link->ap->host->dev); |
| 208 | int slot = 2 * link->ap->port_no + link->pmp; |
| 209 | u32 v = 0; |
| 210 | u8 raw; |
| 211 | |
| 212 | switch (scr) { |
| 213 | case SCR_STATUS: |
| 214 | pci_read_config_byte(pdev, 0xA0 + slot, &raw); |
| 215 | |
| 216 | /* read the DET field, bit0 and 1 of the config byte */ |
| 217 | v |= raw & 0x03; |
| 218 | |
| 219 | /* read the SPD field, bit4 of the configure byte */ |
| 220 | if (raw & (1 << 4)) |
| 221 | v |= 0x02 << 4; |
| 222 | else |
| 223 | v |= 0x01 << 4; |
| 224 | |
| 225 | /* read the IPM field, bit2 and 3 of the config byte */ |
| 226 | v |= ipm_tbl[(raw >> 2) & 0x3]; |
| 227 | break; |
| 228 | |
| 229 | case SCR_ERROR: |
| 230 | /* devices other than 5287 uses 0xA8 as base */ |
| 231 | WARN_ON(pdev->device != 0x5287); |
| 232 | pci_read_config_dword(pdev, 0xB0 + slot * 4, &v); |
| 233 | break; |
| 234 | |
| 235 | case SCR_CONTROL: |
| 236 | pci_read_config_byte(pdev, 0xA4 + slot, &raw); |
| 237 | |
| 238 | /* read the DET field, bit0 and bit1 */ |
| 239 | v |= ((raw & 0x02) << 1) | (raw & 0x01); |
| 240 | |
| 241 | /* read the IPM field, bit2 and bit3 */ |
| 242 | v |= ((raw >> 2) & 0x03) << 8; |
| 243 | break; |
| 244 | |
| 245 | default: |
| 246 | return -EINVAL; |
| 247 | } |
| 248 | |
| 249 | *val = v; |
| 250 | return 0; |
| 251 | } |
| 252 | |
| 253 | static int vt8251_scr_write(struct ata_link *link, unsigned int scr, u32 val) |
| 254 | { |
| 255 | struct pci_dev *pdev = to_pci_dev(link->ap->host->dev); |
| 256 | int slot = 2 * link->ap->port_no + link->pmp; |
| 257 | u32 v = 0; |
| 258 | |
| 259 | switch (scr) { |
| 260 | case SCR_ERROR: |
| 261 | /* devices other than 5287 uses 0xA8 as base */ |
| 262 | WARN_ON(pdev->device != 0x5287); |
| 263 | pci_write_config_dword(pdev, 0xB0 + slot * 4, val); |
| 264 | return 0; |
| 265 | |
| 266 | case SCR_CONTROL: |
| 267 | /* set the DET field */ |
| 268 | v |= ((val & 0x4) >> 1) | (val & 0x1); |
| 269 | |
| 270 | /* set the IPM field */ |
| 271 | v |= ((val >> 8) & 0x3) << 2; |
| 272 | |
| 273 | pci_write_config_byte(pdev, 0xA4 + slot, v); |
| 274 | return 0; |
| 275 | |
| 276 | default: |
| 277 | return -EINVAL; |
| 278 | } |
| 279 | } |
| 280 | |
Tejun Heo | b78152e | 2008-10-22 00:45:57 +0900 | [diff] [blame] | 281 | /** |
| 282 | * svia_tf_load - send taskfile registers to host controller |
| 283 | * @ap: Port to which output is sent |
| 284 | * @tf: ATA taskfile register set |
| 285 | * |
| 286 | * Outputs ATA taskfile to standard ATA host controller. |
| 287 | * |
| 288 | * This is to fix the internal bug of via chipsets, which will |
| 289 | * reset the device register after changing the IEN bit on ctl |
| 290 | * register. |
| 291 | */ |
| 292 | static void svia_tf_load(struct ata_port *ap, const struct ata_taskfile *tf) |
| 293 | { |
| 294 | struct ata_taskfile ttf; |
| 295 | |
| 296 | if (tf->ctl != ap->last_ctl) { |
| 297 | ttf = *tf; |
| 298 | ttf.flags |= ATA_TFLAG_DEVICE; |
| 299 | tf = &ttf; |
| 300 | } |
| 301 | ata_sff_tf_load(ap, tf); |
| 302 | } |
| 303 | |
Tejun Heo | 1723424 | 2007-01-25 20:46:59 +0900 | [diff] [blame] | 304 | static void svia_noop_freeze(struct ata_port *ap) |
| 305 | { |
| 306 | /* Some VIA controllers choke if ATA_NIEN is manipulated in |
| 307 | * certain way. Leave it alone and just clear pending IRQ. |
| 308 | */ |
Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 309 | ap->ops->sff_check_status(ap); |
Tejun Heo | 37f65b8 | 2010-05-19 22:10:20 +0200 | [diff] [blame] | 310 | ata_bmdma_irq_clear(ap); |
Tejun Heo | 1723424 | 2007-01-25 20:46:59 +0900 | [diff] [blame] | 311 | } |
| 312 | |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 313 | /** |
| 314 | * vt6420_prereset - prereset for vt6420 |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 315 | * @link: target ATA link |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 316 | * @deadline: deadline jiffies for the operation |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 317 | * |
| 318 | * SCR registers on vt6420 are pieces of shit and may hang the |
| 319 | * whole machine completely if accessed with the wrong timing. |
| 320 | * To avoid such catastrophe, vt6420 doesn't provide generic SCR |
| 321 | * access operations, but uses SStatus and SControl only during |
| 322 | * boot probing in controlled way. |
| 323 | * |
| 324 | * As the old (pre EH update) probing code is proven to work, we |
| 325 | * strictly follow the access pattern. |
| 326 | * |
| 327 | * LOCKING: |
| 328 | * Kernel thread context (may sleep) |
| 329 | * |
| 330 | * RETURNS: |
| 331 | * 0 on success, -errno otherwise. |
| 332 | */ |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 333 | static int vt6420_prereset(struct ata_link *link, unsigned long deadline) |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 334 | { |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 335 | struct ata_port *ap = link->ap; |
Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 336 | struct ata_eh_context *ehc = &ap->link.eh_context; |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 337 | unsigned long timeout = jiffies + (HZ * 5); |
| 338 | u32 sstatus, scontrol; |
| 339 | int online; |
| 340 | |
| 341 | /* don't do any SCR stuff if we're not loading */ |
Jeff Garzik | 68ff6e8 | 2006-11-08 07:46:02 -0500 | [diff] [blame] | 342 | if (!(ap->pflags & ATA_PFLAG_LOADING)) |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 343 | goto skip_scr; |
| 344 | |
Jeff Garzik | a09060f | 2007-05-28 08:17:06 -0400 | [diff] [blame] | 345 | /* Resume phy. This is the old SATA resume sequence */ |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 346 | svia_scr_write(link, SCR_CONTROL, 0x300); |
| 347 | svia_scr_read(link, SCR_CONTROL, &scontrol); /* flush */ |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 348 | |
| 349 | /* wait for phy to become ready, if necessary */ |
| 350 | do { |
Tejun Heo | 97750ce | 2010-09-06 17:56:29 +0200 | [diff] [blame] | 351 | ata_msleep(link->ap, 200); |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 352 | svia_scr_read(link, SCR_STATUS, &sstatus); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 353 | if ((sstatus & 0xf) != 1) |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 354 | break; |
| 355 | } while (time_before(jiffies, timeout)); |
| 356 | |
| 357 | /* open code sata_print_link_status() */ |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 358 | svia_scr_read(link, SCR_STATUS, &sstatus); |
| 359 | svia_scr_read(link, SCR_CONTROL, &scontrol); |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 360 | |
| 361 | online = (sstatus & 0xf) == 0x3; |
| 362 | |
Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 363 | ata_port_info(ap, |
| 364 | "SATA link %s 1.5 Gbps (SStatus %X SControl %X)\n", |
| 365 | online ? "up" : "down", sstatus, scontrol); |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 366 | |
| 367 | /* SStatus is read one more time */ |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 368 | svia_scr_read(link, SCR_STATUS, &sstatus); |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 369 | |
| 370 | if (!online) { |
| 371 | /* tell EH to bail */ |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 372 | ehc->i.action &= ~ATA_EH_RESET; |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 373 | return 0; |
| 374 | } |
| 375 | |
| 376 | skip_scr: |
| 377 | /* wait for !BSY */ |
Tejun Heo | 705e76b | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 378 | ata_sff_wait_ready(link, deadline); |
Tejun Heo | ac2164d | 2006-08-23 01:00:27 +0900 | [diff] [blame] | 379 | |
| 380 | return 0; |
| 381 | } |
| 382 | |
Bart Hartgers | a55ab49 | 2010-02-14 13:04:50 +0100 | [diff] [blame] | 383 | static void vt6420_bmdma_start(struct ata_queued_cmd *qc) |
| 384 | { |
| 385 | struct ata_port *ap = qc->ap; |
| 386 | if ((qc->tf.command == ATA_CMD_PACKET) && |
| 387 | (qc->scsicmd->sc_data_direction == DMA_TO_DEVICE)) { |
| 388 | /* Prevents corruption on some ATAPI burners */ |
| 389 | ata_sff_pause(ap); |
| 390 | } |
| 391 | ata_bmdma_start(qc); |
| 392 | } |
| 393 | |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 394 | static int vt6421_pata_cable_detect(struct ata_port *ap) |
Alan | d73f30e | 2007-01-08 17:11:13 +0000 | [diff] [blame] | 395 | { |
| 396 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 397 | u8 tmp; |
| 398 | |
| 399 | pci_read_config_byte(pdev, PATA_UDMA_TIMING, &tmp); |
| 400 | if (tmp & 0x10) |
Jeff Garzik | a0fcdc0 | 2007-03-09 07:24:15 -0500 | [diff] [blame] | 401 | return ATA_CBL_PATA40; |
| 402 | return ATA_CBL_PATA80; |
Alan | d73f30e | 2007-01-08 17:11:13 +0000 | [diff] [blame] | 403 | } |
| 404 | |
| 405 | static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev) |
| 406 | { |
| 407 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 408 | static const u8 pio_bits[] = { 0xA8, 0x65, 0x65, 0x31, 0x20 }; |
Bart Hartgers | 02d1d61 | 2010-01-17 00:56:54 +0100 | [diff] [blame] | 409 | pci_write_config_byte(pdev, PATA_PIO_TIMING - adev->devno, |
| 410 | pio_bits[adev->pio_mode - XFER_PIO_0]); |
Alan | d73f30e | 2007-01-08 17:11:13 +0000 | [diff] [blame] | 411 | } |
| 412 | |
| 413 | static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev) |
| 414 | { |
| 415 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 416 | static const u8 udma_bits[] = { 0xEE, 0xE8, 0xE6, 0xE4, 0xE2, 0xE1, 0xE0, 0xE0 }; |
Bart Hartgers | 02d1d61 | 2010-01-17 00:56:54 +0100 | [diff] [blame] | 417 | pci_write_config_byte(pdev, PATA_UDMA_TIMING - adev->devno, |
| 418 | udma_bits[adev->dma_mode - XFER_UDMA_0]); |
Alan | d73f30e | 2007-01-08 17:11:13 +0000 | [diff] [blame] | 419 | } |
| 420 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | static const unsigned int svia_bar_sizes[] = { |
| 422 | 8, 4, 8, 4, 16, 256 |
| 423 | }; |
| 424 | |
| 425 | static const unsigned int vt6421_bar_sizes[] = { |
| 426 | 16, 16, 16, 16, 32, 128 |
| 427 | }; |
| 428 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 429 | static void __iomem *svia_scr_addr(void __iomem *addr, unsigned int port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 430 | { |
| 431 | return addr + (port * 128); |
| 432 | } |
| 433 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 434 | static void __iomem *vt6421_scr_addr(void __iomem *addr, unsigned int port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | { |
| 436 | return addr + (port * 64); |
| 437 | } |
| 438 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 439 | static void vt6421_init_addrs(struct ata_port *ap) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 441 | void __iomem * const * iomap = ap->host->iomap; |
| 442 | void __iomem *reg_addr = iomap[ap->port_no]; |
| 443 | void __iomem *bmdma_addr = iomap[4] + (ap->port_no * 8); |
| 444 | struct ata_ioports *ioaddr = &ap->ioaddr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 446 | ioaddr->cmd_addr = reg_addr; |
| 447 | ioaddr->altstatus_addr = |
| 448 | ioaddr->ctl_addr = (void __iomem *) |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 449 | ((unsigned long)(reg_addr + 8) | ATA_PCI_CTL_OFS); |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 450 | ioaddr->bmdma_addr = bmdma_addr; |
| 451 | ioaddr->scr_addr = vt6421_scr_addr(iomap[5], ap->port_no); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 453 | ata_sff_std_ports(ioaddr); |
Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 454 | |
| 455 | ata_port_pbar_desc(ap, ap->port_no, -1, "port"); |
| 456 | ata_port_pbar_desc(ap, 4, ap->port_no * 8, "bmdma"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 457 | } |
| 458 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 459 | static int vt6420_prepare_host(struct pci_dev *pdev, struct ata_host **r_host) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 460 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 461 | const struct ata_port_info *ppi[] = { &vt6420_port_info, NULL }; |
| 462 | struct ata_host *host; |
| 463 | int rc; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 464 | |
Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 465 | rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host); |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 466 | if (rc) |
| 467 | return rc; |
| 468 | *r_host = host; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 469 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 470 | rc = pcim_iomap_regions(pdev, 1 << 5, DRV_NAME); |
| 471 | if (rc) { |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 472 | dev_err(&pdev->dev, "failed to iomap PCI BAR 5\n"); |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 473 | return rc; |
Tejun Heo | e1be5d7 | 2007-02-20 20:01:53 +0900 | [diff] [blame] | 474 | } |
| 475 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 476 | host->ports[0]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 0); |
| 477 | host->ports[1]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 479 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 480 | } |
| 481 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 482 | static int vt6421_prepare_host(struct pci_dev *pdev, struct ata_host **r_host) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 483 | { |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 484 | const struct ata_port_info *ppi[] = |
| 485 | { &vt6421_sport_info, &vt6421_sport_info, &vt6421_pport_info }; |
| 486 | struct ata_host *host; |
| 487 | int i, rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 488 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 489 | *r_host = host = ata_host_alloc_pinfo(&pdev->dev, ppi, ARRAY_SIZE(ppi)); |
| 490 | if (!host) { |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 491 | dev_err(&pdev->dev, "failed to allocate host\n"); |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 492 | return -ENOMEM; |
| 493 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 494 | |
Tejun Heo | 8fd7d1b | 2007-05-17 13:37:12 +0200 | [diff] [blame] | 495 | rc = pcim_iomap_regions(pdev, 0x3f, DRV_NAME); |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 496 | if (rc) { |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 497 | dev_err(&pdev->dev, "failed to request/iomap PCI BARs (errno=%d)\n", |
| 498 | rc); |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 499 | return rc; |
| 500 | } |
| 501 | host->iomap = pcim_iomap_table(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 502 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 503 | for (i = 0; i < host->n_ports; i++) |
| 504 | vt6421_init_addrs(host->ports[i]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 505 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 506 | rc = pci_set_dma_mask(pdev, ATA_DMA_MASK); |
| 507 | if (rc) |
| 508 | return rc; |
| 509 | rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK); |
| 510 | if (rc) |
| 511 | return rc; |
Tejun Heo | e1be5d7 | 2007-02-20 20:01:53 +0900 | [diff] [blame] | 512 | |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 513 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 514 | } |
| 515 | |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 516 | static int vt8251_prepare_host(struct pci_dev *pdev, struct ata_host **r_host) |
| 517 | { |
| 518 | const struct ata_port_info *ppi[] = { &vt8251_port_info, NULL }; |
| 519 | struct ata_host *host; |
| 520 | int i, rc; |
| 521 | |
Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 522 | rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host); |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 523 | if (rc) |
| 524 | return rc; |
| 525 | *r_host = host; |
| 526 | |
| 527 | rc = pcim_iomap_regions(pdev, 1 << 5, DRV_NAME); |
| 528 | if (rc) { |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 529 | dev_err(&pdev->dev, "failed to iomap PCI BAR 5\n"); |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 530 | return rc; |
| 531 | } |
| 532 | |
| 533 | /* 8251 hosts four sata ports as M/S of the two channels */ |
| 534 | for (i = 0; i < host->n_ports; i++) |
| 535 | ata_slave_link_init(host->ports[i]); |
| 536 | |
| 537 | return 0; |
| 538 | } |
| 539 | |
Tejun Heo | b1353e4 | 2010-11-19 15:29:19 +0100 | [diff] [blame] | 540 | static void svia_configure(struct pci_dev *pdev, int board_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 541 | { |
| 542 | u8 tmp8; |
| 543 | |
| 544 | pci_read_config_byte(pdev, PCI_INTERRUPT_LINE, &tmp8); |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 545 | dev_info(&pdev->dev, "routed to hard irq line %d\n", |
| 546 | (int) (tmp8 & 0xf0) == 0xf0 ? 0 : tmp8 & 0x0f); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 547 | |
| 548 | /* make sure SATA channels are enabled */ |
| 549 | pci_read_config_byte(pdev, SATA_CHAN_ENAB, &tmp8); |
| 550 | if ((tmp8 & ALL_PORTS) != ALL_PORTS) { |
Joe Perches | 5b933e6 | 2011-04-15 15:52:01 -0700 | [diff] [blame^] | 551 | dev_dbg(&pdev->dev, "enabling SATA channels (0x%x)\n", |
| 552 | (int)tmp8); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 553 | tmp8 |= ALL_PORTS; |
| 554 | pci_write_config_byte(pdev, SATA_CHAN_ENAB, tmp8); |
| 555 | } |
| 556 | |
| 557 | /* make sure interrupts for each channel sent to us */ |
| 558 | pci_read_config_byte(pdev, SATA_INT_GATE, &tmp8); |
| 559 | if ((tmp8 & ALL_PORTS) != ALL_PORTS) { |
Joe Perches | 5b933e6 | 2011-04-15 15:52:01 -0700 | [diff] [blame^] | 560 | dev_dbg(&pdev->dev, "enabling SATA channel interrupts (0x%x)\n", |
| 561 | (int) tmp8); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 562 | tmp8 |= ALL_PORTS; |
| 563 | pci_write_config_byte(pdev, SATA_INT_GATE, tmp8); |
| 564 | } |
| 565 | |
| 566 | /* make sure native mode is enabled */ |
| 567 | pci_read_config_byte(pdev, SATA_NATIVE_MODE, &tmp8); |
| 568 | if ((tmp8 & NATIVE_MODE_ALL) != NATIVE_MODE_ALL) { |
Joe Perches | 5b933e6 | 2011-04-15 15:52:01 -0700 | [diff] [blame^] | 569 | dev_dbg(&pdev->dev, |
| 570 | "enabling SATA channel native mode (0x%x)\n", |
| 571 | (int) tmp8); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 572 | tmp8 |= NATIVE_MODE_ALL; |
| 573 | pci_write_config_byte(pdev, SATA_NATIVE_MODE, tmp8); |
| 574 | } |
Tejun Heo | 8b27ff4 | 2010-05-31 16:26:48 +0200 | [diff] [blame] | 575 | |
| 576 | /* |
Tejun Heo | b1353e4 | 2010-11-19 15:29:19 +0100 | [diff] [blame] | 577 | * vt6420/1 has problems talking to some drives. The following |
Tejun Heo | b475a3b | 2010-06-03 11:35:03 +0200 | [diff] [blame] | 578 | * is the fix from Joseph Chan <JosephChan@via.com.tw>. |
| 579 | * |
| 580 | * When host issues HOLD, device may send up to 20DW of data |
| 581 | * before acknowledging it with HOLDA and the host should be |
| 582 | * able to buffer them in FIFO. Unfortunately, some WD drives |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 583 | * send up to 40DW before acknowledging HOLD and, in the |
Tejun Heo | b475a3b | 2010-06-03 11:35:03 +0200 | [diff] [blame] | 584 | * default configuration, this ends up overflowing vt6421's |
| 585 | * FIFO, making the controller abort the transaction with |
| 586 | * R_ERR. |
| 587 | * |
| 588 | * Rx52[2] is the internal 128DW FIFO Flow control watermark |
| 589 | * adjusting mechanism enable bit and the default value 0 |
| 590 | * means host will issue HOLD to device when the left FIFO |
| 591 | * size goes below 32DW. Setting it to 1 makes the watermark |
| 592 | * 64DW. |
Tejun Heo | 8b27ff4 | 2010-05-31 16:26:48 +0200 | [diff] [blame] | 593 | * |
| 594 | * https://bugzilla.kernel.org/show_bug.cgi?id=15173 |
Tejun Heo | b475a3b | 2010-06-03 11:35:03 +0200 | [diff] [blame] | 595 | * http://article.gmane.org/gmane.linux.ide/46352 |
Tejun Heo | b1353e4 | 2010-11-19 15:29:19 +0100 | [diff] [blame] | 596 | * http://thread.gmane.org/gmane.linux.kernel/1062139 |
Tejun Heo | 8b27ff4 | 2010-05-31 16:26:48 +0200 | [diff] [blame] | 597 | */ |
Tejun Heo | b1353e4 | 2010-11-19 15:29:19 +0100 | [diff] [blame] | 598 | if (board_id == vt6420 || board_id == vt6421) { |
Tejun Heo | 8b27ff4 | 2010-05-31 16:26:48 +0200 | [diff] [blame] | 599 | pci_read_config_byte(pdev, 0x52, &tmp8); |
| 600 | tmp8 |= 1 << 2; |
| 601 | pci_write_config_byte(pdev, 0x52, tmp8); |
| 602 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 603 | } |
| 604 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 605 | static int svia_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | unsigned int i; |
| 608 | int rc; |
Jeff Garzik | f1c2294 | 2009-04-13 04:09:34 -0400 | [diff] [blame] | 609 | struct ata_host *host = NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 610 | int board_id = (int) ent->driver_data; |
Al Viro | b4482a4 | 2007-10-14 19:35:40 +0100 | [diff] [blame] | 611 | const unsigned *bar_sizes; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | |
Joe Perches | 06296a1 | 2011-04-15 15:52:00 -0700 | [diff] [blame] | 613 | ata_print_version_once(&pdev->dev, DRV_VERSION); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 615 | rc = pcim_enable_device(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | if (rc) |
| 617 | return rc; |
| 618 | |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 619 | if (board_id == vt6421) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | bar_sizes = &vt6421_bar_sizes[0]; |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 621 | else |
| 622 | bar_sizes = &svia_bar_sizes[0]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | |
| 624 | for (i = 0; i < ARRAY_SIZE(svia_bar_sizes); i++) |
| 625 | if ((pci_resource_start(pdev, i) == 0) || |
| 626 | (pci_resource_len(pdev, i) < bar_sizes[i])) { |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 627 | dev_err(&pdev->dev, |
Greg Kroah-Hartman | e29419f | 2006-06-12 15:20:16 -0700 | [diff] [blame] | 628 | "invalid PCI BAR %u (sz 0x%llx, val 0x%llx)\n", |
| 629 | i, |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 630 | (unsigned long long)pci_resource_start(pdev, i), |
| 631 | (unsigned long long)pci_resource_len(pdev, i)); |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 632 | return -ENODEV; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 | } |
| 634 | |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 635 | switch (board_id) { |
| 636 | case vt6420: |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 637 | rc = vt6420_prepare_host(pdev, &host); |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 638 | break; |
| 639 | case vt6421: |
Tejun Heo | eca25dc | 2007-04-17 23:44:07 +0900 | [diff] [blame] | 640 | rc = vt6421_prepare_host(pdev, &host); |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 641 | break; |
| 642 | case vt8251: |
| 643 | rc = vt8251_prepare_host(pdev, &host); |
| 644 | break; |
| 645 | default: |
Marcin Slusarz | 554d491 | 2008-11-02 22:18:52 +0100 | [diff] [blame] | 646 | rc = -EINVAL; |
Tejun Heo | b9d5b89 | 2008-10-22 00:46:36 +0900 | [diff] [blame] | 647 | } |
Marcin Slusarz | 554d491 | 2008-11-02 22:18:52 +0100 | [diff] [blame] | 648 | if (rc) |
| 649 | return rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 650 | |
Tejun Heo | b1353e4 | 2010-11-19 15:29:19 +0100 | [diff] [blame] | 651 | svia_configure(pdev, board_id); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 652 | |
| 653 | pci_set_master(pdev); |
Tejun Heo | c3b2889 | 2010-05-19 22:10:21 +0200 | [diff] [blame] | 654 | return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt, |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 655 | IRQF_SHARED, &svia_sht); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 | } |
| 657 | |
| 658 | static int __init svia_init(void) |
| 659 | { |
Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 660 | return pci_register_driver(&svia_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 661 | } |
| 662 | |
| 663 | static void __exit svia_exit(void) |
| 664 | { |
| 665 | pci_unregister_driver(&svia_pci_driver); |
| 666 | } |
| 667 | |
| 668 | module_init(svia_init); |
| 669 | module_exit(svia_exit); |