blob: 240dfc7af8b6268263f8f22354ac5420d712bb9a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Jesse Barnes040484a2011-01-03 12:14:26 -0800912/* For ILK+ */
913static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100914 struct intel_pch_pll *pll,
915 struct intel_crtc *crtc,
916 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800917{
Jesse Barnes040484a2011-01-03 12:14:26 -0800918 u32 val;
919 bool cur_state;
920
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300921 if (HAS_PCH_LPT(dev_priv->dev)) {
922 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
923 return;
924 }
925
Chris Wilson92b27b02012-05-20 18:10:50 +0100926 if (WARN (!pll,
927 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100928 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100929
Chris Wilson92b27b02012-05-20 18:10:50 +0100930 val = I915_READ(pll->pll_reg);
931 cur_state = !!(val & DPLL_VCO_ENABLE);
932 WARN(cur_state != state,
933 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
934 pll->pll_reg, state_string(state), state_string(cur_state), val);
935
936 /* Make sure the selected PLL is correctly attached to the transcoder */
937 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700938 u32 pch_dpll;
939
940 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 cur_state = pll->pll_reg == _PCH_DPLL_B;
942 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300943 "PLL[%d] not attached to this transcoder %c: %08x\n",
944 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100945 cur_state = !!(val >> (4*crtc->pipe + 3));
946 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300947 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100948 pll->pll_reg == _PCH_DPLL_B,
949 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300950 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100951 val);
952 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700953 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800954}
Chris Wilson92b27b02012-05-20 18:10:50 +0100955#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
956#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957
958static void assert_fdi_tx(struct drm_i915_private *dev_priv,
959 enum pipe pipe, bool state)
960{
961 int reg;
962 u32 val;
963 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200964 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
965 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800966
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200967 if (HAS_DDI(dev_priv->dev)) {
968 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200969 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300970 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200971 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300972 } else {
973 reg = FDI_TX_CTL(pipe);
974 val = I915_READ(reg);
975 cur_state = !!(val & FDI_TX_ENABLE);
976 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800977 WARN(cur_state != state,
978 "FDI TX state assertion failure (expected %s, current %s)\n",
979 state_string(state), state_string(cur_state));
980}
981#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
982#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
983
984static void assert_fdi_rx(struct drm_i915_private *dev_priv,
985 enum pipe pipe, bool state)
986{
987 int reg;
988 u32 val;
989 bool cur_state;
990
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200991 reg = FDI_RX_CTL(pipe);
992 val = I915_READ(reg);
993 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994 WARN(cur_state != state,
995 "FDI RX state assertion failure (expected %s, current %s)\n",
996 state_string(state), state_string(cur_state));
997}
998#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
999#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1000
1001static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
1003{
1004 int reg;
1005 u32 val;
1006
1007 /* ILK FDI PLL is always enabled */
1008 if (dev_priv->info->gen == 5)
1009 return;
1010
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001011 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001012 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001013 return;
1014
Jesse Barnes040484a2011-01-03 12:14:26 -08001015 reg = FDI_TX_CTL(pipe);
1016 val = I915_READ(reg);
1017 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1018}
1019
1020static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1021 enum pipe pipe)
1022{
1023 int reg;
1024 u32 val;
1025
1026 reg = FDI_RX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1029}
1030
Jesse Barnesea0760c2011-01-04 15:09:32 -08001031static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int pp_reg, lvds_reg;
1035 u32 val;
1036 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001037 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001038
1039 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1040 pp_reg = PCH_PP_CONTROL;
1041 lvds_reg = PCH_LVDS;
1042 } else {
1043 pp_reg = PP_CONTROL;
1044 lvds_reg = LVDS;
1045 }
1046
1047 val = I915_READ(pp_reg);
1048 if (!(val & PANEL_POWER_ON) ||
1049 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1050 locked = false;
1051
1052 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1053 panel_pipe = PIPE_B;
1054
1055 WARN(panel_pipe == pipe && locked,
1056 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001057 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001058}
1059
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060void assert_pipe(struct drm_i915_private *dev_priv,
1061 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001062{
1063 int reg;
1064 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001065 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001066 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1067 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068
Daniel Vetter8e636782012-01-22 01:36:48 +01001069 /* if we need the pipe A quirk it must be always on */
1070 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1071 state = true;
1072
Paulo Zanonib97186f2013-05-03 12:15:36 -03001073 if (!intel_display_power_enabled(dev_priv->dev,
1074 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001075 cur_state = false;
1076 } else {
1077 reg = PIPECONF(cpu_transcoder);
1078 val = I915_READ(reg);
1079 cur_state = !!(val & PIPECONF_ENABLE);
1080 }
1081
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001082 WARN(cur_state != state,
1083 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001084 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001085}
1086
Chris Wilson931872f2012-01-16 23:01:13 +00001087static void assert_plane(struct drm_i915_private *dev_priv,
1088 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089{
1090 int reg;
1091 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001092 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093
1094 reg = DSPCNTR(plane);
1095 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001096 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1097 WARN(cur_state != state,
1098 "plane %c assertion failure (expected %s, current %s)\n",
1099 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100}
1101
Chris Wilson931872f2012-01-16 23:01:13 +00001102#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1103#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1104
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1106 enum pipe pipe)
1107{
1108 int reg, i;
1109 u32 val;
1110 int cur_pipe;
1111
Jesse Barnes19ec1352011-02-02 12:28:02 -08001112 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001113 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001114 reg = DSPCNTR(pipe);
1115 val = I915_READ(reg);
1116 WARN((val & DISPLAY_PLANE_ENABLE),
1117 "plane %c assertion failure, should be disabled but not\n",
1118 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001119 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001120 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001121
Jesse Barnesb24e7172011-01-04 15:09:30 -08001122 /* Need to check both planes against the pipe */
1123 for (i = 0; i < 2; i++) {
1124 reg = DSPCNTR(i);
1125 val = I915_READ(reg);
1126 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1127 DISPPLANE_SEL_PIPE_SHIFT;
1128 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001129 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1130 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001131 }
1132}
1133
Jesse Barnes19332d72013-03-28 09:55:38 -07001134static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1135 enum pipe pipe)
1136{
1137 int reg, i;
1138 u32 val;
1139
1140 if (!IS_VALLEYVIEW(dev_priv->dev))
1141 return;
1142
1143 /* Need to check both planes against the pipe */
1144 for (i = 0; i < dev_priv->num_plane; i++) {
1145 reg = SPCNTR(pipe, i);
1146 val = I915_READ(reg);
1147 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001148 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1149 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001150 }
1151}
1152
Jesse Barnes92f25842011-01-04 15:09:34 -08001153static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1154{
1155 u32 val;
1156 bool enabled;
1157
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001158 if (HAS_PCH_LPT(dev_priv->dev)) {
1159 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1160 return;
1161 }
1162
Jesse Barnes92f25842011-01-04 15:09:34 -08001163 val = I915_READ(PCH_DREF_CONTROL);
1164 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1165 DREF_SUPERSPREAD_SOURCE_MASK));
1166 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1167}
1168
Daniel Vetterab9412b2013-05-03 11:49:46 +02001169static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001171{
1172 int reg;
1173 u32 val;
1174 bool enabled;
1175
Daniel Vetterab9412b2013-05-03 11:49:46 +02001176 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001177 val = I915_READ(reg);
1178 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 WARN(enabled,
1180 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1181 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001182}
1183
Keith Packard4e634382011-08-06 10:39:45 -07001184static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001186{
1187 if ((val & DP_PORT_EN) == 0)
1188 return false;
1189
1190 if (HAS_PCH_CPT(dev_priv->dev)) {
1191 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1192 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1193 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1194 return false;
1195 } else {
1196 if ((val & DP_PIPE_MASK) != (pipe << 30))
1197 return false;
1198 }
1199 return true;
1200}
1201
Keith Packard1519b992011-08-06 10:35:34 -07001202static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1203 enum pipe pipe, u32 val)
1204{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001205 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001206 return false;
1207
1208 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001209 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001210 return false;
1211 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001212 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001213 return false;
1214 }
1215 return true;
1216}
1217
1218static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, u32 val)
1220{
1221 if ((val & LVDS_PORT_EN) == 0)
1222 return false;
1223
1224 if (HAS_PCH_CPT(dev_priv->dev)) {
1225 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1226 return false;
1227 } else {
1228 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1229 return false;
1230 }
1231 return true;
1232}
1233
1234static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, u32 val)
1236{
1237 if ((val & ADPA_DAC_ENABLE) == 0)
1238 return false;
1239 if (HAS_PCH_CPT(dev_priv->dev)) {
1240 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1241 return false;
1242 } else {
1243 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1244 return false;
1245 }
1246 return true;
1247}
1248
Jesse Barnes291906f2011-02-02 12:28:03 -08001249static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001250 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001251{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001252 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001253 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001254 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001255 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001256
Daniel Vetter75c5da22012-09-10 21:58:29 +02001257 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1258 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001259 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001260}
1261
1262static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe, int reg)
1264{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001265 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001266 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001267 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001268 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001269
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001271 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001272 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001273}
1274
1275static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1276 enum pipe pipe)
1277{
1278 int reg;
1279 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001280
Keith Packardf0575e92011-07-25 22:12:43 -07001281 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1282 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1283 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001284
1285 reg = PCH_ADPA;
1286 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001287 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001288 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001289 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001290
1291 reg = PCH_LVDS;
1292 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001293 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001294 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001296
Paulo Zanonie2debe92013-02-18 19:00:27 -03001297 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1298 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1299 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001303 * intel_enable_pll - enable a PLL
1304 * @dev_priv: i915 private structure
1305 * @pipe: pipe PLL to enable
1306 *
1307 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1308 * make sure the PLL reg is writable first though, since the panel write
1309 * protect mechanism may be enabled.
1310 *
1311 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001312 *
1313 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001314 */
1315static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1316{
1317 int reg;
1318 u32 val;
1319
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001320 assert_pipe_disabled(dev_priv, pipe);
1321
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001322 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001323 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001324
1325 /* PLL is protected by panel, make sure we can write it */
1326 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1327 assert_panel_unlocked(dev_priv, pipe);
1328
1329 reg = DPLL(pipe);
1330 val = I915_READ(reg);
1331 val |= DPLL_VCO_ENABLE;
1332
1333 /* We do this three times for luck */
1334 I915_WRITE(reg, val);
1335 POSTING_READ(reg);
1336 udelay(150); /* wait for warmup */
1337 I915_WRITE(reg, val);
1338 POSTING_READ(reg);
1339 udelay(150); /* wait for warmup */
1340 I915_WRITE(reg, val);
1341 POSTING_READ(reg);
1342 udelay(150); /* wait for warmup */
1343}
1344
1345/**
1346 * intel_disable_pll - disable a PLL
1347 * @dev_priv: i915 private structure
1348 * @pipe: pipe PLL to disable
1349 *
1350 * Disable the PLL for @pipe, making sure the pipe is off first.
1351 *
1352 * Note! This is for pre-ILK only.
1353 */
1354static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1355{
1356 int reg;
1357 u32 val;
1358
1359 /* Don't disable pipe A or pipe A PLLs if needed */
1360 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1361 return;
1362
1363 /* Make sure the pipe isn't still relying on us */
1364 assert_pipe_disabled(dev_priv, pipe);
1365
1366 reg = DPLL(pipe);
1367 val = I915_READ(reg);
1368 val &= ~DPLL_VCO_ENABLE;
1369 I915_WRITE(reg, val);
1370 POSTING_READ(reg);
1371}
1372
Jesse Barnes89b667f2013-04-18 14:51:36 -07001373void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1374{
1375 u32 port_mask;
1376
1377 if (!port)
1378 port_mask = DPLL_PORTB_READY_MASK;
1379 else
1380 port_mask = DPLL_PORTC_READY_MASK;
1381
1382 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1383 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1384 'B' + port, I915_READ(DPLL(0)));
1385}
1386
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001387/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001388 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001389 * @dev_priv: i915 private structure
1390 * @pipe: pipe PLL to enable
1391 *
1392 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1393 * drives the transcoder clock.
1394 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001395static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001396{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001397 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001398 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001399 int reg;
1400 u32 val;
1401
Chris Wilson48da64a2012-05-13 20:16:12 +01001402 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001404 pll = intel_crtc->pch_pll;
1405 if (pll == NULL)
1406 return;
1407
1408 if (WARN_ON(pll->refcount == 0))
1409 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001410
1411 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1412 pll->pll_reg, pll->active, pll->on,
1413 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001414
1415 /* PCH refclock must be enabled first */
1416 assert_pch_refclk_enabled(dev_priv);
1417
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001418 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001419 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001420 return;
1421 }
1422
1423 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1424
1425 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001426 val = I915_READ(reg);
1427 val |= DPLL_VCO_ENABLE;
1428 I915_WRITE(reg, val);
1429 POSTING_READ(reg);
1430 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001431
1432 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001433}
1434
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001435static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001436{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001437 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1438 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001439 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001440 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001441
Jesse Barnes92f25842011-01-04 15:09:34 -08001442 /* PCH only available on ILK+ */
1443 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001444 if (pll == NULL)
1445 return;
1446
Chris Wilson48da64a2012-05-13 20:16:12 +01001447 if (WARN_ON(pll->refcount == 0))
1448 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001449
1450 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1451 pll->pll_reg, pll->active, pll->on,
1452 intel_crtc->base.base.id);
1453
Chris Wilson48da64a2012-05-13 20:16:12 +01001454 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001455 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001456 return;
1457 }
1458
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001459 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001460 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001461 return;
1462 }
1463
1464 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001465
1466 /* Make sure transcoder isn't still depending on us */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001467 assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001468
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001469 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 val = I915_READ(reg);
1471 val &= ~DPLL_VCO_ENABLE;
1472 I915_WRITE(reg, val);
1473 POSTING_READ(reg);
1474 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001475
1476 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001477}
1478
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001479static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1480 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001481{
Daniel Vetter23670b322012-11-01 09:15:30 +01001482 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001483 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001484 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001485
1486 /* PCH only available on ILK+ */
1487 BUG_ON(dev_priv->info->gen < 5);
1488
1489 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001490 assert_pch_pll_enabled(dev_priv,
1491 to_intel_crtc(crtc)->pch_pll,
1492 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001493
1494 /* FDI must be feeding us bits for PCH ports */
1495 assert_fdi_tx_enabled(dev_priv, pipe);
1496 assert_fdi_rx_enabled(dev_priv, pipe);
1497
Daniel Vetter23670b322012-11-01 09:15:30 +01001498 if (HAS_PCH_CPT(dev)) {
1499 /* Workaround: Set the timing override bit before enabling the
1500 * pch transcoder. */
1501 reg = TRANS_CHICKEN2(pipe);
1502 val = I915_READ(reg);
1503 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1504 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001505 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001506
Daniel Vetterab9412b2013-05-03 11:49:46 +02001507 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001508 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001509 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001510
1511 if (HAS_PCH_IBX(dev_priv->dev)) {
1512 /*
1513 * make the BPC in transcoder be consistent with
1514 * that in pipeconf reg.
1515 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001516 val &= ~PIPECONF_BPC_MASK;
1517 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001518 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001519
1520 val &= ~TRANS_INTERLACE_MASK;
1521 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001522 if (HAS_PCH_IBX(dev_priv->dev) &&
1523 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1524 val |= TRANS_LEGACY_INTERLACED_ILK;
1525 else
1526 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001527 else
1528 val |= TRANS_PROGRESSIVE;
1529
Jesse Barnes040484a2011-01-03 12:14:26 -08001530 I915_WRITE(reg, val | TRANS_ENABLE);
1531 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001532 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001533}
1534
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001535static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001536 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001537{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001538 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001539
1540 /* PCH only available on ILK+ */
1541 BUG_ON(dev_priv->info->gen < 5);
1542
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001543 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001544 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001545 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001546
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001547 /* Workaround: set timing override bit. */
1548 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001549 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001550 I915_WRITE(_TRANSA_CHICKEN2, val);
1551
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001552 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001553 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001554
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001555 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1556 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001557 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001558 else
1559 val |= TRANS_PROGRESSIVE;
1560
Daniel Vetterab9412b2013-05-03 11:49:46 +02001561 I915_WRITE(LPT_TRANSCONF, val);
1562 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001563 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001564}
1565
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001566static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1567 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001568{
Daniel Vetter23670b322012-11-01 09:15:30 +01001569 struct drm_device *dev = dev_priv->dev;
1570 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001571
1572 /* FDI relies on the transcoder */
1573 assert_fdi_tx_disabled(dev_priv, pipe);
1574 assert_fdi_rx_disabled(dev_priv, pipe);
1575
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 /* Ports must be off as well */
1577 assert_pch_ports_disabled(dev_priv, pipe);
1578
Daniel Vetterab9412b2013-05-03 11:49:46 +02001579 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001580 val = I915_READ(reg);
1581 val &= ~TRANS_ENABLE;
1582 I915_WRITE(reg, val);
1583 /* wait for PCH transcoder off, transcoder state */
1584 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001585 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001586
1587 if (!HAS_PCH_IBX(dev)) {
1588 /* Workaround: Clear the timing override chicken bit again. */
1589 reg = TRANS_CHICKEN2(pipe);
1590 val = I915_READ(reg);
1591 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1592 I915_WRITE(reg, val);
1593 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001594}
1595
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001596static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001597{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001598 u32 val;
1599
Daniel Vetterab9412b2013-05-03 11:49:46 +02001600 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001601 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001602 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001603 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001604 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001605 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001606
1607 /* Workaround: clear timing override bit. */
1608 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001609 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001610 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001611}
1612
1613/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001614 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001615 * @dev_priv: i915 private structure
1616 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001617 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001618 *
1619 * Enable @pipe, making sure that various hardware specific requirements
1620 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1621 *
1622 * @pipe should be %PIPE_A or %PIPE_B.
1623 *
1624 * Will wait until the pipe is actually running (i.e. first vblank) before
1625 * returning.
1626 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001627static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1628 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001629{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001630 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1631 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001632 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001633 int reg;
1634 u32 val;
1635
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001636 assert_planes_disabled(dev_priv, pipe);
1637 assert_sprites_disabled(dev_priv, pipe);
1638
Paulo Zanoni681e5812012-12-06 11:12:38 -02001639 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001640 pch_transcoder = TRANSCODER_A;
1641 else
1642 pch_transcoder = pipe;
1643
Jesse Barnesb24e7172011-01-04 15:09:30 -08001644 /*
1645 * A pipe without a PLL won't actually be able to drive bits from
1646 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1647 * need the check.
1648 */
1649 if (!HAS_PCH_SPLIT(dev_priv->dev))
1650 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001651 else {
1652 if (pch_port) {
1653 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001654 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001655 assert_fdi_tx_pll_enabled(dev_priv,
1656 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001657 }
1658 /* FIXME: assert CPU port conditions for SNB+ */
1659 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001660
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001661 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001662 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001663 if (val & PIPECONF_ENABLE)
1664 return;
1665
1666 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001667 intel_wait_for_vblank(dev_priv->dev, pipe);
1668}
1669
1670/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001671 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001672 * @dev_priv: i915 private structure
1673 * @pipe: pipe to disable
1674 *
1675 * Disable @pipe, making sure that various hardware specific requirements
1676 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1677 *
1678 * @pipe should be %PIPE_A or %PIPE_B.
1679 *
1680 * Will wait until the pipe has shut down before returning.
1681 */
1682static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1683 enum pipe pipe)
1684{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001685 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1686 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001687 int reg;
1688 u32 val;
1689
1690 /*
1691 * Make sure planes won't keep trying to pump pixels to us,
1692 * or we might hang the display.
1693 */
1694 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001695 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001696
1697 /* Don't disable pipe A or pipe A PLLs if needed */
1698 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1699 return;
1700
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001701 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001702 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001703 if ((val & PIPECONF_ENABLE) == 0)
1704 return;
1705
1706 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001707 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1708}
1709
Keith Packardd74362c2011-07-28 14:47:14 -07001710/*
1711 * Plane regs are double buffered, going from enabled->disabled needs a
1712 * trigger in order to latch. The display address reg provides this.
1713 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001714void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001715 enum plane plane)
1716{
Damien Lespiau14f86142012-10-29 15:24:49 +00001717 if (dev_priv->info->gen >= 4)
1718 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1719 else
1720 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001721}
1722
Jesse Barnesb24e7172011-01-04 15:09:30 -08001723/**
1724 * intel_enable_plane - enable a display plane on a given pipe
1725 * @dev_priv: i915 private structure
1726 * @plane: plane to enable
1727 * @pipe: pipe being fed
1728 *
1729 * Enable @plane on @pipe, making sure that @pipe is running first.
1730 */
1731static void intel_enable_plane(struct drm_i915_private *dev_priv,
1732 enum plane plane, enum pipe pipe)
1733{
1734 int reg;
1735 u32 val;
1736
1737 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1738 assert_pipe_enabled(dev_priv, pipe);
1739
1740 reg = DSPCNTR(plane);
1741 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001742 if (val & DISPLAY_PLANE_ENABLE)
1743 return;
1744
1745 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001746 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001747 intel_wait_for_vblank(dev_priv->dev, pipe);
1748}
1749
Jesse Barnesb24e7172011-01-04 15:09:30 -08001750/**
1751 * intel_disable_plane - disable a display plane
1752 * @dev_priv: i915 private structure
1753 * @plane: plane to disable
1754 * @pipe: pipe consuming the data
1755 *
1756 * Disable @plane; should be an independent operation.
1757 */
1758static void intel_disable_plane(struct drm_i915_private *dev_priv,
1759 enum plane plane, enum pipe pipe)
1760{
1761 int reg;
1762 u32 val;
1763
1764 reg = DSPCNTR(plane);
1765 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001766 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1767 return;
1768
1769 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001770 intel_flush_display_plane(dev_priv, plane);
1771 intel_wait_for_vblank(dev_priv->dev, pipe);
1772}
1773
Chris Wilson693db182013-03-05 14:52:39 +00001774static bool need_vtd_wa(struct drm_device *dev)
1775{
1776#ifdef CONFIG_INTEL_IOMMU
1777 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1778 return true;
1779#endif
1780 return false;
1781}
1782
Chris Wilson127bd2a2010-07-23 23:32:05 +01001783int
Chris Wilson48b956c2010-09-14 12:50:34 +01001784intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001785 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001786 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001787{
Chris Wilsonce453d82011-02-21 14:43:56 +00001788 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001789 u32 alignment;
1790 int ret;
1791
Chris Wilson05394f32010-11-08 19:18:58 +00001792 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001793 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001794 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1795 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001796 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001797 alignment = 4 * 1024;
1798 else
1799 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001800 break;
1801 case I915_TILING_X:
1802 /* pin() will align the object as required by fence */
1803 alignment = 0;
1804 break;
1805 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001806 /* Despite that we check this in framebuffer_init userspace can
1807 * screw us over and change the tiling after the fact. Only
1808 * pinned buffers can't change their tiling. */
1809 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001810 return -EINVAL;
1811 default:
1812 BUG();
1813 }
1814
Chris Wilson693db182013-03-05 14:52:39 +00001815 /* Note that the w/a also requires 64 PTE of padding following the
1816 * bo. We currently fill all unused PTE with the shadow page and so
1817 * we should always have valid PTE following the scanout preventing
1818 * the VT-d warning.
1819 */
1820 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1821 alignment = 256 * 1024;
1822
Chris Wilsonce453d82011-02-21 14:43:56 +00001823 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001824 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001825 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001826 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001827
1828 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1829 * fence, whereas 965+ only requires a fence if using
1830 * framebuffer compression. For simplicity, we always install
1831 * a fence as the cost is not that onerous.
1832 */
Chris Wilson06d98132012-04-17 15:31:24 +01001833 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001834 if (ret)
1835 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001836
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001837 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001838
Chris Wilsonce453d82011-02-21 14:43:56 +00001839 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001840 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001841
1842err_unpin:
1843 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001844err_interruptible:
1845 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001846 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001847}
1848
Chris Wilson1690e1e2011-12-14 13:57:08 +01001849void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1850{
1851 i915_gem_object_unpin_fence(obj);
1852 i915_gem_object_unpin(obj);
1853}
1854
Daniel Vetterc2c75132012-07-05 12:17:30 +02001855/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1856 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001857unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1858 unsigned int tiling_mode,
1859 unsigned int cpp,
1860 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001861{
Chris Wilsonbc752862013-02-21 20:04:31 +00001862 if (tiling_mode != I915_TILING_NONE) {
1863 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001864
Chris Wilsonbc752862013-02-21 20:04:31 +00001865 tile_rows = *y / 8;
1866 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001867
Chris Wilsonbc752862013-02-21 20:04:31 +00001868 tiles = *x / (512/cpp);
1869 *x %= 512/cpp;
1870
1871 return tile_rows * pitch * 8 + tiles * 4096;
1872 } else {
1873 unsigned int offset;
1874
1875 offset = *y * pitch + *x * cpp;
1876 *y = 0;
1877 *x = (offset & 4095) / cpp;
1878 return offset & -4096;
1879 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001880}
1881
Jesse Barnes17638cd2011-06-24 12:19:23 -07001882static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1883 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001884{
1885 struct drm_device *dev = crtc->dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1888 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001889 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001890 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001891 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001892 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001893 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001894
1895 switch (plane) {
1896 case 0:
1897 case 1:
1898 break;
1899 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001900 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001901 return -EINVAL;
1902 }
1903
1904 intel_fb = to_intel_framebuffer(fb);
1905 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001906
Chris Wilson5eddb702010-09-11 13:48:45 +01001907 reg = DSPCNTR(plane);
1908 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001909 /* Mask out pixel format bits in case we change it */
1910 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001911 switch (fb->pixel_format) {
1912 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001913 dspcntr |= DISPPLANE_8BPP;
1914 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001915 case DRM_FORMAT_XRGB1555:
1916 case DRM_FORMAT_ARGB1555:
1917 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001918 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001919 case DRM_FORMAT_RGB565:
1920 dspcntr |= DISPPLANE_BGRX565;
1921 break;
1922 case DRM_FORMAT_XRGB8888:
1923 case DRM_FORMAT_ARGB8888:
1924 dspcntr |= DISPPLANE_BGRX888;
1925 break;
1926 case DRM_FORMAT_XBGR8888:
1927 case DRM_FORMAT_ABGR8888:
1928 dspcntr |= DISPPLANE_RGBX888;
1929 break;
1930 case DRM_FORMAT_XRGB2101010:
1931 case DRM_FORMAT_ARGB2101010:
1932 dspcntr |= DISPPLANE_BGRX101010;
1933 break;
1934 case DRM_FORMAT_XBGR2101010:
1935 case DRM_FORMAT_ABGR2101010:
1936 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001937 break;
1938 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001939 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001940 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001941
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001942 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001943 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001944 dspcntr |= DISPPLANE_TILED;
1945 else
1946 dspcntr &= ~DISPPLANE_TILED;
1947 }
1948
Chris Wilson5eddb702010-09-11 13:48:45 +01001949 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001950
Daniel Vettere506a0c2012-07-05 12:17:29 +02001951 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001952
Daniel Vetterc2c75132012-07-05 12:17:30 +02001953 if (INTEL_INFO(dev)->gen >= 4) {
1954 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001955 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1956 fb->bits_per_pixel / 8,
1957 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001958 linear_offset -= intel_crtc->dspaddr_offset;
1959 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001960 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001961 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001962
1963 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1964 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001965 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001966 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001967 I915_MODIFY_DISPBASE(DSPSURF(plane),
1968 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001969 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001970 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001971 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001972 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001973 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001974
Jesse Barnes17638cd2011-06-24 12:19:23 -07001975 return 0;
1976}
1977
1978static int ironlake_update_plane(struct drm_crtc *crtc,
1979 struct drm_framebuffer *fb, int x, int y)
1980{
1981 struct drm_device *dev = crtc->dev;
1982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1984 struct intel_framebuffer *intel_fb;
1985 struct drm_i915_gem_object *obj;
1986 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001987 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001988 u32 dspcntr;
1989 u32 reg;
1990
1991 switch (plane) {
1992 case 0:
1993 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001994 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001995 break;
1996 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001997 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07001998 return -EINVAL;
1999 }
2000
2001 intel_fb = to_intel_framebuffer(fb);
2002 obj = intel_fb->obj;
2003
2004 reg = DSPCNTR(plane);
2005 dspcntr = I915_READ(reg);
2006 /* Mask out pixel format bits in case we change it */
2007 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002008 switch (fb->pixel_format) {
2009 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002010 dspcntr |= DISPPLANE_8BPP;
2011 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 case DRM_FORMAT_RGB565:
2013 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002014 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002015 case DRM_FORMAT_XRGB8888:
2016 case DRM_FORMAT_ARGB8888:
2017 dspcntr |= DISPPLANE_BGRX888;
2018 break;
2019 case DRM_FORMAT_XBGR8888:
2020 case DRM_FORMAT_ABGR8888:
2021 dspcntr |= DISPPLANE_RGBX888;
2022 break;
2023 case DRM_FORMAT_XRGB2101010:
2024 case DRM_FORMAT_ARGB2101010:
2025 dspcntr |= DISPPLANE_BGRX101010;
2026 break;
2027 case DRM_FORMAT_XBGR2101010:
2028 case DRM_FORMAT_ABGR2101010:
2029 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002030 break;
2031 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002032 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002033 }
2034
2035 if (obj->tiling_mode != I915_TILING_NONE)
2036 dspcntr |= DISPPLANE_TILED;
2037 else
2038 dspcntr &= ~DISPPLANE_TILED;
2039
2040 /* must disable */
2041 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2042
2043 I915_WRITE(reg, dspcntr);
2044
Daniel Vettere506a0c2012-07-05 12:17:29 +02002045 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002046 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002047 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2048 fb->bits_per_pixel / 8,
2049 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002050 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002051
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2053 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002054 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002055 I915_MODIFY_DISPBASE(DSPSURF(plane),
2056 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002057 if (IS_HASWELL(dev)) {
2058 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2059 } else {
2060 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2061 I915_WRITE(DSPLINOFF(plane), linear_offset);
2062 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002063 POSTING_READ(reg);
2064
2065 return 0;
2066}
2067
2068/* Assume fb object is pinned & idle & fenced and just update base pointers */
2069static int
2070intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2071 int x, int y, enum mode_set_atomic state)
2072{
2073 struct drm_device *dev = crtc->dev;
2074 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002075
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002076 if (dev_priv->display.disable_fbc)
2077 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002078 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002079
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002080 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002081}
2082
Ville Syrjälä96a02912013-02-18 19:08:49 +02002083void intel_display_handle_reset(struct drm_device *dev)
2084{
2085 struct drm_i915_private *dev_priv = dev->dev_private;
2086 struct drm_crtc *crtc;
2087
2088 /*
2089 * Flips in the rings have been nuked by the reset,
2090 * so complete all pending flips so that user space
2091 * will get its events and not get stuck.
2092 *
2093 * Also update the base address of all primary
2094 * planes to the the last fb to make sure we're
2095 * showing the correct fb after a reset.
2096 *
2097 * Need to make two loops over the crtcs so that we
2098 * don't try to grab a crtc mutex before the
2099 * pending_flip_queue really got woken up.
2100 */
2101
2102 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2104 enum plane plane = intel_crtc->plane;
2105
2106 intel_prepare_page_flip(dev, plane);
2107 intel_finish_page_flip_plane(dev, plane);
2108 }
2109
2110 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2112
2113 mutex_lock(&crtc->mutex);
2114 if (intel_crtc->active)
2115 dev_priv->display.update_plane(crtc, crtc->fb,
2116 crtc->x, crtc->y);
2117 mutex_unlock(&crtc->mutex);
2118 }
2119}
2120
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002121static int
Chris Wilson14667a42012-04-03 17:58:35 +01002122intel_finish_fb(struct drm_framebuffer *old_fb)
2123{
2124 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2125 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2126 bool was_interruptible = dev_priv->mm.interruptible;
2127 int ret;
2128
Chris Wilson14667a42012-04-03 17:58:35 +01002129 /* Big Hammer, we also need to ensure that any pending
2130 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2131 * current scanout is retired before unpinning the old
2132 * framebuffer.
2133 *
2134 * This should only fail upon a hung GPU, in which case we
2135 * can safely continue.
2136 */
2137 dev_priv->mm.interruptible = false;
2138 ret = i915_gem_object_finish_gpu(obj);
2139 dev_priv->mm.interruptible = was_interruptible;
2140
2141 return ret;
2142}
2143
Ville Syrjälä198598d2012-10-31 17:50:24 +02002144static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2145{
2146 struct drm_device *dev = crtc->dev;
2147 struct drm_i915_master_private *master_priv;
2148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2149
2150 if (!dev->primary->master)
2151 return;
2152
2153 master_priv = dev->primary->master->driver_priv;
2154 if (!master_priv->sarea_priv)
2155 return;
2156
2157 switch (intel_crtc->pipe) {
2158 case 0:
2159 master_priv->sarea_priv->pipeA_x = x;
2160 master_priv->sarea_priv->pipeA_y = y;
2161 break;
2162 case 1:
2163 master_priv->sarea_priv->pipeB_x = x;
2164 master_priv->sarea_priv->pipeB_y = y;
2165 break;
2166 default:
2167 break;
2168 }
2169}
2170
Chris Wilson14667a42012-04-03 17:58:35 +01002171static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002172intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002173 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002174{
2175 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002176 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002178 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002179 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002180
2181 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002182 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002183 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002184 return 0;
2185 }
2186
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002187 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002188 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2189 plane_name(intel_crtc->plane),
2190 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002191 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002192 }
2193
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002194 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002195 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002196 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002197 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002198 if (ret != 0) {
2199 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002200 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002201 return ret;
2202 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002203
Daniel Vetter94352cf2012-07-05 22:51:56 +02002204 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002205 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002206 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002207 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002208 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002209 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002210 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002211
Daniel Vetter94352cf2012-07-05 22:51:56 +02002212 old_fb = crtc->fb;
2213 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002214 crtc->x = x;
2215 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002216
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002217 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002218 if (intel_crtc->active && old_fb != fb)
2219 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002220 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002221 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002222
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002223 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002224 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002225
Ville Syrjälä198598d2012-10-31 17:50:24 +02002226 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002227
2228 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002229}
2230
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002231static void intel_fdi_normal_train(struct drm_crtc *crtc)
2232{
2233 struct drm_device *dev = crtc->dev;
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2236 int pipe = intel_crtc->pipe;
2237 u32 reg, temp;
2238
2239 /* enable normal train */
2240 reg = FDI_TX_CTL(pipe);
2241 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002242 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002243 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2244 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002245 } else {
2246 temp &= ~FDI_LINK_TRAIN_NONE;
2247 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002248 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002249 I915_WRITE(reg, temp);
2250
2251 reg = FDI_RX_CTL(pipe);
2252 temp = I915_READ(reg);
2253 if (HAS_PCH_CPT(dev)) {
2254 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2255 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2256 } else {
2257 temp &= ~FDI_LINK_TRAIN_NONE;
2258 temp |= FDI_LINK_TRAIN_NONE;
2259 }
2260 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2261
2262 /* wait one idle pattern time */
2263 POSTING_READ(reg);
2264 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002265
2266 /* IVB wants error correction enabled */
2267 if (IS_IVYBRIDGE(dev))
2268 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2269 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002270}
2271
Daniel Vetter1e833f42013-02-19 22:31:57 +01002272static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2273{
2274 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2275}
2276
Daniel Vetter01a415f2012-10-27 15:58:40 +02002277static void ivb_modeset_global_resources(struct drm_device *dev)
2278{
2279 struct drm_i915_private *dev_priv = dev->dev_private;
2280 struct intel_crtc *pipe_B_crtc =
2281 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2282 struct intel_crtc *pipe_C_crtc =
2283 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2284 uint32_t temp;
2285
Daniel Vetter1e833f42013-02-19 22:31:57 +01002286 /*
2287 * When everything is off disable fdi C so that we could enable fdi B
2288 * with all lanes. Note that we don't care about enabled pipes without
2289 * an enabled pch encoder.
2290 */
2291 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2292 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002293 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2294 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2295
2296 temp = I915_READ(SOUTH_CHICKEN1);
2297 temp &= ~FDI_BC_BIFURCATION_SELECT;
2298 DRM_DEBUG_KMS("disabling fdi C rx\n");
2299 I915_WRITE(SOUTH_CHICKEN1, temp);
2300 }
2301}
2302
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002303/* The FDI link training functions for ILK/Ibexpeak. */
2304static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2305{
2306 struct drm_device *dev = crtc->dev;
2307 struct drm_i915_private *dev_priv = dev->dev_private;
2308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2309 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002310 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002311 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002312
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002313 /* FDI needs bits from pipe & plane first */
2314 assert_pipe_enabled(dev_priv, pipe);
2315 assert_plane_enabled(dev_priv, plane);
2316
Adam Jacksone1a44742010-06-25 15:32:14 -04002317 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2318 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002319 reg = FDI_RX_IMR(pipe);
2320 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002321 temp &= ~FDI_RX_SYMBOL_LOCK;
2322 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002323 I915_WRITE(reg, temp);
2324 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002325 udelay(150);
2326
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002327 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002328 reg = FDI_TX_CTL(pipe);
2329 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002330 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2331 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002332 temp &= ~FDI_LINK_TRAIN_NONE;
2333 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002334 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002335
Chris Wilson5eddb702010-09-11 13:48:45 +01002336 reg = FDI_RX_CTL(pipe);
2337 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002338 temp &= ~FDI_LINK_TRAIN_NONE;
2339 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002340 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2341
2342 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002343 udelay(150);
2344
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002345 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002346 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2347 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2348 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002351 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002352 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002353 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2354
2355 if ((temp & FDI_RX_BIT_LOCK)) {
2356 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002357 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002358 break;
2359 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002360 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002361 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002363
2364 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 reg = FDI_TX_CTL(pipe);
2366 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002367 temp &= ~FDI_LINK_TRAIN_NONE;
2368 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002369 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002370
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 reg = FDI_RX_CTL(pipe);
2372 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002373 temp &= ~FDI_LINK_TRAIN_NONE;
2374 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002375 I915_WRITE(reg, temp);
2376
2377 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002378 udelay(150);
2379
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002381 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002383 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2384
2385 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002387 DRM_DEBUG_KMS("FDI train 2 done.\n");
2388 break;
2389 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002390 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002391 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002392 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002393
2394 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002395
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002396}
2397
Akshay Joshi0206e352011-08-16 15:34:10 -04002398static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2400 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2401 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2402 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2403};
2404
2405/* The FDI link training functions for SNB/Cougarpoint. */
2406static void gen6_fdi_link_train(struct drm_crtc *crtc)
2407{
2408 struct drm_device *dev = crtc->dev;
2409 struct drm_i915_private *dev_priv = dev->dev_private;
2410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2411 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002412 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002413
Adam Jacksone1a44742010-06-25 15:32:14 -04002414 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2415 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 reg = FDI_RX_IMR(pipe);
2417 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002418 temp &= ~FDI_RX_SYMBOL_LOCK;
2419 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 I915_WRITE(reg, temp);
2421
2422 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002423 udelay(150);
2424
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002425 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 reg = FDI_TX_CTL(pipe);
2427 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002428 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2429 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 temp &= ~FDI_LINK_TRAIN_NONE;
2431 temp |= FDI_LINK_TRAIN_PATTERN_1;
2432 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2433 /* SNB-B */
2434 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002436
Daniel Vetterd74cf322012-10-26 10:58:13 +02002437 I915_WRITE(FDI_RX_MISC(pipe),
2438 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2439
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 reg = FDI_RX_CTL(pipe);
2441 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002442 if (HAS_PCH_CPT(dev)) {
2443 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2444 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2445 } else {
2446 temp &= ~FDI_LINK_TRAIN_NONE;
2447 temp |= FDI_LINK_TRAIN_PATTERN_1;
2448 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2450
2451 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452 udelay(150);
2453
Akshay Joshi0206e352011-08-16 15:34:10 -04002454 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 reg = FDI_TX_CTL(pipe);
2456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2458 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002459 I915_WRITE(reg, temp);
2460
2461 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462 udelay(500);
2463
Sean Paulfa37d392012-03-02 12:53:39 -05002464 for (retry = 0; retry < 5; retry++) {
2465 reg = FDI_RX_IIR(pipe);
2466 temp = I915_READ(reg);
2467 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2468 if (temp & FDI_RX_BIT_LOCK) {
2469 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2470 DRM_DEBUG_KMS("FDI train 1 done.\n");
2471 break;
2472 }
2473 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002474 }
Sean Paulfa37d392012-03-02 12:53:39 -05002475 if (retry < 5)
2476 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 }
2478 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480
2481 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 reg = FDI_TX_CTL(pipe);
2483 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 temp &= ~FDI_LINK_TRAIN_NONE;
2485 temp |= FDI_LINK_TRAIN_PATTERN_2;
2486 if (IS_GEN6(dev)) {
2487 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2488 /* SNB-B */
2489 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2490 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 reg = FDI_RX_CTL(pipe);
2494 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 if (HAS_PCH_CPT(dev)) {
2496 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2497 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2498 } else {
2499 temp &= ~FDI_LINK_TRAIN_NONE;
2500 temp |= FDI_LINK_TRAIN_PATTERN_2;
2501 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 I915_WRITE(reg, temp);
2503
2504 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 udelay(150);
2506
Akshay Joshi0206e352011-08-16 15:34:10 -04002507 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_TX_CTL(pipe);
2509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2511 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 I915_WRITE(reg, temp);
2513
2514 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515 udelay(500);
2516
Sean Paulfa37d392012-03-02 12:53:39 -05002517 for (retry = 0; retry < 5; retry++) {
2518 reg = FDI_RX_IIR(pipe);
2519 temp = I915_READ(reg);
2520 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2521 if (temp & FDI_RX_SYMBOL_LOCK) {
2522 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2523 DRM_DEBUG_KMS("FDI train 2 done.\n");
2524 break;
2525 }
2526 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 }
Sean Paulfa37d392012-03-02 12:53:39 -05002528 if (retry < 5)
2529 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 }
2531 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533
2534 DRM_DEBUG_KMS("FDI train done.\n");
2535}
2536
Jesse Barnes357555c2011-04-28 15:09:55 -07002537/* Manual link training for Ivy Bridge A0 parts */
2538static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2539{
2540 struct drm_device *dev = crtc->dev;
2541 struct drm_i915_private *dev_priv = dev->dev_private;
2542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2543 int pipe = intel_crtc->pipe;
2544 u32 reg, temp, i;
2545
2546 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2547 for train result */
2548 reg = FDI_RX_IMR(pipe);
2549 temp = I915_READ(reg);
2550 temp &= ~FDI_RX_SYMBOL_LOCK;
2551 temp &= ~FDI_RX_BIT_LOCK;
2552 I915_WRITE(reg, temp);
2553
2554 POSTING_READ(reg);
2555 udelay(150);
2556
Daniel Vetter01a415f2012-10-27 15:58:40 +02002557 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2558 I915_READ(FDI_RX_IIR(pipe)));
2559
Jesse Barnes357555c2011-04-28 15:09:55 -07002560 /* enable CPU FDI TX and PCH FDI RX */
2561 reg = FDI_TX_CTL(pipe);
2562 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002563 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2564 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002565 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2566 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2567 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2568 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002569 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002570 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2571
Daniel Vetterd74cf322012-10-26 10:58:13 +02002572 I915_WRITE(FDI_RX_MISC(pipe),
2573 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2574
Jesse Barnes357555c2011-04-28 15:09:55 -07002575 reg = FDI_RX_CTL(pipe);
2576 temp = I915_READ(reg);
2577 temp &= ~FDI_LINK_TRAIN_AUTO;
2578 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2579 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002580 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002581 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2582
2583 POSTING_READ(reg);
2584 udelay(150);
2585
Akshay Joshi0206e352011-08-16 15:34:10 -04002586 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002587 reg = FDI_TX_CTL(pipe);
2588 temp = I915_READ(reg);
2589 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2590 temp |= snb_b_fdi_train_param[i];
2591 I915_WRITE(reg, temp);
2592
2593 POSTING_READ(reg);
2594 udelay(500);
2595
2596 reg = FDI_RX_IIR(pipe);
2597 temp = I915_READ(reg);
2598 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2599
2600 if (temp & FDI_RX_BIT_LOCK ||
2601 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2602 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002603 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002604 break;
2605 }
2606 }
2607 if (i == 4)
2608 DRM_ERROR("FDI train 1 fail!\n");
2609
2610 /* Train 2 */
2611 reg = FDI_TX_CTL(pipe);
2612 temp = I915_READ(reg);
2613 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2614 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2615 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2616 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2617 I915_WRITE(reg, temp);
2618
2619 reg = FDI_RX_CTL(pipe);
2620 temp = I915_READ(reg);
2621 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2622 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2623 I915_WRITE(reg, temp);
2624
2625 POSTING_READ(reg);
2626 udelay(150);
2627
Akshay Joshi0206e352011-08-16 15:34:10 -04002628 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002629 reg = FDI_TX_CTL(pipe);
2630 temp = I915_READ(reg);
2631 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2632 temp |= snb_b_fdi_train_param[i];
2633 I915_WRITE(reg, temp);
2634
2635 POSTING_READ(reg);
2636 udelay(500);
2637
2638 reg = FDI_RX_IIR(pipe);
2639 temp = I915_READ(reg);
2640 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2641
2642 if (temp & FDI_RX_SYMBOL_LOCK) {
2643 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002644 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002645 break;
2646 }
2647 }
2648 if (i == 4)
2649 DRM_ERROR("FDI train 2 fail!\n");
2650
2651 DRM_DEBUG_KMS("FDI train done.\n");
2652}
2653
Daniel Vetter88cefb62012-08-12 19:27:14 +02002654static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002655{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002656 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002657 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002658 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002660
Jesse Barnesc64e3112010-09-10 11:27:03 -07002661
Jesse Barnes0e23b992010-09-10 11:10:00 -07002662 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 reg = FDI_RX_CTL(pipe);
2664 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002665 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2666 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002667 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002668 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2669
2670 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002671 udelay(200);
2672
2673 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002674 temp = I915_READ(reg);
2675 I915_WRITE(reg, temp | FDI_PCDCLK);
2676
2677 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002678 udelay(200);
2679
Paulo Zanoni20749732012-11-23 15:30:38 -02002680 /* Enable CPU FDI TX PLL, always on for Ironlake */
2681 reg = FDI_TX_CTL(pipe);
2682 temp = I915_READ(reg);
2683 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2684 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002685
Paulo Zanoni20749732012-11-23 15:30:38 -02002686 POSTING_READ(reg);
2687 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002688 }
2689}
2690
Daniel Vetter88cefb62012-08-12 19:27:14 +02002691static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2692{
2693 struct drm_device *dev = intel_crtc->base.dev;
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 int pipe = intel_crtc->pipe;
2696 u32 reg, temp;
2697
2698 /* Switch from PCDclk to Rawclk */
2699 reg = FDI_RX_CTL(pipe);
2700 temp = I915_READ(reg);
2701 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2702
2703 /* Disable CPU FDI TX PLL */
2704 reg = FDI_TX_CTL(pipe);
2705 temp = I915_READ(reg);
2706 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2707
2708 POSTING_READ(reg);
2709 udelay(100);
2710
2711 reg = FDI_RX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2714
2715 /* Wait for the clocks to turn off. */
2716 POSTING_READ(reg);
2717 udelay(100);
2718}
2719
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002720static void ironlake_fdi_disable(struct drm_crtc *crtc)
2721{
2722 struct drm_device *dev = crtc->dev;
2723 struct drm_i915_private *dev_priv = dev->dev_private;
2724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2725 int pipe = intel_crtc->pipe;
2726 u32 reg, temp;
2727
2728 /* disable CPU FDI tx and PCH FDI rx */
2729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
2731 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2732 POSTING_READ(reg);
2733
2734 reg = FDI_RX_CTL(pipe);
2735 temp = I915_READ(reg);
2736 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002737 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002738 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2739
2740 POSTING_READ(reg);
2741 udelay(100);
2742
2743 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002744 if (HAS_PCH_IBX(dev)) {
2745 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002746 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002747
2748 /* still set train pattern 1 */
2749 reg = FDI_TX_CTL(pipe);
2750 temp = I915_READ(reg);
2751 temp &= ~FDI_LINK_TRAIN_NONE;
2752 temp |= FDI_LINK_TRAIN_PATTERN_1;
2753 I915_WRITE(reg, temp);
2754
2755 reg = FDI_RX_CTL(pipe);
2756 temp = I915_READ(reg);
2757 if (HAS_PCH_CPT(dev)) {
2758 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2759 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2760 } else {
2761 temp &= ~FDI_LINK_TRAIN_NONE;
2762 temp |= FDI_LINK_TRAIN_PATTERN_1;
2763 }
2764 /* BPC in FDI rx is consistent with that in PIPECONF */
2765 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002766 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002767 I915_WRITE(reg, temp);
2768
2769 POSTING_READ(reg);
2770 udelay(100);
2771}
2772
Chris Wilson5bb61642012-09-27 21:25:58 +01002773static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002778 unsigned long flags;
2779 bool pending;
2780
Ville Syrjälä10d83732013-01-29 18:13:34 +02002781 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2782 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002783 return false;
2784
2785 spin_lock_irqsave(&dev->event_lock, flags);
2786 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2787 spin_unlock_irqrestore(&dev->event_lock, flags);
2788
2789 return pending;
2790}
2791
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002792static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2793{
Chris Wilson0f911282012-04-17 10:05:38 +01002794 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002795 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002796
2797 if (crtc->fb == NULL)
2798 return;
2799
Daniel Vetter2c10d572012-12-20 21:24:07 +01002800 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2801
Chris Wilson5bb61642012-09-27 21:25:58 +01002802 wait_event(dev_priv->pending_flip_queue,
2803 !intel_crtc_has_pending_flip(crtc));
2804
Chris Wilson0f911282012-04-17 10:05:38 +01002805 mutex_lock(&dev->struct_mutex);
2806 intel_finish_fb(crtc->fb);
2807 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002808}
2809
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002810/* Program iCLKIP clock to the desired frequency */
2811static void lpt_program_iclkip(struct drm_crtc *crtc)
2812{
2813 struct drm_device *dev = crtc->dev;
2814 struct drm_i915_private *dev_priv = dev->dev_private;
2815 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2816 u32 temp;
2817
Daniel Vetter09153002012-12-12 14:06:44 +01002818 mutex_lock(&dev_priv->dpio_lock);
2819
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002820 /* It is necessary to ungate the pixclk gate prior to programming
2821 * the divisors, and gate it back when it is done.
2822 */
2823 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2824
2825 /* Disable SSCCTL */
2826 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002827 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2828 SBI_SSCCTL_DISABLE,
2829 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002830
2831 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2832 if (crtc->mode.clock == 20000) {
2833 auxdiv = 1;
2834 divsel = 0x41;
2835 phaseinc = 0x20;
2836 } else {
2837 /* The iCLK virtual clock root frequency is in MHz,
2838 * but the crtc->mode.clock in in KHz. To get the divisors,
2839 * it is necessary to divide one by another, so we
2840 * convert the virtual clock precision to KHz here for higher
2841 * precision.
2842 */
2843 u32 iclk_virtual_root_freq = 172800 * 1000;
2844 u32 iclk_pi_range = 64;
2845 u32 desired_divisor, msb_divisor_value, pi_value;
2846
2847 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2848 msb_divisor_value = desired_divisor / iclk_pi_range;
2849 pi_value = desired_divisor % iclk_pi_range;
2850
2851 auxdiv = 0;
2852 divsel = msb_divisor_value - 2;
2853 phaseinc = pi_value;
2854 }
2855
2856 /* This should not happen with any sane values */
2857 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2858 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2859 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2860 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2861
2862 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2863 crtc->mode.clock,
2864 auxdiv,
2865 divsel,
2866 phasedir,
2867 phaseinc);
2868
2869 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002870 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002871 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2872 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2873 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2874 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2875 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2876 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002877 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002878
2879 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002880 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002881 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2882 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002883 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002884
2885 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002886 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002887 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002888 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002889
2890 /* Wait for initialization time */
2891 udelay(24);
2892
2893 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002894
2895 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002896}
2897
Daniel Vetter275f01b22013-05-03 11:49:47 +02002898static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2899 enum pipe pch_transcoder)
2900{
2901 struct drm_device *dev = crtc->base.dev;
2902 struct drm_i915_private *dev_priv = dev->dev_private;
2903 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2904
2905 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2906 I915_READ(HTOTAL(cpu_transcoder)));
2907 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2908 I915_READ(HBLANK(cpu_transcoder)));
2909 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2910 I915_READ(HSYNC(cpu_transcoder)));
2911
2912 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2913 I915_READ(VTOTAL(cpu_transcoder)));
2914 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2915 I915_READ(VBLANK(cpu_transcoder)));
2916 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2917 I915_READ(VSYNC(cpu_transcoder)));
2918 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2919 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2920}
2921
Jesse Barnesf67a5592011-01-05 10:31:48 -08002922/*
2923 * Enable PCH resources required for PCH ports:
2924 * - PCH PLLs
2925 * - FDI training & RX/TX
2926 * - update transcoder timings
2927 * - DP transcoding bits
2928 * - transcoder
2929 */
2930static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002931{
2932 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002933 struct drm_i915_private *dev_priv = dev->dev_private;
2934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2935 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002936 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002937
Daniel Vetterab9412b2013-05-03 11:49:46 +02002938 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002939
Daniel Vettercd986ab2012-10-26 10:58:12 +02002940 /* Write the TU size bits before fdi link training, so that error
2941 * detection works. */
2942 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2943 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2944
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002945 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002946 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002947
Daniel Vetter572deb32012-10-27 18:46:14 +02002948 /* XXX: pch pll's can be enabled any time before we enable the PCH
2949 * transcoder, and we actually should do this to not upset any PCH
2950 * transcoder that already use the clock when we share it.
2951 *
2952 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
2953 * unconditionally resets the pll - we need that to have the right LVDS
2954 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02002955 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002956
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002957 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002958 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002959
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002960 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002961 switch (pipe) {
2962 default:
2963 case 0:
2964 temp |= TRANSA_DPLL_ENABLE;
2965 sel = TRANSA_DPLLB_SEL;
2966 break;
2967 case 1:
2968 temp |= TRANSB_DPLL_ENABLE;
2969 sel = TRANSB_DPLLB_SEL;
2970 break;
2971 case 2:
2972 temp |= TRANSC_DPLL_ENABLE;
2973 sel = TRANSC_DPLLB_SEL;
2974 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002975 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002976 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2977 temp |= sel;
2978 else
2979 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002980 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002981 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002982
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002983 /* set transcoder timing, panel must allow it */
2984 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002985 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002986
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002987 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002988
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002989 /* For PCH DP, enable TRANS_DP_CTL */
2990 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002991 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2992 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002993 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002994 reg = TRANS_DP_CTL(pipe);
2995 temp = I915_READ(reg);
2996 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002997 TRANS_DP_SYNC_MASK |
2998 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002999 temp |= (TRANS_DP_OUTPUT_ENABLE |
3000 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003001 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003002
3003 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003004 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003005 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003007
3008 switch (intel_trans_dp_port_sel(crtc)) {
3009 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003011 break;
3012 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003013 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014 break;
3015 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003016 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003017 break;
3018 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003019 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003020 }
3021
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003023 }
3024
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003025 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003026}
3027
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003028static void lpt_pch_enable(struct drm_crtc *crtc)
3029{
3030 struct drm_device *dev = crtc->dev;
3031 struct drm_i915_private *dev_priv = dev->dev_private;
3032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003033 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003034
Daniel Vetterab9412b2013-05-03 11:49:46 +02003035 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003036
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003037 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003038
Paulo Zanoni0540e482012-10-31 18:12:40 -02003039 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003040 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003041
Paulo Zanoni937bb612012-10-31 18:12:47 -02003042 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003043}
3044
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003045static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3046{
3047 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3048
3049 if (pll == NULL)
3050 return;
3051
3052 if (pll->refcount == 0) {
3053 WARN(1, "bad PCH PLL refcount\n");
3054 return;
3055 }
3056
3057 --pll->refcount;
3058 intel_crtc->pch_pll = NULL;
3059}
3060
3061static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3062{
3063 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3064 struct intel_pch_pll *pll;
3065 int i;
3066
3067 pll = intel_crtc->pch_pll;
3068 if (pll) {
3069 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3070 intel_crtc->base.base.id, pll->pll_reg);
3071 goto prepare;
3072 }
3073
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003074 if (HAS_PCH_IBX(dev_priv->dev)) {
3075 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3076 i = intel_crtc->pipe;
3077 pll = &dev_priv->pch_plls[i];
3078
3079 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3080 intel_crtc->base.base.id, pll->pll_reg);
3081
3082 goto found;
3083 }
3084
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003085 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3086 pll = &dev_priv->pch_plls[i];
3087
3088 /* Only want to check enabled timings first */
3089 if (pll->refcount == 0)
3090 continue;
3091
3092 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3093 fp == I915_READ(pll->fp0_reg)) {
3094 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3095 intel_crtc->base.base.id,
3096 pll->pll_reg, pll->refcount, pll->active);
3097
3098 goto found;
3099 }
3100 }
3101
3102 /* Ok no matching timings, maybe there's a free one? */
3103 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3104 pll = &dev_priv->pch_plls[i];
3105 if (pll->refcount == 0) {
3106 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3107 intel_crtc->base.base.id, pll->pll_reg);
3108 goto found;
3109 }
3110 }
3111
3112 return NULL;
3113
3114found:
3115 intel_crtc->pch_pll = pll;
3116 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003117 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118prepare: /* separate function? */
3119 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003120
Chris Wilsone04c7352012-05-02 20:43:56 +01003121 /* Wait for the clocks to stabilize before rewriting the regs */
3122 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003123 POSTING_READ(pll->pll_reg);
3124 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003125
3126 I915_WRITE(pll->fp0_reg, fp);
3127 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003128 pll->on = false;
3129 return pll;
3130}
3131
Daniel Vettera1520312013-05-03 11:49:50 +02003132static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003133{
3134 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003135 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003136 u32 temp;
3137
3138 temp = I915_READ(dslreg);
3139 udelay(500);
3140 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003141 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003142 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003143 }
3144}
3145
Jesse Barnesb074cec2013-04-25 12:55:02 -07003146static void ironlake_pfit_enable(struct intel_crtc *crtc)
3147{
3148 struct drm_device *dev = crtc->base.dev;
3149 struct drm_i915_private *dev_priv = dev->dev_private;
3150 int pipe = crtc->pipe;
3151
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003152 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003153 /* Force use of hard-coded filter coefficients
3154 * as some pre-programmed values are broken,
3155 * e.g. x201.
3156 */
3157 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3158 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3159 PF_PIPE_SEL_IVB(pipe));
3160 else
3161 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3162 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3163 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3164 }
3165}
3166
Jesse Barnesf67a5592011-01-05 10:31:48 -08003167static void ironlake_crtc_enable(struct drm_crtc *crtc)
3168{
3169 struct drm_device *dev = crtc->dev;
3170 struct drm_i915_private *dev_priv = dev->dev_private;
3171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003172 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003173 int pipe = intel_crtc->pipe;
3174 int plane = intel_crtc->plane;
3175 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003176
Daniel Vetter08a48462012-07-02 11:43:47 +02003177 WARN_ON(!crtc->enabled);
3178
Jesse Barnesf67a5592011-01-05 10:31:48 -08003179 if (intel_crtc->active)
3180 return;
3181
3182 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003183
3184 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3185 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3186
Jesse Barnesf67a5592011-01-05 10:31:48 -08003187 intel_update_watermarks(dev);
3188
3189 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3190 temp = I915_READ(PCH_LVDS);
3191 if ((temp & LVDS_PORT_EN) == 0)
3192 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3193 }
3194
Jesse Barnesf67a5592011-01-05 10:31:48 -08003195
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003196 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003197 /* Note: FDI PLL enabling _must_ be done before we enable the
3198 * cpu pipes, hence this is separate from all the other fdi/pch
3199 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003200 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003201 } else {
3202 assert_fdi_tx_disabled(dev_priv, pipe);
3203 assert_fdi_rx_disabled(dev_priv, pipe);
3204 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003205
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003206 for_each_encoder_on_crtc(dev, crtc, encoder)
3207 if (encoder->pre_enable)
3208 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003209
3210 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003211 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003212
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003213 /*
3214 * On ILK+ LUT must be loaded before the pipe is running but with
3215 * clocks enabled
3216 */
3217 intel_crtc_load_lut(crtc);
3218
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003219 intel_enable_pipe(dev_priv, pipe,
3220 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003221 intel_enable_plane(dev_priv, plane, pipe);
3222
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003223 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003224 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003225
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003226 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003227 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003228 mutex_unlock(&dev->struct_mutex);
3229
Chris Wilson6b383a72010-09-13 13:54:26 +01003230 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003231
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003232 for_each_encoder_on_crtc(dev, crtc, encoder)
3233 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003234
3235 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003236 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003237
3238 /*
3239 * There seems to be a race in PCH platform hw (at least on some
3240 * outputs) where an enabled pipe still completes any pageflip right
3241 * away (as if the pipe is off) instead of waiting for vblank. As soon
3242 * as the first vblank happend, everything works as expected. Hence just
3243 * wait for one vblank before returning to avoid strange things
3244 * happening.
3245 */
3246 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003247}
3248
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003249/* IPS only exists on ULT machines and is tied to pipe A. */
3250static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3251{
3252 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3253}
3254
3255static void hsw_enable_ips(struct intel_crtc *crtc)
3256{
3257 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3258
3259 if (!crtc->config.ips_enabled)
3260 return;
3261
3262 /* We can only enable IPS after we enable a plane and wait for a vblank.
3263 * We guarantee that the plane is enabled by calling intel_enable_ips
3264 * only after intel_enable_plane. And intel_enable_plane already waits
3265 * for a vblank, so all we need to do here is to enable the IPS bit. */
3266 assert_plane_enabled(dev_priv, crtc->plane);
3267 I915_WRITE(IPS_CTL, IPS_ENABLE);
3268}
3269
3270static void hsw_disable_ips(struct intel_crtc *crtc)
3271{
3272 struct drm_device *dev = crtc->base.dev;
3273 struct drm_i915_private *dev_priv = dev->dev_private;
3274
3275 if (!crtc->config.ips_enabled)
3276 return;
3277
3278 assert_plane_enabled(dev_priv, crtc->plane);
3279 I915_WRITE(IPS_CTL, 0);
3280
3281 /* We need to wait for a vblank before we can disable the plane. */
3282 intel_wait_for_vblank(dev, crtc->pipe);
3283}
3284
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003285static void haswell_crtc_enable(struct drm_crtc *crtc)
3286{
3287 struct drm_device *dev = crtc->dev;
3288 struct drm_i915_private *dev_priv = dev->dev_private;
3289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3290 struct intel_encoder *encoder;
3291 int pipe = intel_crtc->pipe;
3292 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003293
3294 WARN_ON(!crtc->enabled);
3295
3296 if (intel_crtc->active)
3297 return;
3298
3299 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003300
3301 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3302 if (intel_crtc->config.has_pch_encoder)
3303 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3304
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003305 intel_update_watermarks(dev);
3306
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003307 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003308 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003309
3310 for_each_encoder_on_crtc(dev, crtc, encoder)
3311 if (encoder->pre_enable)
3312 encoder->pre_enable(encoder);
3313
Paulo Zanoni1f544382012-10-24 11:32:00 -02003314 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003315
Paulo Zanoni1f544382012-10-24 11:32:00 -02003316 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003317 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003318
3319 /*
3320 * On ILK+ LUT must be loaded before the pipe is running but with
3321 * clocks enabled
3322 */
3323 intel_crtc_load_lut(crtc);
3324
Paulo Zanoni1f544382012-10-24 11:32:00 -02003325 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003326 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003327
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003328 intel_enable_pipe(dev_priv, pipe,
3329 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003330 intel_enable_plane(dev_priv, plane, pipe);
3331
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003332 hsw_enable_ips(intel_crtc);
3333
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003334 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003335 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003336
3337 mutex_lock(&dev->struct_mutex);
3338 intel_update_fbc(dev);
3339 mutex_unlock(&dev->struct_mutex);
3340
3341 intel_crtc_update_cursor(crtc, true);
3342
3343 for_each_encoder_on_crtc(dev, crtc, encoder)
3344 encoder->enable(encoder);
3345
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003346 /*
3347 * There seems to be a race in PCH platform hw (at least on some
3348 * outputs) where an enabled pipe still completes any pageflip right
3349 * away (as if the pipe is off) instead of waiting for vblank. As soon
3350 * as the first vblank happend, everything works as expected. Hence just
3351 * wait for one vblank before returning to avoid strange things
3352 * happening.
3353 */
3354 intel_wait_for_vblank(dev, intel_crtc->pipe);
3355}
3356
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003357static void ironlake_pfit_disable(struct intel_crtc *crtc)
3358{
3359 struct drm_device *dev = crtc->base.dev;
3360 struct drm_i915_private *dev_priv = dev->dev_private;
3361 int pipe = crtc->pipe;
3362
3363 /* To avoid upsetting the power well on haswell only disable the pfit if
3364 * it's in use. The hw state code will make sure we get this right. */
3365 if (crtc->config.pch_pfit.size) {
3366 I915_WRITE(PF_CTL(pipe), 0);
3367 I915_WRITE(PF_WIN_POS(pipe), 0);
3368 I915_WRITE(PF_WIN_SZ(pipe), 0);
3369 }
3370}
3371
Jesse Barnes6be4a602010-09-10 10:26:01 -07003372static void ironlake_crtc_disable(struct drm_crtc *crtc)
3373{
3374 struct drm_device *dev = crtc->dev;
3375 struct drm_i915_private *dev_priv = dev->dev_private;
3376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003377 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003378 int pipe = intel_crtc->pipe;
3379 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003381
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003382
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003383 if (!intel_crtc->active)
3384 return;
3385
Daniel Vetterea9d7582012-07-10 10:42:52 +02003386 for_each_encoder_on_crtc(dev, crtc, encoder)
3387 encoder->disable(encoder);
3388
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003389 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003390 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003391 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003392
Jesse Barnesb24e7172011-01-04 15:09:30 -08003393 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003394
Chris Wilson973d04f2011-07-08 12:22:37 +01003395 if (dev_priv->cfb_plane == plane)
3396 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003397
Paulo Zanoni86642812013-04-12 17:57:57 -03003398 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003399 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003400
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003401 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003402
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003403 for_each_encoder_on_crtc(dev, crtc, encoder)
3404 if (encoder->post_disable)
3405 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003406
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003408
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003409 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003410 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003411
3412 if (HAS_PCH_CPT(dev)) {
3413 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 reg = TRANS_DP_CTL(pipe);
3415 temp = I915_READ(reg);
3416 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003417 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003419
3420 /* disable DPLL_SEL */
3421 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003422 switch (pipe) {
3423 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003424 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003425 break;
3426 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003427 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003428 break;
3429 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003430 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003431 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003432 break;
3433 default:
3434 BUG(); /* wtf */
3435 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003436 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437 }
3438
3439 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003440 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003441
Daniel Vetter88cefb62012-08-12 19:27:14 +02003442 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003443
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003444 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003445 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003446
3447 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003448 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003449 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003450}
3451
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003452static void haswell_crtc_disable(struct drm_crtc *crtc)
3453{
3454 struct drm_device *dev = crtc->dev;
3455 struct drm_i915_private *dev_priv = dev->dev_private;
3456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3457 struct intel_encoder *encoder;
3458 int pipe = intel_crtc->pipe;
3459 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003460 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003461
3462 if (!intel_crtc->active)
3463 return;
3464
3465 for_each_encoder_on_crtc(dev, crtc, encoder)
3466 encoder->disable(encoder);
3467
3468 intel_crtc_wait_for_pending_flips(crtc);
3469 drm_vblank_off(dev, pipe);
3470 intel_crtc_update_cursor(crtc, false);
3471
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003472 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003473 if (dev_priv->cfb_plane == plane)
3474 intel_disable_fbc(dev);
3475
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003476 hsw_disable_ips(intel_crtc);
3477
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003478 intel_disable_plane(dev_priv, plane, pipe);
3479
Paulo Zanoni86642812013-04-12 17:57:57 -03003480 if (intel_crtc->config.has_pch_encoder)
3481 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003482 intel_disable_pipe(dev_priv, pipe);
3483
Paulo Zanoniad80a812012-10-24 16:06:19 -02003484 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003486 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003487
Paulo Zanoni1f544382012-10-24 11:32:00 -02003488 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003489
3490 for_each_encoder_on_crtc(dev, crtc, encoder)
3491 if (encoder->post_disable)
3492 encoder->post_disable(encoder);
3493
Daniel Vetter88adfff2013-03-28 10:42:01 +01003494 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003495 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003496 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003497 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003498 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003499
3500 intel_crtc->active = false;
3501 intel_update_watermarks(dev);
3502
3503 mutex_lock(&dev->struct_mutex);
3504 intel_update_fbc(dev);
3505 mutex_unlock(&dev->struct_mutex);
3506}
3507
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003508static void ironlake_crtc_off(struct drm_crtc *crtc)
3509{
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3511 intel_put_pch_pll(intel_crtc);
3512}
3513
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003514static void haswell_crtc_off(struct drm_crtc *crtc)
3515{
3516 intel_ddi_put_crtc_pll(crtc);
3517}
3518
Daniel Vetter02e792f2009-09-15 22:57:34 +02003519static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3520{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003521 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003522 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003523 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003524
Chris Wilson23f09ce2010-08-12 13:53:37 +01003525 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003526 dev_priv->mm.interruptible = false;
3527 (void) intel_overlay_switch_off(intel_crtc->overlay);
3528 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003529 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003530 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003531
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003532 /* Let userspace switch the overlay on again. In most cases userspace
3533 * has to recompute where to put it anyway.
3534 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003535}
3536
Egbert Eich61bc95c2013-03-04 09:24:38 -05003537/**
3538 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3539 * cursor plane briefly if not already running after enabling the display
3540 * plane.
3541 * This workaround avoids occasional blank screens when self refresh is
3542 * enabled.
3543 */
3544static void
3545g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3546{
3547 u32 cntl = I915_READ(CURCNTR(pipe));
3548
3549 if ((cntl & CURSOR_MODE) == 0) {
3550 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3551
3552 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3553 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3554 intel_wait_for_vblank(dev_priv->dev, pipe);
3555 I915_WRITE(CURCNTR(pipe), cntl);
3556 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3557 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3558 }
3559}
3560
Jesse Barnes2dd24552013-04-25 12:55:01 -07003561static void i9xx_pfit_enable(struct intel_crtc *crtc)
3562{
3563 struct drm_device *dev = crtc->base.dev;
3564 struct drm_i915_private *dev_priv = dev->dev_private;
3565 struct intel_crtc_config *pipe_config = &crtc->config;
3566
Daniel Vetter328d8e82013-05-08 10:36:31 +02003567 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003568 return;
3569
Daniel Vetterc0b03412013-05-28 12:05:54 +02003570 /*
3571 * The panel fitter should only be adjusted whilst the pipe is disabled,
3572 * according to register description and PRM.
3573 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003574 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3575 assert_pipe_disabled(dev_priv, crtc->pipe);
3576
Jesse Barnesb074cec2013-04-25 12:55:02 -07003577 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3578 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003579
3580 /* Border color in case we don't scale up to the full screen. Black by
3581 * default, change to something else for debugging. */
3582 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003583}
3584
Jesse Barnes89b667f2013-04-18 14:51:36 -07003585static void valleyview_crtc_enable(struct drm_crtc *crtc)
3586{
3587 struct drm_device *dev = crtc->dev;
3588 struct drm_i915_private *dev_priv = dev->dev_private;
3589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3590 struct intel_encoder *encoder;
3591 int pipe = intel_crtc->pipe;
3592 int plane = intel_crtc->plane;
3593
3594 WARN_ON(!crtc->enabled);
3595
3596 if (intel_crtc->active)
3597 return;
3598
3599 intel_crtc->active = true;
3600 intel_update_watermarks(dev);
3601
3602 mutex_lock(&dev_priv->dpio_lock);
3603
3604 for_each_encoder_on_crtc(dev, crtc, encoder)
3605 if (encoder->pre_pll_enable)
3606 encoder->pre_pll_enable(encoder);
3607
3608 intel_enable_pll(dev_priv, pipe);
3609
3610 for_each_encoder_on_crtc(dev, crtc, encoder)
3611 if (encoder->pre_enable)
3612 encoder->pre_enable(encoder);
3613
3614 /* VLV wants encoder enabling _before_ the pipe is up. */
3615 for_each_encoder_on_crtc(dev, crtc, encoder)
3616 encoder->enable(encoder);
3617
Jesse Barnes2dd24552013-04-25 12:55:01 -07003618 /* Enable panel fitting for eDP */
3619 i9xx_pfit_enable(intel_crtc);
3620
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003621 intel_crtc_load_lut(crtc);
3622
Jesse Barnes89b667f2013-04-18 14:51:36 -07003623 intel_enable_pipe(dev_priv, pipe, false);
3624 intel_enable_plane(dev_priv, plane, pipe);
3625
Jesse Barnes89b667f2013-04-18 14:51:36 -07003626 intel_update_fbc(dev);
3627
3628 /* Give the overlay scaler a chance to enable if it's on this pipe */
3629 intel_crtc_dpms_overlay(intel_crtc, true);
3630 intel_crtc_update_cursor(crtc, true);
3631
3632 mutex_unlock(&dev_priv->dpio_lock);
3633}
3634
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003635static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003636{
3637 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003638 struct drm_i915_private *dev_priv = dev->dev_private;
3639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003640 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003641 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003642 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003643
Daniel Vetter08a48462012-07-02 11:43:47 +02003644 WARN_ON(!crtc->enabled);
3645
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003646 if (intel_crtc->active)
3647 return;
3648
3649 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003650 intel_update_watermarks(dev);
3651
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003652 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003653
3654 for_each_encoder_on_crtc(dev, crtc, encoder)
3655 if (encoder->pre_enable)
3656 encoder->pre_enable(encoder);
3657
Jesse Barnes2dd24552013-04-25 12:55:01 -07003658 /* Enable panel fitting for LVDS */
3659 i9xx_pfit_enable(intel_crtc);
3660
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003661 intel_crtc_load_lut(crtc);
3662
Jesse Barnes040484a2011-01-03 12:14:26 -08003663 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003664 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003665 if (IS_G4X(dev))
3666 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003667
Chris Wilsonbed4a672010-09-11 10:47:47 +01003668 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003669
3670 /* Give the overlay scaler a chance to enable if it's on this pipe */
3671 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003672 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003673
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003674 for_each_encoder_on_crtc(dev, crtc, encoder)
3675 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003676}
3677
Daniel Vetter87476d62013-04-11 16:29:06 +02003678static void i9xx_pfit_disable(struct intel_crtc *crtc)
3679{
3680 struct drm_device *dev = crtc->base.dev;
3681 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003682
3683 if (!crtc->config.gmch_pfit.control)
3684 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003685
3686 assert_pipe_disabled(dev_priv, crtc->pipe);
3687
Daniel Vetter328d8e82013-05-08 10:36:31 +02003688 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3689 I915_READ(PFIT_CONTROL));
3690 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003691}
3692
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003693static void i9xx_crtc_disable(struct drm_crtc *crtc)
3694{
3695 struct drm_device *dev = crtc->dev;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
3697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003698 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003699 int pipe = intel_crtc->pipe;
3700 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003701
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003702 if (!intel_crtc->active)
3703 return;
3704
Daniel Vetterea9d7582012-07-10 10:42:52 +02003705 for_each_encoder_on_crtc(dev, crtc, encoder)
3706 encoder->disable(encoder);
3707
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003708 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003709 intel_crtc_wait_for_pending_flips(crtc);
3710 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003711 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003712 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003713
Chris Wilson973d04f2011-07-08 12:22:37 +01003714 if (dev_priv->cfb_plane == plane)
3715 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003716
Jesse Barnesb24e7172011-01-04 15:09:30 -08003717 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003718 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003719
Daniel Vetter87476d62013-04-11 16:29:06 +02003720 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003721
Jesse Barnes89b667f2013-04-18 14:51:36 -07003722 for_each_encoder_on_crtc(dev, crtc, encoder)
3723 if (encoder->post_disable)
3724 encoder->post_disable(encoder);
3725
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003726 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003727
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003728 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003729 intel_update_fbc(dev);
3730 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003731}
3732
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003733static void i9xx_crtc_off(struct drm_crtc *crtc)
3734{
3735}
3736
Daniel Vetter976f8a22012-07-08 22:34:21 +02003737static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3738 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003739{
3740 struct drm_device *dev = crtc->dev;
3741 struct drm_i915_master_private *master_priv;
3742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003744
3745 if (!dev->primary->master)
3746 return;
3747
3748 master_priv = dev->primary->master->driver_priv;
3749 if (!master_priv->sarea_priv)
3750 return;
3751
Jesse Barnes79e53942008-11-07 14:24:08 -08003752 switch (pipe) {
3753 case 0:
3754 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3755 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3756 break;
3757 case 1:
3758 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3759 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3760 break;
3761 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003762 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003763 break;
3764 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003765}
3766
Daniel Vetter976f8a22012-07-08 22:34:21 +02003767/**
3768 * Sets the power management mode of the pipe and plane.
3769 */
3770void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003771{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003772 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003773 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003774 struct intel_encoder *intel_encoder;
3775 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003776
Daniel Vetter976f8a22012-07-08 22:34:21 +02003777 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3778 enable |= intel_encoder->connectors_active;
3779
3780 if (enable)
3781 dev_priv->display.crtc_enable(crtc);
3782 else
3783 dev_priv->display.crtc_disable(crtc);
3784
3785 intel_crtc_update_sarea(crtc, enable);
3786}
3787
Daniel Vetter976f8a22012-07-08 22:34:21 +02003788static void intel_crtc_disable(struct drm_crtc *crtc)
3789{
3790 struct drm_device *dev = crtc->dev;
3791 struct drm_connector *connector;
3792 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003794
3795 /* crtc should still be enabled when we disable it. */
3796 WARN_ON(!crtc->enabled);
3797
3798 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003799 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003800 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003801 dev_priv->display.off(crtc);
3802
Chris Wilson931872f2012-01-16 23:01:13 +00003803 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3804 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003805
3806 if (crtc->fb) {
3807 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003808 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003809 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003810 crtc->fb = NULL;
3811 }
3812
3813 /* Update computed state. */
3814 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3815 if (!connector->encoder || !connector->encoder->crtc)
3816 continue;
3817
3818 if (connector->encoder->crtc != crtc)
3819 continue;
3820
3821 connector->dpms = DRM_MODE_DPMS_OFF;
3822 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003823 }
3824}
3825
Daniel Vettera261b242012-07-26 19:21:47 +02003826void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003827{
Daniel Vettera261b242012-07-26 19:21:47 +02003828 struct drm_crtc *crtc;
3829
3830 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3831 if (crtc->enabled)
3832 intel_crtc_disable(crtc);
3833 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003834}
3835
Chris Wilsonea5b2132010-08-04 13:50:23 +01003836void intel_encoder_destroy(struct drm_encoder *encoder)
3837{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003838 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003839
Chris Wilsonea5b2132010-08-04 13:50:23 +01003840 drm_encoder_cleanup(encoder);
3841 kfree(intel_encoder);
3842}
3843
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003844/* Simple dpms helper for encodres with just one connector, no cloning and only
3845 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3846 * state of the entire output pipe. */
3847void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3848{
3849 if (mode == DRM_MODE_DPMS_ON) {
3850 encoder->connectors_active = true;
3851
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003852 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003853 } else {
3854 encoder->connectors_active = false;
3855
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003856 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003857 }
3858}
3859
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003860/* Cross check the actual hw state with our own modeset state tracking (and it's
3861 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003862static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003863{
3864 if (connector->get_hw_state(connector)) {
3865 struct intel_encoder *encoder = connector->encoder;
3866 struct drm_crtc *crtc;
3867 bool encoder_enabled;
3868 enum pipe pipe;
3869
3870 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3871 connector->base.base.id,
3872 drm_get_connector_name(&connector->base));
3873
3874 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3875 "wrong connector dpms state\n");
3876 WARN(connector->base.encoder != &encoder->base,
3877 "active connector not linked to encoder\n");
3878 WARN(!encoder->connectors_active,
3879 "encoder->connectors_active not set\n");
3880
3881 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3882 WARN(!encoder_enabled, "encoder not enabled\n");
3883 if (WARN_ON(!encoder->base.crtc))
3884 return;
3885
3886 crtc = encoder->base.crtc;
3887
3888 WARN(!crtc->enabled, "crtc not enabled\n");
3889 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3890 WARN(pipe != to_intel_crtc(crtc)->pipe,
3891 "encoder active on the wrong pipe\n");
3892 }
3893}
3894
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003895/* Even simpler default implementation, if there's really no special case to
3896 * consider. */
3897void intel_connector_dpms(struct drm_connector *connector, int mode)
3898{
3899 struct intel_encoder *encoder = intel_attached_encoder(connector);
3900
3901 /* All the simple cases only support two dpms states. */
3902 if (mode != DRM_MODE_DPMS_ON)
3903 mode = DRM_MODE_DPMS_OFF;
3904
3905 if (mode == connector->dpms)
3906 return;
3907
3908 connector->dpms = mode;
3909
3910 /* Only need to change hw state when actually enabled */
3911 if (encoder->base.crtc)
3912 intel_encoder_dpms(encoder, mode);
3913 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003914 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003915
Daniel Vetterb9805142012-08-31 17:37:33 +02003916 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003917}
3918
Daniel Vetterf0947c32012-07-02 13:10:34 +02003919/* Simple connector->get_hw_state implementation for encoders that support only
3920 * one connector and no cloning and hence the encoder state determines the state
3921 * of the connector. */
3922bool intel_connector_get_hw_state(struct intel_connector *connector)
3923{
Daniel Vetter24929352012-07-02 20:28:59 +02003924 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003925 struct intel_encoder *encoder = connector->encoder;
3926
3927 return encoder->get_hw_state(encoder, &pipe);
3928}
3929
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003930static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3931 struct intel_crtc_config *pipe_config)
3932{
3933 struct drm_i915_private *dev_priv = dev->dev_private;
3934 struct intel_crtc *pipe_B_crtc =
3935 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3936
3937 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3938 pipe_name(pipe), pipe_config->fdi_lanes);
3939 if (pipe_config->fdi_lanes > 4) {
3940 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3941 pipe_name(pipe), pipe_config->fdi_lanes);
3942 return false;
3943 }
3944
3945 if (IS_HASWELL(dev)) {
3946 if (pipe_config->fdi_lanes > 2) {
3947 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3948 pipe_config->fdi_lanes);
3949 return false;
3950 } else {
3951 return true;
3952 }
3953 }
3954
3955 if (INTEL_INFO(dev)->num_pipes == 2)
3956 return true;
3957
3958 /* Ivybridge 3 pipe is really complicated */
3959 switch (pipe) {
3960 case PIPE_A:
3961 return true;
3962 case PIPE_B:
3963 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3964 pipe_config->fdi_lanes > 2) {
3965 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3966 pipe_name(pipe), pipe_config->fdi_lanes);
3967 return false;
3968 }
3969 return true;
3970 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003971 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003972 pipe_B_crtc->config.fdi_lanes <= 2) {
3973 if (pipe_config->fdi_lanes > 2) {
3974 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3975 pipe_name(pipe), pipe_config->fdi_lanes);
3976 return false;
3977 }
3978 } else {
3979 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
3980 return false;
3981 }
3982 return true;
3983 default:
3984 BUG();
3985 }
3986}
3987
Daniel Vettere29c22c2013-02-21 00:00:16 +01003988#define RETRY 1
3989static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
3990 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02003991{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003992 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003993 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02003994 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01003995 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003996
Daniel Vettere29c22c2013-02-21 00:00:16 +01003997retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02003998 /* FDI is a binary signal running at ~2.7GHz, encoding
3999 * each output octet as 10 bits. The actual frequency
4000 * is stored as a divider into a 100MHz clock, and the
4001 * mode pixel clock is stored in units of 1KHz.
4002 * Hence the bw of each lane in terms of the mode signal
4003 * is:
4004 */
4005 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4006
Daniel Vetterff9a6752013-06-01 17:16:21 +02004007 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004008 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004009
4010 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004011 pipe_config->pipe_bpp);
4012
4013 pipe_config->fdi_lanes = lane;
4014
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004015 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004016 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004017
Daniel Vettere29c22c2013-02-21 00:00:16 +01004018 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4019 intel_crtc->pipe, pipe_config);
4020 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4021 pipe_config->pipe_bpp -= 2*3;
4022 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4023 pipe_config->pipe_bpp);
4024 needs_recompute = true;
4025 pipe_config->bw_constrained = true;
4026
4027 goto retry;
4028 }
4029
4030 if (needs_recompute)
4031 return RETRY;
4032
4033 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004034}
4035
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004036static void hsw_compute_ips_config(struct intel_crtc *crtc,
4037 struct intel_crtc_config *pipe_config)
4038{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004039 pipe_config->ips_enabled = i915_enable_ips &&
4040 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004041 pipe_config->pipe_bpp == 24;
4042}
4043
Daniel Vettere29c22c2013-02-21 00:00:16 +01004044static int intel_crtc_compute_config(struct drm_crtc *crtc,
4045 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004046{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004047 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004048 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson89749352010-09-12 18:25:19 +01004050
Eric Anholtbad720f2009-10-22 16:11:14 -07004051 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004052 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004053 if (pipe_config->requested_mode.clock * 3
4054 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004055 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004056 }
Chris Wilson89749352010-09-12 18:25:19 +01004057
Daniel Vetterf9bef082012-04-15 19:53:19 +02004058 /* All interlaced capable intel hw wants timings in frames. Note though
4059 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4060 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004061 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004062 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004063
Damien Lespiau8693a822013-05-03 18:48:11 +01004064 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4065 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004066 */
4067 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4068 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004069 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004070
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004071 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004072 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004073 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004074 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4075 * for lvds. */
4076 pipe_config->pipe_bpp = 8*3;
4077 }
4078
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004079 if (IS_HASWELL(dev))
4080 hsw_compute_ips_config(intel_crtc, pipe_config);
4081
Daniel Vetter877d48d2013-04-19 11:24:43 +02004082 if (pipe_config->has_pch_encoder)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004083 return ironlake_fdi_compute_config(intel_crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004084
Daniel Vettere29c22c2013-02-21 00:00:16 +01004085 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004086}
4087
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004088static int valleyview_get_display_clock_speed(struct drm_device *dev)
4089{
4090 return 400000; /* FIXME */
4091}
4092
Jesse Barnese70236a2009-09-21 10:42:27 -07004093static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004094{
Jesse Barnese70236a2009-09-21 10:42:27 -07004095 return 400000;
4096}
Jesse Barnes79e53942008-11-07 14:24:08 -08004097
Jesse Barnese70236a2009-09-21 10:42:27 -07004098static int i915_get_display_clock_speed(struct drm_device *dev)
4099{
4100 return 333000;
4101}
Jesse Barnes79e53942008-11-07 14:24:08 -08004102
Jesse Barnese70236a2009-09-21 10:42:27 -07004103static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4104{
4105 return 200000;
4106}
Jesse Barnes79e53942008-11-07 14:24:08 -08004107
Jesse Barnese70236a2009-09-21 10:42:27 -07004108static int i915gm_get_display_clock_speed(struct drm_device *dev)
4109{
4110 u16 gcfgc = 0;
4111
4112 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4113
4114 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004115 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004116 else {
4117 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4118 case GC_DISPLAY_CLOCK_333_MHZ:
4119 return 333000;
4120 default:
4121 case GC_DISPLAY_CLOCK_190_200_MHZ:
4122 return 190000;
4123 }
4124 }
4125}
Jesse Barnes79e53942008-11-07 14:24:08 -08004126
Jesse Barnese70236a2009-09-21 10:42:27 -07004127static int i865_get_display_clock_speed(struct drm_device *dev)
4128{
4129 return 266000;
4130}
4131
4132static int i855_get_display_clock_speed(struct drm_device *dev)
4133{
4134 u16 hpllcc = 0;
4135 /* Assume that the hardware is in the high speed state. This
4136 * should be the default.
4137 */
4138 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4139 case GC_CLOCK_133_200:
4140 case GC_CLOCK_100_200:
4141 return 200000;
4142 case GC_CLOCK_166_250:
4143 return 250000;
4144 case GC_CLOCK_100_133:
4145 return 133000;
4146 }
4147
4148 /* Shouldn't happen */
4149 return 0;
4150}
4151
4152static int i830_get_display_clock_speed(struct drm_device *dev)
4153{
4154 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004155}
4156
Zhenyu Wang2c072452009-06-05 15:38:42 +08004157static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004158intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004159{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004160 while (*num > DATA_LINK_M_N_MASK ||
4161 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004162 *num >>= 1;
4163 *den >>= 1;
4164 }
4165}
4166
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004167static void compute_m_n(unsigned int m, unsigned int n,
4168 uint32_t *ret_m, uint32_t *ret_n)
4169{
4170 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4171 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4172 intel_reduce_m_n_ratio(ret_m, ret_n);
4173}
4174
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004175void
4176intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4177 int pixel_clock, int link_clock,
4178 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004179{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004180 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004181
4182 compute_m_n(bits_per_pixel * pixel_clock,
4183 link_clock * nlanes * 8,
4184 &m_n->gmch_m, &m_n->gmch_n);
4185
4186 compute_m_n(pixel_clock, link_clock,
4187 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004188}
4189
Chris Wilsona7615032011-01-12 17:04:08 +00004190static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4191{
Keith Packard72bbe582011-09-26 16:09:45 -07004192 if (i915_panel_use_ssc >= 0)
4193 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004194 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004195 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004196}
4197
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004198static int vlv_get_refclk(struct drm_crtc *crtc)
4199{
4200 struct drm_device *dev = crtc->dev;
4201 struct drm_i915_private *dev_priv = dev->dev_private;
4202 int refclk = 27000; /* for DP & HDMI */
4203
4204 return 100000; /* only one validated so far */
4205
4206 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4207 refclk = 96000;
4208 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4209 if (intel_panel_use_ssc(dev_priv))
4210 refclk = 100000;
4211 else
4212 refclk = 96000;
4213 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4214 refclk = 100000;
4215 }
4216
4217 return refclk;
4218}
4219
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004220static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4221{
4222 struct drm_device *dev = crtc->dev;
4223 struct drm_i915_private *dev_priv = dev->dev_private;
4224 int refclk;
4225
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004226 if (IS_VALLEYVIEW(dev)) {
4227 refclk = vlv_get_refclk(crtc);
4228 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004229 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004230 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004231 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4232 refclk / 1000);
4233 } else if (!IS_GEN2(dev)) {
4234 refclk = 96000;
4235 } else {
4236 refclk = 48000;
4237 }
4238
4239 return refclk;
4240}
4241
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004242static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4243{
4244 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4245}
4246
4247static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4248{
4249 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4250}
4251
Daniel Vetterf47709a2013-03-28 10:42:02 +01004252static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004253 intel_clock_t *reduced_clock)
4254{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004255 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004256 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004257 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004258 u32 fp, fp2 = 0;
4259
4260 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004261 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004262 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004263 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004264 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004265 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004266 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004267 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004268 }
4269
4270 I915_WRITE(FP0(pipe), fp);
4271
Daniel Vetterf47709a2013-03-28 10:42:02 +01004272 crtc->lowfreq_avail = false;
4273 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004274 reduced_clock && i915_powersave) {
4275 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004276 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004277 } else {
4278 I915_WRITE(FP1(pipe), fp);
4279 }
4280}
4281
Jesse Barnes89b667f2013-04-18 14:51:36 -07004282static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4283{
4284 u32 reg_val;
4285
4286 /*
4287 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4288 * and set it to a reasonable value instead.
4289 */
Jani Nikulaae992582013-05-22 15:36:19 +03004290 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004291 reg_val &= 0xffffff00;
4292 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004293 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004294
Jani Nikulaae992582013-05-22 15:36:19 +03004295 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004296 reg_val &= 0x8cffffff;
4297 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004298 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004299
Jani Nikulaae992582013-05-22 15:36:19 +03004300 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004301 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004302 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004303
Jani Nikulaae992582013-05-22 15:36:19 +03004304 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004305 reg_val &= 0x00ffffff;
4306 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004307 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004308}
4309
Daniel Vetterb5518422013-05-03 11:49:48 +02004310static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4311 struct intel_link_m_n *m_n)
4312{
4313 struct drm_device *dev = crtc->base.dev;
4314 struct drm_i915_private *dev_priv = dev->dev_private;
4315 int pipe = crtc->pipe;
4316
Daniel Vettere3b95f12013-05-03 11:49:49 +02004317 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4318 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4319 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4320 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004321}
4322
4323static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4324 struct intel_link_m_n *m_n)
4325{
4326 struct drm_device *dev = crtc->base.dev;
4327 struct drm_i915_private *dev_priv = dev->dev_private;
4328 int pipe = crtc->pipe;
4329 enum transcoder transcoder = crtc->config.cpu_transcoder;
4330
4331 if (INTEL_INFO(dev)->gen >= 5) {
4332 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4333 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4334 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4335 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4336 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004337 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4338 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4339 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4340 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004341 }
4342}
4343
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004344static void intel_dp_set_m_n(struct intel_crtc *crtc)
4345{
4346 if (crtc->config.has_pch_encoder)
4347 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4348 else
4349 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4350}
4351
Daniel Vetterf47709a2013-03-28 10:42:02 +01004352static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004353{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004354 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004355 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004356 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004357 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004358 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004359 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004360 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004361 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004362
Daniel Vetter09153002012-12-12 14:06:44 +01004363 mutex_lock(&dev_priv->dpio_lock);
4364
Jesse Barnes89b667f2013-04-18 14:51:36 -07004365 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004366
Daniel Vetterf47709a2013-03-28 10:42:02 +01004367 bestn = crtc->config.dpll.n;
4368 bestm1 = crtc->config.dpll.m1;
4369 bestm2 = crtc->config.dpll.m2;
4370 bestp1 = crtc->config.dpll.p1;
4371 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004372
Jesse Barnes89b667f2013-04-18 14:51:36 -07004373 /* See eDP HDMI DPIO driver vbios notes doc */
4374
4375 /* PLL B needs special handling */
4376 if (pipe)
4377 vlv_pllb_recal_opamp(dev_priv);
4378
4379 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004380 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004381
4382 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004383 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004384 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004385 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004386
4387 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004388 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004389
4390 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004391 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4392 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4393 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004394 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004395
4396 /*
4397 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4398 * but we don't support that).
4399 * Note: don't use the DAC post divider as it seems unstable.
4400 */
4401 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004402 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004403
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004404 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004405 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004406
Jesse Barnes89b667f2013-04-18 14:51:36 -07004407 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004408 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004409 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004410 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004411 0x005f0021);
4412 else
Jani Nikulaae992582013-05-22 15:36:19 +03004413 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004414 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004415
Jesse Barnes89b667f2013-04-18 14:51:36 -07004416 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4417 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4418 /* Use SSC source */
4419 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004420 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004421 0x0df40000);
4422 else
Jani Nikulaae992582013-05-22 15:36:19 +03004423 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004424 0x0df70000);
4425 } else { /* HDMI or VGA */
4426 /* Use bend source */
4427 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004428 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004429 0x0df70000);
4430 else
Jani Nikulaae992582013-05-22 15:36:19 +03004431 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004432 0x0df40000);
4433 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004434
Jani Nikulaae992582013-05-22 15:36:19 +03004435 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004436 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4437 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4438 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4439 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004440 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004441
Jani Nikulaae992582013-05-22 15:36:19 +03004442 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004443
4444 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4445 if (encoder->pre_pll_enable)
4446 encoder->pre_pll_enable(encoder);
4447
4448 /* Enable DPIO clock input */
4449 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4450 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4451 if (pipe)
4452 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004453
4454 dpll |= DPLL_VCO_ENABLE;
4455 I915_WRITE(DPLL(pipe), dpll);
4456 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004457 udelay(150);
4458
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004459 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4460 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4461
Daniel Vetteref1b4602013-06-01 17:17:04 +02004462 dpll_md = (crtc->config.pixel_multiplier - 1)
4463 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004464 I915_WRITE(DPLL_MD(pipe), dpll_md);
4465 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004466
Jesse Barnes89b667f2013-04-18 14:51:36 -07004467 if (crtc->config.has_dp_encoder)
4468 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004469
4470 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004471}
4472
Daniel Vetterf47709a2013-03-28 10:42:02 +01004473static void i9xx_update_pll(struct intel_crtc *crtc,
4474 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004475 int num_connectors)
4476{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004477 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004478 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004479 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004480 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004481 u32 dpll;
4482 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004483 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004484
Daniel Vetterf47709a2013-03-28 10:42:02 +01004485 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304486
Daniel Vetterf47709a2013-03-28 10:42:02 +01004487 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4488 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004489
4490 dpll = DPLL_VGA_MODE_DIS;
4491
Daniel Vetterf47709a2013-03-28 10:42:02 +01004492 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004493 dpll |= DPLLB_MODE_LVDS;
4494 else
4495 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004496
Daniel Vetteref1b4602013-06-01 17:17:04 +02004497 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004498 dpll |= (crtc->config.pixel_multiplier - 1)
4499 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004500 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004501
4502 if (is_sdvo)
4503 dpll |= DPLL_DVO_HIGH_SPEED;
4504
Daniel Vetterf47709a2013-03-28 10:42:02 +01004505 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004506 dpll |= DPLL_DVO_HIGH_SPEED;
4507
4508 /* compute bitmask from p1 value */
4509 if (IS_PINEVIEW(dev))
4510 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4511 else {
4512 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4513 if (IS_G4X(dev) && reduced_clock)
4514 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4515 }
4516 switch (clock->p2) {
4517 case 5:
4518 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4519 break;
4520 case 7:
4521 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4522 break;
4523 case 10:
4524 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4525 break;
4526 case 14:
4527 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4528 break;
4529 }
4530 if (INTEL_INFO(dev)->gen >= 4)
4531 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4532
Daniel Vetter09ede542013-04-30 14:01:45 +02004533 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004534 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004535 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004536 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4537 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4538 else
4539 dpll |= PLL_REF_INPUT_DREFCLK;
4540
4541 dpll |= DPLL_VCO_ENABLE;
4542 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4543 POSTING_READ(DPLL(pipe));
4544 udelay(150);
4545
Daniel Vetterf47709a2013-03-28 10:42:02 +01004546 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004547 if (encoder->pre_pll_enable)
4548 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004549
Daniel Vetterf47709a2013-03-28 10:42:02 +01004550 if (crtc->config.has_dp_encoder)
4551 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004552
4553 I915_WRITE(DPLL(pipe), dpll);
4554
4555 /* Wait for the clocks to stabilize. */
4556 POSTING_READ(DPLL(pipe));
4557 udelay(150);
4558
4559 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004560 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4561 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004562 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004563 } else {
4564 /* The pixel multiplier can only be updated once the
4565 * DPLL is enabled and the clocks are stable.
4566 *
4567 * So write it again.
4568 */
4569 I915_WRITE(DPLL(pipe), dpll);
4570 }
4571}
4572
Daniel Vetterf47709a2013-03-28 10:42:02 +01004573static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004574 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004575 int num_connectors)
4576{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004577 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004578 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004579 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004580 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004581 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004582 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004583
Daniel Vetterf47709a2013-03-28 10:42:02 +01004584 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304585
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004586 dpll = DPLL_VGA_MODE_DIS;
4587
Daniel Vetterf47709a2013-03-28 10:42:02 +01004588 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4590 } else {
4591 if (clock->p1 == 2)
4592 dpll |= PLL_P1_DIVIDE_BY_TWO;
4593 else
4594 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4595 if (clock->p2 == 4)
4596 dpll |= PLL_P2_DIVIDE_BY_4;
4597 }
4598
Daniel Vetterf47709a2013-03-28 10:42:02 +01004599 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004600 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4601 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4602 else
4603 dpll |= PLL_REF_INPUT_DREFCLK;
4604
4605 dpll |= DPLL_VCO_ENABLE;
4606 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4607 POSTING_READ(DPLL(pipe));
4608 udelay(150);
4609
Daniel Vetterf47709a2013-03-28 10:42:02 +01004610 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004611 if (encoder->pre_pll_enable)
4612 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004613
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004614 I915_WRITE(DPLL(pipe), dpll);
4615
4616 /* Wait for the clocks to stabilize. */
4617 POSTING_READ(DPLL(pipe));
4618 udelay(150);
4619
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004620 /* The pixel multiplier can only be updated once the
4621 * DPLL is enabled and the clocks are stable.
4622 *
4623 * So write it again.
4624 */
4625 I915_WRITE(DPLL(pipe), dpll);
4626}
4627
Daniel Vetter8a654f32013-06-01 17:16:22 +02004628static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004629{
4630 struct drm_device *dev = intel_crtc->base.dev;
4631 struct drm_i915_private *dev_priv = dev->dev_private;
4632 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004633 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004634 struct drm_display_mode *adjusted_mode =
4635 &intel_crtc->config.adjusted_mode;
4636 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004637 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4638
4639 /* We need to be careful not to changed the adjusted mode, for otherwise
4640 * the hw state checker will get angry at the mismatch. */
4641 crtc_vtotal = adjusted_mode->crtc_vtotal;
4642 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004643
4644 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4645 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004646 crtc_vtotal -= 1;
4647 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004648 vsyncshift = adjusted_mode->crtc_hsync_start
4649 - adjusted_mode->crtc_htotal / 2;
4650 } else {
4651 vsyncshift = 0;
4652 }
4653
4654 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004655 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004656
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004657 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004658 (adjusted_mode->crtc_hdisplay - 1) |
4659 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004660 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004661 (adjusted_mode->crtc_hblank_start - 1) |
4662 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004663 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004664 (adjusted_mode->crtc_hsync_start - 1) |
4665 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4666
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004667 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004668 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004669 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004670 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004671 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004672 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004673 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004674 (adjusted_mode->crtc_vsync_start - 1) |
4675 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4676
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004677 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4678 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4679 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4680 * bits. */
4681 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4682 (pipe == PIPE_B || pipe == PIPE_C))
4683 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4684
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004685 /* pipesrc controls the size that is scaled from, which should
4686 * always be the user's requested size.
4687 */
4688 I915_WRITE(PIPESRC(pipe),
4689 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4690}
4691
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004692static void intel_get_pipe_timings(struct intel_crtc *crtc,
4693 struct intel_crtc_config *pipe_config)
4694{
4695 struct drm_device *dev = crtc->base.dev;
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4698 uint32_t tmp;
4699
4700 tmp = I915_READ(HTOTAL(cpu_transcoder));
4701 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4702 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4703 tmp = I915_READ(HBLANK(cpu_transcoder));
4704 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4705 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4706 tmp = I915_READ(HSYNC(cpu_transcoder));
4707 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4708 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4709
4710 tmp = I915_READ(VTOTAL(cpu_transcoder));
4711 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4712 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4713 tmp = I915_READ(VBLANK(cpu_transcoder));
4714 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4715 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4716 tmp = I915_READ(VSYNC(cpu_transcoder));
4717 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4718 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4719
4720 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4721 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4722 pipe_config->adjusted_mode.crtc_vtotal += 1;
4723 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4724 }
4725
4726 tmp = I915_READ(PIPESRC(crtc->pipe));
4727 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4728 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4729}
4730
Daniel Vetter84b046f2013-02-19 18:48:54 +01004731static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4732{
4733 struct drm_device *dev = intel_crtc->base.dev;
4734 struct drm_i915_private *dev_priv = dev->dev_private;
4735 uint32_t pipeconf;
4736
4737 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4738
4739 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4740 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4741 * core speed.
4742 *
4743 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4744 * pipe == 0 check?
4745 */
4746 if (intel_crtc->config.requested_mode.clock >
4747 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4748 pipeconf |= PIPECONF_DOUBLE_WIDE;
4749 else
4750 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4751 }
4752
Daniel Vetterff9ce462013-04-24 14:57:17 +02004753 /* only g4x and later have fancy bpc/dither controls */
4754 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4755 pipeconf &= ~(PIPECONF_BPC_MASK |
4756 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004757
Daniel Vetterff9ce462013-04-24 14:57:17 +02004758 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4759 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4760 pipeconf |= PIPECONF_DITHER_EN |
4761 PIPECONF_DITHER_TYPE_SP;
4762
4763 switch (intel_crtc->config.pipe_bpp) {
4764 case 18:
4765 pipeconf |= PIPECONF_6BPC;
4766 break;
4767 case 24:
4768 pipeconf |= PIPECONF_8BPC;
4769 break;
4770 case 30:
4771 pipeconf |= PIPECONF_10BPC;
4772 break;
4773 default:
4774 /* Case prevented by intel_choose_pipe_bpp_dither. */
4775 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004776 }
4777 }
4778
4779 if (HAS_PIPE_CXSR(dev)) {
4780 if (intel_crtc->lowfreq_avail) {
4781 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4782 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4783 } else {
4784 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4785 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4786 }
4787 }
4788
4789 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4790 if (!IS_GEN2(dev) &&
4791 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4792 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4793 else
4794 pipeconf |= PIPECONF_PROGRESSIVE;
4795
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004796 if (IS_VALLEYVIEW(dev)) {
4797 if (intel_crtc->config.limited_color_range)
4798 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4799 else
4800 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4801 }
4802
Daniel Vetter84b046f2013-02-19 18:48:54 +01004803 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4804 POSTING_READ(PIPECONF(intel_crtc->pipe));
4805}
4806
Eric Anholtf564048e2011-03-30 13:01:02 -07004807static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004808 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004809 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004810{
4811 struct drm_device *dev = crtc->dev;
4812 struct drm_i915_private *dev_priv = dev->dev_private;
4813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004814 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004815 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004816 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004817 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004818 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004819 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004820 bool ok, has_reduced_clock = false;
4821 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004822 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004823 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004824 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004825
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004826 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004827 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004828 case INTEL_OUTPUT_LVDS:
4829 is_lvds = true;
4830 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004831 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004832
Eric Anholtc751ce42010-03-25 11:48:48 -07004833 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004834 }
4835
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004836 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004837
Ma Lingd4906092009-03-18 20:13:27 +08004838 /*
4839 * Returns a set of divisors for the desired target clock with the given
4840 * refclk, or FALSE. The returned values represent the clock equation:
4841 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4842 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004843 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004844 ok = dev_priv->display.find_dpll(limit, crtc,
4845 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004846 refclk, NULL, &clock);
4847 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004848 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004849 return -EINVAL;
4850 }
4851
4852 /* Ensure that the cursor is valid for the new mode before changing... */
4853 intel_crtc_update_cursor(crtc, true);
4854
4855 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004856 /*
4857 * Ensure we match the reduced clock's P to the target clock.
4858 * If the clocks don't match, we can't switch the display clock
4859 * by using the FP0/FP1. In such case we will disable the LVDS
4860 * downclock feature.
4861 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004862 has_reduced_clock =
4863 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004864 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004865 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004866 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004867 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004868 /* Compat-code for transition, will disappear. */
4869 if (!intel_crtc->config.clock_set) {
4870 intel_crtc->config.dpll.n = clock.n;
4871 intel_crtc->config.dpll.m1 = clock.m1;
4872 intel_crtc->config.dpll.m2 = clock.m2;
4873 intel_crtc->config.dpll.p1 = clock.p1;
4874 intel_crtc->config.dpll.p2 = clock.p2;
4875 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004876
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004877 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004878 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304879 has_reduced_clock ? &reduced_clock : NULL,
4880 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004881 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004882 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004883 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004884 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004885 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004886 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004887
Eric Anholtf564048e2011-03-30 13:01:02 -07004888 /* Set up the display plane register */
4889 dspcntr = DISPPLANE_GAMMA_ENABLE;
4890
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004891 if (!IS_VALLEYVIEW(dev)) {
4892 if (pipe == 0)
4893 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4894 else
4895 dspcntr |= DISPPLANE_SEL_PIPE_B;
4896 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004897
Daniel Vetter8a654f32013-06-01 17:16:22 +02004898 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004899
4900 /* pipesrc and dspsize control the size that is scaled from,
4901 * which should always be the user's requested size.
4902 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004903 I915_WRITE(DSPSIZE(plane),
4904 ((mode->vdisplay - 1) << 16) |
4905 (mode->hdisplay - 1));
4906 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004907
Daniel Vetter84b046f2013-02-19 18:48:54 +01004908 i9xx_set_pipeconf(intel_crtc);
4909
Eric Anholtf564048e2011-03-30 13:01:02 -07004910 I915_WRITE(DSPCNTR(plane), dspcntr);
4911 POSTING_READ(DSPCNTR(plane));
4912
Daniel Vetter94352cf2012-07-05 22:51:56 +02004913 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004914
4915 intel_update_watermarks(dev);
4916
Eric Anholtf564048e2011-03-30 13:01:02 -07004917 return ret;
4918}
4919
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004920static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4921 struct intel_crtc_config *pipe_config)
4922{
4923 struct drm_device *dev = crtc->base.dev;
4924 struct drm_i915_private *dev_priv = dev->dev_private;
4925 uint32_t tmp;
4926
4927 tmp = I915_READ(PFIT_CONTROL);
4928
4929 if (INTEL_INFO(dev)->gen < 4) {
4930 if (crtc->pipe != PIPE_B)
4931 return;
4932
4933 /* gen2/3 store dither state in pfit control, needs to match */
4934 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4935 } else {
4936 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4937 return;
4938 }
4939
4940 if (!(tmp & PFIT_ENABLE))
4941 return;
4942
4943 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4944 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4945 if (INTEL_INFO(dev)->gen < 5)
4946 pipe_config->gmch_pfit.lvds_border_bits =
4947 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4948}
4949
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004950static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4951 struct intel_crtc_config *pipe_config)
4952{
4953 struct drm_device *dev = crtc->base.dev;
4954 struct drm_i915_private *dev_priv = dev->dev_private;
4955 uint32_t tmp;
4956
Daniel Vettereccb1402013-05-22 00:50:22 +02004957 pipe_config->cpu_transcoder = crtc->pipe;
4958
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004959 tmp = I915_READ(PIPECONF(crtc->pipe));
4960 if (!(tmp & PIPECONF_ENABLE))
4961 return false;
4962
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004963 intel_get_pipe_timings(crtc, pipe_config);
4964
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004965 i9xx_get_pfit_config(crtc, pipe_config);
4966
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004967 return true;
4968}
4969
Paulo Zanonidde86e22012-12-01 12:04:25 -02004970static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004971{
4972 struct drm_i915_private *dev_priv = dev->dev_private;
4973 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004974 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004975 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004976 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004977 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004978 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004979 bool has_ck505 = false;
4980 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004981
4982 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004983 list_for_each_entry(encoder, &mode_config->encoder_list,
4984 base.head) {
4985 switch (encoder->type) {
4986 case INTEL_OUTPUT_LVDS:
4987 has_panel = true;
4988 has_lvds = true;
4989 break;
4990 case INTEL_OUTPUT_EDP:
4991 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03004992 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07004993 has_cpu_edp = true;
4994 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004995 }
4996 }
4997
Keith Packard99eb6a02011-09-26 14:29:12 -07004998 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004999 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005000 can_ssc = has_ck505;
5001 } else {
5002 has_ck505 = false;
5003 can_ssc = true;
5004 }
5005
Imre Deak2de69052013-05-08 13:14:04 +03005006 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5007 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005008
5009 /* Ironlake: try to setup display ref clock before DPLL
5010 * enabling. This is only under driver's control after
5011 * PCH B stepping, previous chipset stepping should be
5012 * ignoring this setting.
5013 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005014 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005015
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005016 /* As we must carefully and slowly disable/enable each source in turn,
5017 * compute the final state we want first and check if we need to
5018 * make any changes at all.
5019 */
5020 final = val;
5021 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005022 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005023 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005024 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005025 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5026
5027 final &= ~DREF_SSC_SOURCE_MASK;
5028 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5029 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005030
Keith Packard199e5d72011-09-22 12:01:57 -07005031 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005032 final |= DREF_SSC_SOURCE_ENABLE;
5033
5034 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5035 final |= DREF_SSC1_ENABLE;
5036
5037 if (has_cpu_edp) {
5038 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5039 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5040 else
5041 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5042 } else
5043 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5044 } else {
5045 final |= DREF_SSC_SOURCE_DISABLE;
5046 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5047 }
5048
5049 if (final == val)
5050 return;
5051
5052 /* Always enable nonspread source */
5053 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5054
5055 if (has_ck505)
5056 val |= DREF_NONSPREAD_CK505_ENABLE;
5057 else
5058 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5059
5060 if (has_panel) {
5061 val &= ~DREF_SSC_SOURCE_MASK;
5062 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005063
Keith Packard199e5d72011-09-22 12:01:57 -07005064 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005065 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005066 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005067 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005068 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005069 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005070
5071 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005072 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005073 POSTING_READ(PCH_DREF_CONTROL);
5074 udelay(200);
5075
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005076 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005077
5078 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005079 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005080 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005081 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005082 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005083 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005084 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005085 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005086 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005087 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005088
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005089 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005090 POSTING_READ(PCH_DREF_CONTROL);
5091 udelay(200);
5092 } else {
5093 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5094
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005095 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005096
5097 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005098 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005099
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005100 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005101 POSTING_READ(PCH_DREF_CONTROL);
5102 udelay(200);
5103
5104 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005105 val &= ~DREF_SSC_SOURCE_MASK;
5106 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005107
5108 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005109 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005110
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005111 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005112 POSTING_READ(PCH_DREF_CONTROL);
5113 udelay(200);
5114 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005115
5116 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005117}
5118
Paulo Zanonidde86e22012-12-01 12:04:25 -02005119/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5120static void lpt_init_pch_refclk(struct drm_device *dev)
5121{
5122 struct drm_i915_private *dev_priv = dev->dev_private;
5123 struct drm_mode_config *mode_config = &dev->mode_config;
5124 struct intel_encoder *encoder;
5125 bool has_vga = false;
5126 bool is_sdv = false;
5127 u32 tmp;
5128
5129 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5130 switch (encoder->type) {
5131 case INTEL_OUTPUT_ANALOG:
5132 has_vga = true;
5133 break;
5134 }
5135 }
5136
5137 if (!has_vga)
5138 return;
5139
Daniel Vetterc00db242013-01-22 15:33:27 +01005140 mutex_lock(&dev_priv->dpio_lock);
5141
Paulo Zanonidde86e22012-12-01 12:04:25 -02005142 /* XXX: Rip out SDV support once Haswell ships for real. */
5143 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5144 is_sdv = true;
5145
5146 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5147 tmp &= ~SBI_SSCCTL_DISABLE;
5148 tmp |= SBI_SSCCTL_PATHALT;
5149 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5150
5151 udelay(24);
5152
5153 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5154 tmp &= ~SBI_SSCCTL_PATHALT;
5155 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5156
5157 if (!is_sdv) {
5158 tmp = I915_READ(SOUTH_CHICKEN2);
5159 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5160 I915_WRITE(SOUTH_CHICKEN2, tmp);
5161
5162 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5163 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5164 DRM_ERROR("FDI mPHY reset assert timeout\n");
5165
5166 tmp = I915_READ(SOUTH_CHICKEN2);
5167 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5168 I915_WRITE(SOUTH_CHICKEN2, tmp);
5169
5170 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5171 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5172 100))
5173 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5174 }
5175
5176 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5177 tmp &= ~(0xFF << 24);
5178 tmp |= (0x12 << 24);
5179 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5180
Paulo Zanonidde86e22012-12-01 12:04:25 -02005181 if (is_sdv) {
5182 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5183 tmp |= 0x7FFF;
5184 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5185 }
5186
5187 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5188 tmp |= (1 << 11);
5189 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5190
5191 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5192 tmp |= (1 << 11);
5193 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5194
5195 if (is_sdv) {
5196 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5197 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5198 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5199
5200 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5201 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5202 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5203
5204 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5205 tmp |= (0x3F << 8);
5206 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5207
5208 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5209 tmp |= (0x3F << 8);
5210 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5211 }
5212
5213 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5214 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5215 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5216
5217 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5218 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5219 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5220
5221 if (!is_sdv) {
5222 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5223 tmp &= ~(7 << 13);
5224 tmp |= (5 << 13);
5225 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5226
5227 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5228 tmp &= ~(7 << 13);
5229 tmp |= (5 << 13);
5230 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5231 }
5232
5233 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5234 tmp &= ~0xFF;
5235 tmp |= 0x1C;
5236 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5237
5238 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5239 tmp &= ~0xFF;
5240 tmp |= 0x1C;
5241 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5242
5243 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5244 tmp &= ~(0xFF << 16);
5245 tmp |= (0x1C << 16);
5246 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5247
5248 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5249 tmp &= ~(0xFF << 16);
5250 tmp |= (0x1C << 16);
5251 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5252
5253 if (!is_sdv) {
5254 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5255 tmp |= (1 << 27);
5256 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5257
5258 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5259 tmp |= (1 << 27);
5260 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5261
5262 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5263 tmp &= ~(0xF << 28);
5264 tmp |= (4 << 28);
5265 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5266
5267 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5268 tmp &= ~(0xF << 28);
5269 tmp |= (4 << 28);
5270 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5271 }
5272
5273 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5274 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5275 tmp |= SBI_DBUFF0_ENABLE;
5276 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005277
5278 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005279}
5280
5281/*
5282 * Initialize reference clocks when the driver loads
5283 */
5284void intel_init_pch_refclk(struct drm_device *dev)
5285{
5286 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5287 ironlake_init_pch_refclk(dev);
5288 else if (HAS_PCH_LPT(dev))
5289 lpt_init_pch_refclk(dev);
5290}
5291
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005292static int ironlake_get_refclk(struct drm_crtc *crtc)
5293{
5294 struct drm_device *dev = crtc->dev;
5295 struct drm_i915_private *dev_priv = dev->dev_private;
5296 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005297 int num_connectors = 0;
5298 bool is_lvds = false;
5299
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005300 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005301 switch (encoder->type) {
5302 case INTEL_OUTPUT_LVDS:
5303 is_lvds = true;
5304 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005305 }
5306 num_connectors++;
5307 }
5308
5309 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5310 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005311 dev_priv->vbt.lvds_ssc_freq);
5312 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005313 }
5314
5315 return 120000;
5316}
5317
Daniel Vetter6ff93602013-04-19 11:24:36 +02005318static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005319{
5320 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5322 int pipe = intel_crtc->pipe;
5323 uint32_t val;
5324
5325 val = I915_READ(PIPECONF(pipe));
5326
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005327 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005328 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005329 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005330 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005331 break;
5332 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005333 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005334 break;
5335 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005336 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005337 break;
5338 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005339 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005340 break;
5341 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005342 /* Case prevented by intel_choose_pipe_bpp_dither. */
5343 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005344 }
5345
5346 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005347 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005348 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5349
5350 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005351 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005352 val |= PIPECONF_INTERLACED_ILK;
5353 else
5354 val |= PIPECONF_PROGRESSIVE;
5355
Daniel Vetter50f3b012013-03-27 00:44:56 +01005356 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005357 val |= PIPECONF_COLOR_RANGE_SELECT;
5358 else
5359 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5360
Paulo Zanonic8203562012-09-12 10:06:29 -03005361 I915_WRITE(PIPECONF(pipe), val);
5362 POSTING_READ(PIPECONF(pipe));
5363}
5364
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005365/*
5366 * Set up the pipe CSC unit.
5367 *
5368 * Currently only full range RGB to limited range RGB conversion
5369 * is supported, but eventually this should handle various
5370 * RGB<->YCbCr scenarios as well.
5371 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005372static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005373{
5374 struct drm_device *dev = crtc->dev;
5375 struct drm_i915_private *dev_priv = dev->dev_private;
5376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5377 int pipe = intel_crtc->pipe;
5378 uint16_t coeff = 0x7800; /* 1.0 */
5379
5380 /*
5381 * TODO: Check what kind of values actually come out of the pipe
5382 * with these coeff/postoff values and adjust to get the best
5383 * accuracy. Perhaps we even need to take the bpc value into
5384 * consideration.
5385 */
5386
Daniel Vetter50f3b012013-03-27 00:44:56 +01005387 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005388 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5389
5390 /*
5391 * GY/GU and RY/RU should be the other way around according
5392 * to BSpec, but reality doesn't agree. Just set them up in
5393 * a way that results in the correct picture.
5394 */
5395 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5396 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5397
5398 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5399 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5400
5401 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5402 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5403
5404 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5405 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5406 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5407
5408 if (INTEL_INFO(dev)->gen > 6) {
5409 uint16_t postoff = 0;
5410
Daniel Vetter50f3b012013-03-27 00:44:56 +01005411 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005412 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5413
5414 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5415 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5416 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5417
5418 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5419 } else {
5420 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5421
Daniel Vetter50f3b012013-03-27 00:44:56 +01005422 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005423 mode |= CSC_BLACK_SCREEN_OFFSET;
5424
5425 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5426 }
5427}
5428
Daniel Vetter6ff93602013-04-19 11:24:36 +02005429static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005430{
5431 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005433 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005434 uint32_t val;
5435
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005436 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005437
5438 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005439 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005440 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5441
5442 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005443 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005444 val |= PIPECONF_INTERLACED_ILK;
5445 else
5446 val |= PIPECONF_PROGRESSIVE;
5447
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005448 I915_WRITE(PIPECONF(cpu_transcoder), val);
5449 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005450}
5451
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005452static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005453 intel_clock_t *clock,
5454 bool *has_reduced_clock,
5455 intel_clock_t *reduced_clock)
5456{
5457 struct drm_device *dev = crtc->dev;
5458 struct drm_i915_private *dev_priv = dev->dev_private;
5459 struct intel_encoder *intel_encoder;
5460 int refclk;
5461 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005462 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005463
5464 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5465 switch (intel_encoder->type) {
5466 case INTEL_OUTPUT_LVDS:
5467 is_lvds = true;
5468 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005469 }
5470 }
5471
5472 refclk = ironlake_get_refclk(crtc);
5473
5474 /*
5475 * Returns a set of divisors for the desired target clock with the given
5476 * refclk, or FALSE. The returned values represent the clock equation:
5477 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5478 */
5479 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005480 ret = dev_priv->display.find_dpll(limit, crtc,
5481 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005482 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005483 if (!ret)
5484 return false;
5485
5486 if (is_lvds && dev_priv->lvds_downclock_avail) {
5487 /*
5488 * Ensure we match the reduced clock's P to the target clock.
5489 * If the clocks don't match, we can't switch the display clock
5490 * by using the FP0/FP1. In such case we will disable the LVDS
5491 * downclock feature.
5492 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005493 *has_reduced_clock =
5494 dev_priv->display.find_dpll(limit, crtc,
5495 dev_priv->lvds_downclock,
5496 refclk, clock,
5497 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005498 }
5499
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005500 return true;
5501}
5502
Daniel Vetter01a415f2012-10-27 15:58:40 +02005503static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5504{
5505 struct drm_i915_private *dev_priv = dev->dev_private;
5506 uint32_t temp;
5507
5508 temp = I915_READ(SOUTH_CHICKEN1);
5509 if (temp & FDI_BC_BIFURCATION_SELECT)
5510 return;
5511
5512 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5513 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5514
5515 temp |= FDI_BC_BIFURCATION_SELECT;
5516 DRM_DEBUG_KMS("enabling fdi C rx\n");
5517 I915_WRITE(SOUTH_CHICKEN1, temp);
5518 POSTING_READ(SOUTH_CHICKEN1);
5519}
5520
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005521static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5522{
5523 struct drm_device *dev = intel_crtc->base.dev;
5524 struct drm_i915_private *dev_priv = dev->dev_private;
5525
5526 switch (intel_crtc->pipe) {
5527 case PIPE_A:
5528 break;
5529 case PIPE_B:
5530 if (intel_crtc->config.fdi_lanes > 2)
5531 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5532 else
5533 cpt_enable_fdi_bc_bifurcation(dev);
5534
5535 break;
5536 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005537 cpt_enable_fdi_bc_bifurcation(dev);
5538
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005539 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005540 default:
5541 BUG();
5542 }
5543}
5544
Paulo Zanonid4b19312012-11-29 11:29:32 -02005545int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5546{
5547 /*
5548 * Account for spread spectrum to avoid
5549 * oversubscribing the link. Max center spread
5550 * is 2.5%; use 5% for safety's sake.
5551 */
5552 u32 bps = target_clock * bpp * 21 / 20;
5553 return bps / (link_bw * 8) + 1;
5554}
5555
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005556static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5557{
5558 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5559}
5560
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005561static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005562 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005563 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005564{
5565 struct drm_crtc *crtc = &intel_crtc->base;
5566 struct drm_device *dev = crtc->dev;
5567 struct drm_i915_private *dev_priv = dev->dev_private;
5568 struct intel_encoder *intel_encoder;
5569 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005570 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005571 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005572
5573 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5574 switch (intel_encoder->type) {
5575 case INTEL_OUTPUT_LVDS:
5576 is_lvds = true;
5577 break;
5578 case INTEL_OUTPUT_SDVO:
5579 case INTEL_OUTPUT_HDMI:
5580 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005581 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005582 }
5583
5584 num_connectors++;
5585 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005586
Chris Wilsonc1858122010-12-03 21:35:48 +00005587 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005588 factor = 21;
5589 if (is_lvds) {
5590 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005591 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005592 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005593 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005594 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005595 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005596
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005597 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005598 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005599
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005600 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5601 *fp2 |= FP_CB_TUNE;
5602
Chris Wilson5eddb702010-09-11 13:48:45 +01005603 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005604
Eric Anholta07d6782011-03-30 13:01:08 -07005605 if (is_lvds)
5606 dpll |= DPLLB_MODE_LVDS;
5607 else
5608 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005609
Daniel Vetteref1b4602013-06-01 17:17:04 +02005610 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5611 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005612
5613 if (is_sdvo)
5614 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005615 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005616 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005617
Eric Anholta07d6782011-03-30 13:01:08 -07005618 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005619 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005620 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005621 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005622
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005623 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005624 case 5:
5625 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5626 break;
5627 case 7:
5628 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5629 break;
5630 case 10:
5631 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5632 break;
5633 case 14:
5634 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5635 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005636 }
5637
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005638 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005639 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005640 else
5641 dpll |= PLL_REF_INPUT_DREFCLK;
5642
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005643 return dpll;
5644}
5645
Jesse Barnes79e53942008-11-07 14:24:08 -08005646static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005647 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005648 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005649{
5650 struct drm_device *dev = crtc->dev;
5651 struct drm_i915_private *dev_priv = dev->dev_private;
5652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5653 int pipe = intel_crtc->pipe;
5654 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005655 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005656 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005657 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005658 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005659 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005660 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005661 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005662
5663 for_each_encoder_on_crtc(dev, crtc, encoder) {
5664 switch (encoder->type) {
5665 case INTEL_OUTPUT_LVDS:
5666 is_lvds = true;
5667 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005668 }
5669
5670 num_connectors++;
5671 }
5672
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005673 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5674 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5675
Daniel Vetterff9a6752013-06-01 17:16:21 +02005676 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005677 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005678 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005679 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5680 return -EINVAL;
5681 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005682 /* Compat-code for transition, will disappear. */
5683 if (!intel_crtc->config.clock_set) {
5684 intel_crtc->config.dpll.n = clock.n;
5685 intel_crtc->config.dpll.m1 = clock.m1;
5686 intel_crtc->config.dpll.m2 = clock.m2;
5687 intel_crtc->config.dpll.p1 = clock.p1;
5688 intel_crtc->config.dpll.p2 = clock.p2;
5689 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005690
5691 /* Ensure that the cursor is valid for the new mode before changing... */
5692 intel_crtc_update_cursor(crtc, true);
5693
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005694 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005695 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005696 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005697
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005698 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005699 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005700 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005701
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005702 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005703 &fp, &reduced_clock,
5704 has_reduced_clock ? &fp2 : NULL);
5705
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005706 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5707 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005708 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5709 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005710 return -EINVAL;
5711 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005712 } else
5713 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005714
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005715 if (intel_crtc->config.has_dp_encoder)
5716 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005717
Daniel Vetterdafd2262012-11-26 17:22:07 +01005718 for_each_encoder_on_crtc(dev, crtc, encoder)
5719 if (encoder->pre_pll_enable)
5720 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005721
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005722 if (intel_crtc->pch_pll) {
5723 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005724
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005725 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005726 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005727 udelay(150);
5728
Eric Anholt8febb292011-03-30 13:01:07 -07005729 /* The pixel multiplier can only be updated once the
5730 * DPLL is enabled and the clocks are stable.
5731 *
5732 * So write it again.
5733 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005734 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005735 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005736
Chris Wilson5eddb702010-09-11 13:48:45 +01005737 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005738 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005739 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005740 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005741 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005742 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005743 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005744 }
5745 }
5746
Daniel Vetter8a654f32013-06-01 17:16:22 +02005747 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005748
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005749 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005750 intel_cpu_transcoder_set_m_n(intel_crtc,
5751 &intel_crtc->config.fdi_m_n);
5752 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005753
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005754 if (IS_IVYBRIDGE(dev))
5755 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005756
Daniel Vetter6ff93602013-04-19 11:24:36 +02005757 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005758
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005759 /* Set up the display plane register */
5760 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005761 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005762
Daniel Vetter94352cf2012-07-05 22:51:56 +02005763 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005764
5765 intel_update_watermarks(dev);
5766
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005767 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005768}
5769
Daniel Vetter72419202013-04-04 13:28:53 +02005770static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5771 struct intel_crtc_config *pipe_config)
5772{
5773 struct drm_device *dev = crtc->base.dev;
5774 struct drm_i915_private *dev_priv = dev->dev_private;
5775 enum transcoder transcoder = pipe_config->cpu_transcoder;
5776
5777 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5778 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5779 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5780 & ~TU_SIZE_MASK;
5781 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5782 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5783 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5784}
5785
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005786static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5787 struct intel_crtc_config *pipe_config)
5788{
5789 struct drm_device *dev = crtc->base.dev;
5790 struct drm_i915_private *dev_priv = dev->dev_private;
5791 uint32_t tmp;
5792
5793 tmp = I915_READ(PF_CTL(crtc->pipe));
5794
5795 if (tmp & PF_ENABLE) {
5796 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5797 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005798
5799 /* We currently do not free assignements of panel fitters on
5800 * ivb/hsw (since we don't use the higher upscaling modes which
5801 * differentiates them) so just WARN about this case for now. */
5802 if (IS_GEN7(dev)) {
5803 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5804 PF_PIPE_SEL_IVB(crtc->pipe));
5805 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005806 }
5807}
5808
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005809static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5810 struct intel_crtc_config *pipe_config)
5811{
5812 struct drm_device *dev = crtc->base.dev;
5813 struct drm_i915_private *dev_priv = dev->dev_private;
5814 uint32_t tmp;
5815
Daniel Vettereccb1402013-05-22 00:50:22 +02005816 pipe_config->cpu_transcoder = crtc->pipe;
5817
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005818 tmp = I915_READ(PIPECONF(crtc->pipe));
5819 if (!(tmp & PIPECONF_ENABLE))
5820 return false;
5821
Daniel Vetterab9412b2013-05-03 11:49:46 +02005822 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005823 pipe_config->has_pch_encoder = true;
5824
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005825 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5826 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5827 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005828
5829 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005830 }
5831
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005832 intel_get_pipe_timings(crtc, pipe_config);
5833
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005834 ironlake_get_pfit_config(crtc, pipe_config);
5835
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005836 return true;
5837}
5838
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005839static void haswell_modeset_global_resources(struct drm_device *dev)
5840{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005841 bool enable = false;
5842 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005843
5844 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005845 if (!crtc->base.enabled)
5846 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005847
Daniel Vettere7a639c2013-05-31 17:49:17 +02005848 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5849 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005850 enable = true;
5851 }
5852
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005853 intel_set_power_well(dev, enable);
5854}
5855
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005856static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005857 int x, int y,
5858 struct drm_framebuffer *fb)
5859{
5860 struct drm_device *dev = crtc->dev;
5861 struct drm_i915_private *dev_priv = dev->dev_private;
5862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005863 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005864 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005865
Daniel Vetterff9a6752013-06-01 17:16:21 +02005866 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005867 return -EINVAL;
5868
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005869 /* Ensure that the cursor is valid for the new mode before changing... */
5870 intel_crtc_update_cursor(crtc, true);
5871
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005872 if (intel_crtc->config.has_dp_encoder)
5873 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005874
5875 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005876
Daniel Vetter8a654f32013-06-01 17:16:22 +02005877 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005878
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005879 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005880 intel_cpu_transcoder_set_m_n(intel_crtc,
5881 &intel_crtc->config.fdi_m_n);
5882 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005883
Daniel Vetter6ff93602013-04-19 11:24:36 +02005884 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005885
Daniel Vetter50f3b012013-03-27 00:44:56 +01005886 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005887
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005888 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005889 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005890 POSTING_READ(DSPCNTR(plane));
5891
5892 ret = intel_pipe_set_base(crtc, x, y, fb);
5893
5894 intel_update_watermarks(dev);
5895
Jesse Barnes79e53942008-11-07 14:24:08 -08005896 return ret;
5897}
5898
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005899static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5900 struct intel_crtc_config *pipe_config)
5901{
5902 struct drm_device *dev = crtc->base.dev;
5903 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005904 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005905 uint32_t tmp;
5906
Daniel Vettereccb1402013-05-22 00:50:22 +02005907 pipe_config->cpu_transcoder = crtc->pipe;
5908 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5909 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5910 enum pipe trans_edp_pipe;
5911 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5912 default:
5913 WARN(1, "unknown pipe linked to edp transcoder\n");
5914 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5915 case TRANS_DDI_EDP_INPUT_A_ON:
5916 trans_edp_pipe = PIPE_A;
5917 break;
5918 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5919 trans_edp_pipe = PIPE_B;
5920 break;
5921 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5922 trans_edp_pipe = PIPE_C;
5923 break;
5924 }
5925
5926 if (trans_edp_pipe == crtc->pipe)
5927 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5928 }
5929
Paulo Zanonib97186f2013-05-03 12:15:36 -03005930 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005931 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005932 return false;
5933
Daniel Vettereccb1402013-05-22 00:50:22 +02005934 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005935 if (!(tmp & PIPECONF_ENABLE))
5936 return false;
5937
Daniel Vetter88adfff2013-03-28 10:42:01 +01005938 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005939 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005940 * DDI E. So just check whether this pipe is wired to DDI E and whether
5941 * the PCH transcoder is on.
5942 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005943 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005944 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005945 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005946 pipe_config->has_pch_encoder = true;
5947
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005948 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5949 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5950 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005951
5952 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005953 }
5954
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005955 intel_get_pipe_timings(crtc, pipe_config);
5956
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005957 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5958 if (intel_display_power_enabled(dev, pfit_domain))
5959 ironlake_get_pfit_config(crtc, pipe_config);
5960
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005961 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
5962 (I915_READ(IPS_CTL) & IPS_ENABLE);
5963
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005964 return true;
5965}
5966
Eric Anholtf564048e2011-03-30 13:01:02 -07005967static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005968 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005969 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005970{
5971 struct drm_device *dev = crtc->dev;
5972 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005973 struct drm_encoder_helper_funcs *encoder_funcs;
5974 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005976 struct drm_display_mode *adjusted_mode =
5977 &intel_crtc->config.adjusted_mode;
5978 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07005979 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005980 int ret;
5981
Eric Anholt0b701d22011-03-30 13:01:03 -07005982 drm_vblank_pre_modeset(dev, pipe);
5983
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005984 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
5985
Jesse Barnes79e53942008-11-07 14:24:08 -08005986 drm_vblank_post_modeset(dev, pipe);
5987
Daniel Vetter9256aa12012-10-31 19:26:13 +01005988 if (ret != 0)
5989 return ret;
5990
5991 for_each_encoder_on_crtc(dev, crtc, encoder) {
5992 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5993 encoder->base.base.id,
5994 drm_get_encoder_name(&encoder->base),
5995 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005996 if (encoder->mode_set) {
5997 encoder->mode_set(encoder);
5998 } else {
5999 encoder_funcs = encoder->base.helper_private;
6000 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6001 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006002 }
6003
6004 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006005}
6006
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006007static bool intel_eld_uptodate(struct drm_connector *connector,
6008 int reg_eldv, uint32_t bits_eldv,
6009 int reg_elda, uint32_t bits_elda,
6010 int reg_edid)
6011{
6012 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6013 uint8_t *eld = connector->eld;
6014 uint32_t i;
6015
6016 i = I915_READ(reg_eldv);
6017 i &= bits_eldv;
6018
6019 if (!eld[0])
6020 return !i;
6021
6022 if (!i)
6023 return false;
6024
6025 i = I915_READ(reg_elda);
6026 i &= ~bits_elda;
6027 I915_WRITE(reg_elda, i);
6028
6029 for (i = 0; i < eld[2]; i++)
6030 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6031 return false;
6032
6033 return true;
6034}
6035
Wu Fengguange0dac652011-09-05 14:25:34 +08006036static void g4x_write_eld(struct drm_connector *connector,
6037 struct drm_crtc *crtc)
6038{
6039 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6040 uint8_t *eld = connector->eld;
6041 uint32_t eldv;
6042 uint32_t len;
6043 uint32_t i;
6044
6045 i = I915_READ(G4X_AUD_VID_DID);
6046
6047 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6048 eldv = G4X_ELDV_DEVCL_DEVBLC;
6049 else
6050 eldv = G4X_ELDV_DEVCTG;
6051
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006052 if (intel_eld_uptodate(connector,
6053 G4X_AUD_CNTL_ST, eldv,
6054 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6055 G4X_HDMIW_HDMIEDID))
6056 return;
6057
Wu Fengguange0dac652011-09-05 14:25:34 +08006058 i = I915_READ(G4X_AUD_CNTL_ST);
6059 i &= ~(eldv | G4X_ELD_ADDR);
6060 len = (i >> 9) & 0x1f; /* ELD buffer size */
6061 I915_WRITE(G4X_AUD_CNTL_ST, i);
6062
6063 if (!eld[0])
6064 return;
6065
6066 len = min_t(uint8_t, eld[2], len);
6067 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6068 for (i = 0; i < len; i++)
6069 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6070
6071 i = I915_READ(G4X_AUD_CNTL_ST);
6072 i |= eldv;
6073 I915_WRITE(G4X_AUD_CNTL_ST, i);
6074}
6075
Wang Xingchao83358c852012-08-16 22:43:37 +08006076static void haswell_write_eld(struct drm_connector *connector,
6077 struct drm_crtc *crtc)
6078{
6079 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6080 uint8_t *eld = connector->eld;
6081 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006083 uint32_t eldv;
6084 uint32_t i;
6085 int len;
6086 int pipe = to_intel_crtc(crtc)->pipe;
6087 int tmp;
6088
6089 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6090 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6091 int aud_config = HSW_AUD_CFG(pipe);
6092 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6093
6094
6095 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6096
6097 /* Audio output enable */
6098 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6099 tmp = I915_READ(aud_cntrl_st2);
6100 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6101 I915_WRITE(aud_cntrl_st2, tmp);
6102
6103 /* Wait for 1 vertical blank */
6104 intel_wait_for_vblank(dev, pipe);
6105
6106 /* Set ELD valid state */
6107 tmp = I915_READ(aud_cntrl_st2);
6108 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6109 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6110 I915_WRITE(aud_cntrl_st2, tmp);
6111 tmp = I915_READ(aud_cntrl_st2);
6112 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6113
6114 /* Enable HDMI mode */
6115 tmp = I915_READ(aud_config);
6116 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6117 /* clear N_programing_enable and N_value_index */
6118 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6119 I915_WRITE(aud_config, tmp);
6120
6121 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6122
6123 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006124 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006125
6126 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6127 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6128 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6129 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6130 } else
6131 I915_WRITE(aud_config, 0);
6132
6133 if (intel_eld_uptodate(connector,
6134 aud_cntrl_st2, eldv,
6135 aud_cntl_st, IBX_ELD_ADDRESS,
6136 hdmiw_hdmiedid))
6137 return;
6138
6139 i = I915_READ(aud_cntrl_st2);
6140 i &= ~eldv;
6141 I915_WRITE(aud_cntrl_st2, i);
6142
6143 if (!eld[0])
6144 return;
6145
6146 i = I915_READ(aud_cntl_st);
6147 i &= ~IBX_ELD_ADDRESS;
6148 I915_WRITE(aud_cntl_st, i);
6149 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6150 DRM_DEBUG_DRIVER("port num:%d\n", i);
6151
6152 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6153 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6154 for (i = 0; i < len; i++)
6155 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6156
6157 i = I915_READ(aud_cntrl_st2);
6158 i |= eldv;
6159 I915_WRITE(aud_cntrl_st2, i);
6160
6161}
6162
Wu Fengguange0dac652011-09-05 14:25:34 +08006163static void ironlake_write_eld(struct drm_connector *connector,
6164 struct drm_crtc *crtc)
6165{
6166 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6167 uint8_t *eld = connector->eld;
6168 uint32_t eldv;
6169 uint32_t i;
6170 int len;
6171 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006172 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006173 int aud_cntl_st;
6174 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006175 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006176
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006177 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006178 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6179 aud_config = IBX_AUD_CFG(pipe);
6180 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006181 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006182 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006183 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6184 aud_config = CPT_AUD_CFG(pipe);
6185 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006186 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006187 }
6188
Wang Xingchao9b138a82012-08-09 16:52:18 +08006189 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006190
6191 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006192 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006193 if (!i) {
6194 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6195 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006196 eldv = IBX_ELD_VALIDB;
6197 eldv |= IBX_ELD_VALIDB << 4;
6198 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006199 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006200 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006201 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006202 }
6203
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006204 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6205 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6206 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006207 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6208 } else
6209 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006210
6211 if (intel_eld_uptodate(connector,
6212 aud_cntrl_st2, eldv,
6213 aud_cntl_st, IBX_ELD_ADDRESS,
6214 hdmiw_hdmiedid))
6215 return;
6216
Wu Fengguange0dac652011-09-05 14:25:34 +08006217 i = I915_READ(aud_cntrl_st2);
6218 i &= ~eldv;
6219 I915_WRITE(aud_cntrl_st2, i);
6220
6221 if (!eld[0])
6222 return;
6223
Wu Fengguange0dac652011-09-05 14:25:34 +08006224 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006225 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006226 I915_WRITE(aud_cntl_st, i);
6227
6228 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6229 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6230 for (i = 0; i < len; i++)
6231 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6232
6233 i = I915_READ(aud_cntrl_st2);
6234 i |= eldv;
6235 I915_WRITE(aud_cntrl_st2, i);
6236}
6237
6238void intel_write_eld(struct drm_encoder *encoder,
6239 struct drm_display_mode *mode)
6240{
6241 struct drm_crtc *crtc = encoder->crtc;
6242 struct drm_connector *connector;
6243 struct drm_device *dev = encoder->dev;
6244 struct drm_i915_private *dev_priv = dev->dev_private;
6245
6246 connector = drm_select_eld(encoder, mode);
6247 if (!connector)
6248 return;
6249
6250 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6251 connector->base.id,
6252 drm_get_connector_name(connector),
6253 connector->encoder->base.id,
6254 drm_get_encoder_name(connector->encoder));
6255
6256 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6257
6258 if (dev_priv->display.write_eld)
6259 dev_priv->display.write_eld(connector, crtc);
6260}
6261
Jesse Barnes79e53942008-11-07 14:24:08 -08006262/** Loads the palette/gamma unit for the CRTC with the prepared values */
6263void intel_crtc_load_lut(struct drm_crtc *crtc)
6264{
6265 struct drm_device *dev = crtc->dev;
6266 struct drm_i915_private *dev_priv = dev->dev_private;
6267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006268 enum pipe pipe = intel_crtc->pipe;
6269 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006270 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006271 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006272
6273 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006274 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006275 return;
6276
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006277 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006278 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006279 palreg = LGC_PALETTE(pipe);
6280
6281 /* Workaround : Do not read or write the pipe palette/gamma data while
6282 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6283 */
6284 if (intel_crtc->config.ips_enabled &&
6285 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6286 GAMMA_MODE_MODE_SPLIT)) {
6287 hsw_disable_ips(intel_crtc);
6288 reenable_ips = true;
6289 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006290
Jesse Barnes79e53942008-11-07 14:24:08 -08006291 for (i = 0; i < 256; i++) {
6292 I915_WRITE(palreg + 4 * i,
6293 (intel_crtc->lut_r[i] << 16) |
6294 (intel_crtc->lut_g[i] << 8) |
6295 intel_crtc->lut_b[i]);
6296 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006297
6298 if (reenable_ips)
6299 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006300}
6301
Chris Wilson560b85b2010-08-07 11:01:38 +01006302static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6303{
6304 struct drm_device *dev = crtc->dev;
6305 struct drm_i915_private *dev_priv = dev->dev_private;
6306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6307 bool visible = base != 0;
6308 u32 cntl;
6309
6310 if (intel_crtc->cursor_visible == visible)
6311 return;
6312
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006313 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006314 if (visible) {
6315 /* On these chipsets we can only modify the base whilst
6316 * the cursor is disabled.
6317 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006318 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006319
6320 cntl &= ~(CURSOR_FORMAT_MASK);
6321 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6322 cntl |= CURSOR_ENABLE |
6323 CURSOR_GAMMA_ENABLE |
6324 CURSOR_FORMAT_ARGB;
6325 } else
6326 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006327 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006328
6329 intel_crtc->cursor_visible = visible;
6330}
6331
6332static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6333{
6334 struct drm_device *dev = crtc->dev;
6335 struct drm_i915_private *dev_priv = dev->dev_private;
6336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6337 int pipe = intel_crtc->pipe;
6338 bool visible = base != 0;
6339
6340 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006341 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006342 if (base) {
6343 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6344 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6345 cntl |= pipe << 28; /* Connect to correct pipe */
6346 } else {
6347 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6348 cntl |= CURSOR_MODE_DISABLE;
6349 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006350 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006351
6352 intel_crtc->cursor_visible = visible;
6353 }
6354 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006355 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006356}
6357
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006358static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6359{
6360 struct drm_device *dev = crtc->dev;
6361 struct drm_i915_private *dev_priv = dev->dev_private;
6362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6363 int pipe = intel_crtc->pipe;
6364 bool visible = base != 0;
6365
6366 if (intel_crtc->cursor_visible != visible) {
6367 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6368 if (base) {
6369 cntl &= ~CURSOR_MODE;
6370 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6371 } else {
6372 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6373 cntl |= CURSOR_MODE_DISABLE;
6374 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006375 if (IS_HASWELL(dev))
6376 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006377 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6378
6379 intel_crtc->cursor_visible = visible;
6380 }
6381 /* and commit changes on next vblank */
6382 I915_WRITE(CURBASE_IVB(pipe), base);
6383}
6384
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006385/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006386static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6387 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006388{
6389 struct drm_device *dev = crtc->dev;
6390 struct drm_i915_private *dev_priv = dev->dev_private;
6391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6392 int pipe = intel_crtc->pipe;
6393 int x = intel_crtc->cursor_x;
6394 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006395 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006396 bool visible;
6397
6398 pos = 0;
6399
Chris Wilson6b383a72010-09-13 13:54:26 +01006400 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006401 base = intel_crtc->cursor_addr;
6402 if (x > (int) crtc->fb->width)
6403 base = 0;
6404
6405 if (y > (int) crtc->fb->height)
6406 base = 0;
6407 } else
6408 base = 0;
6409
6410 if (x < 0) {
6411 if (x + intel_crtc->cursor_width < 0)
6412 base = 0;
6413
6414 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6415 x = -x;
6416 }
6417 pos |= x << CURSOR_X_SHIFT;
6418
6419 if (y < 0) {
6420 if (y + intel_crtc->cursor_height < 0)
6421 base = 0;
6422
6423 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6424 y = -y;
6425 }
6426 pos |= y << CURSOR_Y_SHIFT;
6427
6428 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006429 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006430 return;
6431
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006432 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006433 I915_WRITE(CURPOS_IVB(pipe), pos);
6434 ivb_update_cursor(crtc, base);
6435 } else {
6436 I915_WRITE(CURPOS(pipe), pos);
6437 if (IS_845G(dev) || IS_I865G(dev))
6438 i845_update_cursor(crtc, base);
6439 else
6440 i9xx_update_cursor(crtc, base);
6441 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006442}
6443
Jesse Barnes79e53942008-11-07 14:24:08 -08006444static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006445 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006446 uint32_t handle,
6447 uint32_t width, uint32_t height)
6448{
6449 struct drm_device *dev = crtc->dev;
6450 struct drm_i915_private *dev_priv = dev->dev_private;
6451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006452 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006453 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006454 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006455
Jesse Barnes79e53942008-11-07 14:24:08 -08006456 /* if we want to turn off the cursor ignore width and height */
6457 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006458 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006459 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006460 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006461 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006462 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006463 }
6464
6465 /* Currently we only support 64x64 cursors */
6466 if (width != 64 || height != 64) {
6467 DRM_ERROR("we currently only support 64x64 cursors\n");
6468 return -EINVAL;
6469 }
6470
Chris Wilson05394f32010-11-08 19:18:58 +00006471 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006472 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006473 return -ENOENT;
6474
Chris Wilson05394f32010-11-08 19:18:58 +00006475 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006476 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006477 ret = -ENOMEM;
6478 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006479 }
6480
Dave Airlie71acb5e2008-12-30 20:31:46 +10006481 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006482 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006483 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006484 unsigned alignment;
6485
Chris Wilsond9e86c02010-11-10 16:40:20 +00006486 if (obj->tiling_mode) {
6487 DRM_ERROR("cursor cannot be tiled\n");
6488 ret = -EINVAL;
6489 goto fail_locked;
6490 }
6491
Chris Wilson693db182013-03-05 14:52:39 +00006492 /* Note that the w/a also requires 2 PTE of padding following
6493 * the bo. We currently fill all unused PTE with the shadow
6494 * page and so we should always have valid PTE following the
6495 * cursor preventing the VT-d warning.
6496 */
6497 alignment = 0;
6498 if (need_vtd_wa(dev))
6499 alignment = 64*1024;
6500
6501 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006502 if (ret) {
6503 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006504 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006505 }
6506
Chris Wilsond9e86c02010-11-10 16:40:20 +00006507 ret = i915_gem_object_put_fence(obj);
6508 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006509 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006510 goto fail_unpin;
6511 }
6512
Chris Wilson05394f32010-11-08 19:18:58 +00006513 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006514 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006515 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006516 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006517 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6518 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006519 if (ret) {
6520 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006521 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006522 }
Chris Wilson05394f32010-11-08 19:18:58 +00006523 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006524 }
6525
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006526 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006527 I915_WRITE(CURSIZE, (height << 12) | width);
6528
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006529 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006530 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006531 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006532 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006533 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6534 } else
6535 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006536 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006537 }
Jesse Barnes80824002009-09-10 15:28:06 -07006538
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006539 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006540
6541 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006542 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006543 intel_crtc->cursor_width = width;
6544 intel_crtc->cursor_height = height;
6545
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006546 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006547
Jesse Barnes79e53942008-11-07 14:24:08 -08006548 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006549fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006550 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006551fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006552 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006553fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006554 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006555 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006556}
6557
6558static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6559{
Jesse Barnes79e53942008-11-07 14:24:08 -08006560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006561
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006562 intel_crtc->cursor_x = x;
6563 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006564
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006565 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006566
6567 return 0;
6568}
6569
6570/** Sets the color ramps on behalf of RandR */
6571void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6572 u16 blue, int regno)
6573{
6574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6575
6576 intel_crtc->lut_r[regno] = red >> 8;
6577 intel_crtc->lut_g[regno] = green >> 8;
6578 intel_crtc->lut_b[regno] = blue >> 8;
6579}
6580
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006581void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6582 u16 *blue, int regno)
6583{
6584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6585
6586 *red = intel_crtc->lut_r[regno] << 8;
6587 *green = intel_crtc->lut_g[regno] << 8;
6588 *blue = intel_crtc->lut_b[regno] << 8;
6589}
6590
Jesse Barnes79e53942008-11-07 14:24:08 -08006591static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006592 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006593{
James Simmons72034252010-08-03 01:33:19 +01006594 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006596
James Simmons72034252010-08-03 01:33:19 +01006597 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006598 intel_crtc->lut_r[i] = red[i] >> 8;
6599 intel_crtc->lut_g[i] = green[i] >> 8;
6600 intel_crtc->lut_b[i] = blue[i] >> 8;
6601 }
6602
6603 intel_crtc_load_lut(crtc);
6604}
6605
Jesse Barnes79e53942008-11-07 14:24:08 -08006606/* VESA 640x480x72Hz mode to set on the pipe */
6607static struct drm_display_mode load_detect_mode = {
6608 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6609 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6610};
6611
Chris Wilsond2dff872011-04-19 08:36:26 +01006612static struct drm_framebuffer *
6613intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006614 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006615 struct drm_i915_gem_object *obj)
6616{
6617 struct intel_framebuffer *intel_fb;
6618 int ret;
6619
6620 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6621 if (!intel_fb) {
6622 drm_gem_object_unreference_unlocked(&obj->base);
6623 return ERR_PTR(-ENOMEM);
6624 }
6625
6626 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6627 if (ret) {
6628 drm_gem_object_unreference_unlocked(&obj->base);
6629 kfree(intel_fb);
6630 return ERR_PTR(ret);
6631 }
6632
6633 return &intel_fb->base;
6634}
6635
6636static u32
6637intel_framebuffer_pitch_for_width(int width, int bpp)
6638{
6639 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6640 return ALIGN(pitch, 64);
6641}
6642
6643static u32
6644intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6645{
6646 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6647 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6648}
6649
6650static struct drm_framebuffer *
6651intel_framebuffer_create_for_mode(struct drm_device *dev,
6652 struct drm_display_mode *mode,
6653 int depth, int bpp)
6654{
6655 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006656 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006657
6658 obj = i915_gem_alloc_object(dev,
6659 intel_framebuffer_size_for_mode(mode, bpp));
6660 if (obj == NULL)
6661 return ERR_PTR(-ENOMEM);
6662
6663 mode_cmd.width = mode->hdisplay;
6664 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006665 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6666 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006667 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006668
6669 return intel_framebuffer_create(dev, &mode_cmd, obj);
6670}
6671
6672static struct drm_framebuffer *
6673mode_fits_in_fbdev(struct drm_device *dev,
6674 struct drm_display_mode *mode)
6675{
6676 struct drm_i915_private *dev_priv = dev->dev_private;
6677 struct drm_i915_gem_object *obj;
6678 struct drm_framebuffer *fb;
6679
6680 if (dev_priv->fbdev == NULL)
6681 return NULL;
6682
6683 obj = dev_priv->fbdev->ifb.obj;
6684 if (obj == NULL)
6685 return NULL;
6686
6687 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006688 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6689 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006690 return NULL;
6691
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006692 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006693 return NULL;
6694
6695 return fb;
6696}
6697
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006698bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006699 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006700 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006701{
6702 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006703 struct intel_encoder *intel_encoder =
6704 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006705 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006706 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006707 struct drm_crtc *crtc = NULL;
6708 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006709 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006710 int i = -1;
6711
Chris Wilsond2dff872011-04-19 08:36:26 +01006712 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6713 connector->base.id, drm_get_connector_name(connector),
6714 encoder->base.id, drm_get_encoder_name(encoder));
6715
Jesse Barnes79e53942008-11-07 14:24:08 -08006716 /*
6717 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006718 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006719 * - if the connector already has an assigned crtc, use it (but make
6720 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006721 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006722 * - try to find the first unused crtc that can drive this connector,
6723 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006724 */
6725
6726 /* See if we already have a CRTC for this connector */
6727 if (encoder->crtc) {
6728 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006729
Daniel Vetter7b240562012-12-12 00:35:33 +01006730 mutex_lock(&crtc->mutex);
6731
Daniel Vetter24218aa2012-08-12 19:27:11 +02006732 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006733 old->load_detect_temp = false;
6734
6735 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006736 if (connector->dpms != DRM_MODE_DPMS_ON)
6737 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006738
Chris Wilson71731882011-04-19 23:10:58 +01006739 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006740 }
6741
6742 /* Find an unused one (if possible) */
6743 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6744 i++;
6745 if (!(encoder->possible_crtcs & (1 << i)))
6746 continue;
6747 if (!possible_crtc->enabled) {
6748 crtc = possible_crtc;
6749 break;
6750 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006751 }
6752
6753 /*
6754 * If we didn't find an unused CRTC, don't use any.
6755 */
6756 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006757 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6758 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006759 }
6760
Daniel Vetter7b240562012-12-12 00:35:33 +01006761 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006762 intel_encoder->new_crtc = to_intel_crtc(crtc);
6763 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006764
6765 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006766 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006767 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006768 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006769
Chris Wilson64927112011-04-20 07:25:26 +01006770 if (!mode)
6771 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006772
Chris Wilsond2dff872011-04-19 08:36:26 +01006773 /* We need a framebuffer large enough to accommodate all accesses
6774 * that the plane may generate whilst we perform load detection.
6775 * We can not rely on the fbcon either being present (we get called
6776 * during its initialisation to detect all boot displays, or it may
6777 * not even exist) or that it is large enough to satisfy the
6778 * requested mode.
6779 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006780 fb = mode_fits_in_fbdev(dev, mode);
6781 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006782 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006783 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6784 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006785 } else
6786 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006787 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006788 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006789 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006790 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006791 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006792
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006793 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006794 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006795 if (old->release_fb)
6796 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006797 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006798 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006799 }
Chris Wilson71731882011-04-19 23:10:58 +01006800
Jesse Barnes79e53942008-11-07 14:24:08 -08006801 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006802 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006803 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006804}
6805
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006806void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006807 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006808{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006809 struct intel_encoder *intel_encoder =
6810 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006811 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006812 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006813
Chris Wilsond2dff872011-04-19 08:36:26 +01006814 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6815 connector->base.id, drm_get_connector_name(connector),
6816 encoder->base.id, drm_get_encoder_name(encoder));
6817
Chris Wilson8261b192011-04-19 23:18:09 +01006818 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006819 to_intel_connector(connector)->new_encoder = NULL;
6820 intel_encoder->new_crtc = NULL;
6821 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006822
Daniel Vetter36206362012-12-10 20:42:17 +01006823 if (old->release_fb) {
6824 drm_framebuffer_unregister_private(old->release_fb);
6825 drm_framebuffer_unreference(old->release_fb);
6826 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006827
Daniel Vetter67c96402013-01-23 16:25:09 +00006828 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006829 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006830 }
6831
Eric Anholtc751ce42010-03-25 11:48:48 -07006832 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006833 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6834 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006835
6836 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006837}
6838
6839/* Returns the clock of the currently programmed mode of the given pipe. */
6840static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6841{
6842 struct drm_i915_private *dev_priv = dev->dev_private;
6843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6844 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006845 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006846 u32 fp;
6847 intel_clock_t clock;
6848
6849 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006850 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006851 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006852 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006853
6854 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006855 if (IS_PINEVIEW(dev)) {
6856 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6857 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006858 } else {
6859 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6860 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6861 }
6862
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006863 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006864 if (IS_PINEVIEW(dev))
6865 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6866 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006867 else
6868 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006869 DPLL_FPA01_P1_POST_DIV_SHIFT);
6870
6871 switch (dpll & DPLL_MODE_MASK) {
6872 case DPLLB_MODE_DAC_SERIAL:
6873 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6874 5 : 10;
6875 break;
6876 case DPLLB_MODE_LVDS:
6877 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6878 7 : 14;
6879 break;
6880 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006881 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006882 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6883 return 0;
6884 }
6885
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006886 if (IS_PINEVIEW(dev))
6887 pineview_clock(96000, &clock);
6888 else
6889 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006890 } else {
6891 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6892
6893 if (is_lvds) {
6894 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6895 DPLL_FPA01_P1_POST_DIV_SHIFT);
6896 clock.p2 = 14;
6897
6898 if ((dpll & PLL_REF_INPUT_MASK) ==
6899 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6900 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006901 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006902 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006903 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006904 } else {
6905 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6906 clock.p1 = 2;
6907 else {
6908 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6909 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6910 }
6911 if (dpll & PLL_P2_DIVIDE_BY_4)
6912 clock.p2 = 4;
6913 else
6914 clock.p2 = 2;
6915
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006916 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006917 }
6918 }
6919
6920 /* XXX: It would be nice to validate the clocks, but we can't reuse
6921 * i830PllIsValid() because it relies on the xf86_config connector
6922 * configuration being accurate, which it isn't necessarily.
6923 */
6924
6925 return clock.dot;
6926}
6927
6928/** Returns the currently programmed mode of the given pipe. */
6929struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6930 struct drm_crtc *crtc)
6931{
Jesse Barnes548f2452011-02-17 10:40:53 -08006932 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006934 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006935 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006936 int htot = I915_READ(HTOTAL(cpu_transcoder));
6937 int hsync = I915_READ(HSYNC(cpu_transcoder));
6938 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6939 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006940
6941 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6942 if (!mode)
6943 return NULL;
6944
6945 mode->clock = intel_crtc_clock_get(dev, crtc);
6946 mode->hdisplay = (htot & 0xffff) + 1;
6947 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6948 mode->hsync_start = (hsync & 0xffff) + 1;
6949 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6950 mode->vdisplay = (vtot & 0xffff) + 1;
6951 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6952 mode->vsync_start = (vsync & 0xffff) + 1;
6953 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6954
6955 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006956
6957 return mode;
6958}
6959
Daniel Vetter3dec0092010-08-20 21:40:52 +02006960static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006961{
6962 struct drm_device *dev = crtc->dev;
6963 drm_i915_private_t *dev_priv = dev->dev_private;
6964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6965 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006966 int dpll_reg = DPLL(pipe);
6967 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006968
Eric Anholtbad720f2009-10-22 16:11:14 -07006969 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006970 return;
6971
6972 if (!dev_priv->lvds_downclock_avail)
6973 return;
6974
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006975 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006976 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006977 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006978
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006979 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006980
6981 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6982 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006983 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006984
Jesse Barnes652c3932009-08-17 13:31:43 -07006985 dpll = I915_READ(dpll_reg);
6986 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006987 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006988 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006989}
6990
6991static void intel_decrease_pllclock(struct drm_crtc *crtc)
6992{
6993 struct drm_device *dev = crtc->dev;
6994 drm_i915_private_t *dev_priv = dev->dev_private;
6995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006996
Eric Anholtbad720f2009-10-22 16:11:14 -07006997 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006998 return;
6999
7000 if (!dev_priv->lvds_downclock_avail)
7001 return;
7002
7003 /*
7004 * Since this is called by a timer, we should never get here in
7005 * the manual case.
7006 */
7007 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007008 int pipe = intel_crtc->pipe;
7009 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007010 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007011
Zhao Yakui44d98a62009-10-09 11:39:40 +08007012 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007013
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007014 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007015
Chris Wilson074b5e12012-05-02 12:07:06 +01007016 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007017 dpll |= DISPLAY_RATE_SELECT_FPA1;
7018 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007019 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007020 dpll = I915_READ(dpll_reg);
7021 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007022 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007023 }
7024
7025}
7026
Chris Wilsonf047e392012-07-21 12:31:41 +01007027void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007028{
Chris Wilsonf047e392012-07-21 12:31:41 +01007029 i915_update_gfx_val(dev->dev_private);
7030}
7031
7032void intel_mark_idle(struct drm_device *dev)
7033{
Chris Wilson725a5b52013-01-08 11:02:57 +00007034 struct drm_crtc *crtc;
7035
7036 if (!i915_powersave)
7037 return;
7038
7039 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7040 if (!crtc->fb)
7041 continue;
7042
7043 intel_decrease_pllclock(crtc);
7044 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007045}
7046
7047void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7048{
7049 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007050 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007051
7052 if (!i915_powersave)
7053 return;
7054
Jesse Barnes652c3932009-08-17 13:31:43 -07007055 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007056 if (!crtc->fb)
7057 continue;
7058
Chris Wilsonf047e392012-07-21 12:31:41 +01007059 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7060 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007061 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007062}
7063
Jesse Barnes79e53942008-11-07 14:24:08 -08007064static void intel_crtc_destroy(struct drm_crtc *crtc)
7065{
7066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007067 struct drm_device *dev = crtc->dev;
7068 struct intel_unpin_work *work;
7069 unsigned long flags;
7070
7071 spin_lock_irqsave(&dev->event_lock, flags);
7072 work = intel_crtc->unpin_work;
7073 intel_crtc->unpin_work = NULL;
7074 spin_unlock_irqrestore(&dev->event_lock, flags);
7075
7076 if (work) {
7077 cancel_work_sync(&work->work);
7078 kfree(work);
7079 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007080
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007081 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7082
Jesse Barnes79e53942008-11-07 14:24:08 -08007083 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007084
Jesse Barnes79e53942008-11-07 14:24:08 -08007085 kfree(intel_crtc);
7086}
7087
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007088static void intel_unpin_work_fn(struct work_struct *__work)
7089{
7090 struct intel_unpin_work *work =
7091 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007092 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007093
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007094 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007095 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007096 drm_gem_object_unreference(&work->pending_flip_obj->base);
7097 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007098
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007099 intel_update_fbc(dev);
7100 mutex_unlock(&dev->struct_mutex);
7101
7102 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7103 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7104
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007105 kfree(work);
7106}
7107
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007108static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007109 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007110{
7111 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7113 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007114 unsigned long flags;
7115
7116 /* Ignore early vblank irqs */
7117 if (intel_crtc == NULL)
7118 return;
7119
7120 spin_lock_irqsave(&dev->event_lock, flags);
7121 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007122
7123 /* Ensure we don't miss a work->pending update ... */
7124 smp_rmb();
7125
7126 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007127 spin_unlock_irqrestore(&dev->event_lock, flags);
7128 return;
7129 }
7130
Chris Wilsone7d841c2012-12-03 11:36:30 +00007131 /* and that the unpin work is consistent wrt ->pending. */
7132 smp_rmb();
7133
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007134 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007135
Rob Clark45a066e2012-10-08 14:50:40 -05007136 if (work->event)
7137 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007138
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007139 drm_vblank_put(dev, intel_crtc->pipe);
7140
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007141 spin_unlock_irqrestore(&dev->event_lock, flags);
7142
Daniel Vetter2c10d572012-12-20 21:24:07 +01007143 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007144
7145 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007146
7147 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007148}
7149
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007150void intel_finish_page_flip(struct drm_device *dev, int pipe)
7151{
7152 drm_i915_private_t *dev_priv = dev->dev_private;
7153 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7154
Mario Kleiner49b14a52010-12-09 07:00:07 +01007155 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007156}
7157
7158void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7159{
7160 drm_i915_private_t *dev_priv = dev->dev_private;
7161 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7162
Mario Kleiner49b14a52010-12-09 07:00:07 +01007163 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007164}
7165
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007166void intel_prepare_page_flip(struct drm_device *dev, int plane)
7167{
7168 drm_i915_private_t *dev_priv = dev->dev_private;
7169 struct intel_crtc *intel_crtc =
7170 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7171 unsigned long flags;
7172
Chris Wilsone7d841c2012-12-03 11:36:30 +00007173 /* NB: An MMIO update of the plane base pointer will also
7174 * generate a page-flip completion irq, i.e. every modeset
7175 * is also accompanied by a spurious intel_prepare_page_flip().
7176 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007177 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007178 if (intel_crtc->unpin_work)
7179 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007180 spin_unlock_irqrestore(&dev->event_lock, flags);
7181}
7182
Chris Wilsone7d841c2012-12-03 11:36:30 +00007183inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7184{
7185 /* Ensure that the work item is consistent when activating it ... */
7186 smp_wmb();
7187 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7188 /* and that it is marked active as soon as the irq could fire. */
7189 smp_wmb();
7190}
7191
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007192static int intel_gen2_queue_flip(struct drm_device *dev,
7193 struct drm_crtc *crtc,
7194 struct drm_framebuffer *fb,
7195 struct drm_i915_gem_object *obj)
7196{
7197 struct drm_i915_private *dev_priv = dev->dev_private;
7198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007199 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007200 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007201 int ret;
7202
Daniel Vetter6d90c952012-04-26 23:28:05 +02007203 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007204 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007205 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007206
Daniel Vetter6d90c952012-04-26 23:28:05 +02007207 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007208 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007209 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007210
7211 /* Can't queue multiple flips, so wait for the previous
7212 * one to finish before executing the next.
7213 */
7214 if (intel_crtc->plane)
7215 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7216 else
7217 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007218 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7219 intel_ring_emit(ring, MI_NOOP);
7220 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7221 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7222 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007223 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007224 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007225
7226 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007227 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007228 return 0;
7229
7230err_unpin:
7231 intel_unpin_fb_obj(obj);
7232err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007233 return ret;
7234}
7235
7236static int intel_gen3_queue_flip(struct drm_device *dev,
7237 struct drm_crtc *crtc,
7238 struct drm_framebuffer *fb,
7239 struct drm_i915_gem_object *obj)
7240{
7241 struct drm_i915_private *dev_priv = dev->dev_private;
7242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007243 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007244 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007245 int ret;
7246
Daniel Vetter6d90c952012-04-26 23:28:05 +02007247 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007248 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007249 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007250
Daniel Vetter6d90c952012-04-26 23:28:05 +02007251 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007252 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007253 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007254
7255 if (intel_crtc->plane)
7256 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7257 else
7258 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007259 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7260 intel_ring_emit(ring, MI_NOOP);
7261 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7262 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7263 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007264 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007265 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007266
Chris Wilsone7d841c2012-12-03 11:36:30 +00007267 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007268 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007269 return 0;
7270
7271err_unpin:
7272 intel_unpin_fb_obj(obj);
7273err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007274 return ret;
7275}
7276
7277static int intel_gen4_queue_flip(struct drm_device *dev,
7278 struct drm_crtc *crtc,
7279 struct drm_framebuffer *fb,
7280 struct drm_i915_gem_object *obj)
7281{
7282 struct drm_i915_private *dev_priv = dev->dev_private;
7283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7284 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007285 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007286 int ret;
7287
Daniel Vetter6d90c952012-04-26 23:28:05 +02007288 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007289 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007290 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007291
Daniel Vetter6d90c952012-04-26 23:28:05 +02007292 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007293 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007294 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007295
7296 /* i965+ uses the linear or tiled offsets from the
7297 * Display Registers (which do not change across a page-flip)
7298 * so we need only reprogram the base address.
7299 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007300 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7301 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7302 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007303 intel_ring_emit(ring,
7304 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7305 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007306
7307 /* XXX Enabling the panel-fitter across page-flip is so far
7308 * untested on non-native modes, so ignore it for now.
7309 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7310 */
7311 pf = 0;
7312 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007313 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007314
7315 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007316 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007317 return 0;
7318
7319err_unpin:
7320 intel_unpin_fb_obj(obj);
7321err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007322 return ret;
7323}
7324
7325static int intel_gen6_queue_flip(struct drm_device *dev,
7326 struct drm_crtc *crtc,
7327 struct drm_framebuffer *fb,
7328 struct drm_i915_gem_object *obj)
7329{
7330 struct drm_i915_private *dev_priv = dev->dev_private;
7331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007332 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007333 uint32_t pf, pipesrc;
7334 int ret;
7335
Daniel Vetter6d90c952012-04-26 23:28:05 +02007336 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007337 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007338 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007339
Daniel Vetter6d90c952012-04-26 23:28:05 +02007340 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007341 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007342 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007343
Daniel Vetter6d90c952012-04-26 23:28:05 +02007344 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7345 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7346 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007347 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007348
Chris Wilson99d9acd2012-04-17 20:37:00 +01007349 /* Contrary to the suggestions in the documentation,
7350 * "Enable Panel Fitter" does not seem to be required when page
7351 * flipping with a non-native mode, and worse causes a normal
7352 * modeset to fail.
7353 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7354 */
7355 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007356 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007357 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007358
7359 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007360 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007361 return 0;
7362
7363err_unpin:
7364 intel_unpin_fb_obj(obj);
7365err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007366 return ret;
7367}
7368
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007369/*
7370 * On gen7 we currently use the blit ring because (in early silicon at least)
7371 * the render ring doesn't give us interrpts for page flip completion, which
7372 * means clients will hang after the first flip is queued. Fortunately the
7373 * blit ring generates interrupts properly, so use it instead.
7374 */
7375static int intel_gen7_queue_flip(struct drm_device *dev,
7376 struct drm_crtc *crtc,
7377 struct drm_framebuffer *fb,
7378 struct drm_i915_gem_object *obj)
7379{
7380 struct drm_i915_private *dev_priv = dev->dev_private;
7381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7382 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007383 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007384 int ret;
7385
7386 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7387 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007388 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007389
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007390 switch(intel_crtc->plane) {
7391 case PLANE_A:
7392 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7393 break;
7394 case PLANE_B:
7395 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7396 break;
7397 case PLANE_C:
7398 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7399 break;
7400 default:
7401 WARN_ONCE(1, "unknown plane in flip command\n");
7402 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007403 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007404 }
7405
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007406 ret = intel_ring_begin(ring, 4);
7407 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007408 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007409
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007410 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007411 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007412 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007413 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007414
7415 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007416 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007417 return 0;
7418
7419err_unpin:
7420 intel_unpin_fb_obj(obj);
7421err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007422 return ret;
7423}
7424
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007425static int intel_default_queue_flip(struct drm_device *dev,
7426 struct drm_crtc *crtc,
7427 struct drm_framebuffer *fb,
7428 struct drm_i915_gem_object *obj)
7429{
7430 return -ENODEV;
7431}
7432
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007433static int intel_crtc_page_flip(struct drm_crtc *crtc,
7434 struct drm_framebuffer *fb,
7435 struct drm_pending_vblank_event *event)
7436{
7437 struct drm_device *dev = crtc->dev;
7438 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007439 struct drm_framebuffer *old_fb = crtc->fb;
7440 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7442 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007443 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007444 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007445
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007446 /* Can't change pixel format via MI display flips. */
7447 if (fb->pixel_format != crtc->fb->pixel_format)
7448 return -EINVAL;
7449
7450 /*
7451 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7452 * Note that pitch changes could also affect these register.
7453 */
7454 if (INTEL_INFO(dev)->gen > 3 &&
7455 (fb->offsets[0] != crtc->fb->offsets[0] ||
7456 fb->pitches[0] != crtc->fb->pitches[0]))
7457 return -EINVAL;
7458
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007459 work = kzalloc(sizeof *work, GFP_KERNEL);
7460 if (work == NULL)
7461 return -ENOMEM;
7462
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007463 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007464 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007465 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007466 INIT_WORK(&work->work, intel_unpin_work_fn);
7467
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007468 ret = drm_vblank_get(dev, intel_crtc->pipe);
7469 if (ret)
7470 goto free_work;
7471
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007472 /* We borrow the event spin lock for protecting unpin_work */
7473 spin_lock_irqsave(&dev->event_lock, flags);
7474 if (intel_crtc->unpin_work) {
7475 spin_unlock_irqrestore(&dev->event_lock, flags);
7476 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007477 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007478
7479 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007480 return -EBUSY;
7481 }
7482 intel_crtc->unpin_work = work;
7483 spin_unlock_irqrestore(&dev->event_lock, flags);
7484
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007485 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7486 flush_workqueue(dev_priv->wq);
7487
Chris Wilson79158102012-05-23 11:13:58 +01007488 ret = i915_mutex_lock_interruptible(dev);
7489 if (ret)
7490 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007491
Jesse Barnes75dfca82010-02-10 15:09:44 -08007492 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007493 drm_gem_object_reference(&work->old_fb_obj->base);
7494 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007495
7496 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007497
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007498 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007499
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007500 work->enable_stall_check = true;
7501
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007502 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007503 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007504
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007505 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7506 if (ret)
7507 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007508
Chris Wilson7782de32011-07-08 12:22:41 +01007509 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007510 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007511 mutex_unlock(&dev->struct_mutex);
7512
Jesse Barnese5510fa2010-07-01 16:48:37 -07007513 trace_i915_flip_request(intel_crtc->plane, obj);
7514
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007515 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007516
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007517cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007518 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007519 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007520 drm_gem_object_unreference(&work->old_fb_obj->base);
7521 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007522 mutex_unlock(&dev->struct_mutex);
7523
Chris Wilson79158102012-05-23 11:13:58 +01007524cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007525 spin_lock_irqsave(&dev->event_lock, flags);
7526 intel_crtc->unpin_work = NULL;
7527 spin_unlock_irqrestore(&dev->event_lock, flags);
7528
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007529 drm_vblank_put(dev, intel_crtc->pipe);
7530free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007531 kfree(work);
7532
7533 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007534}
7535
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007536static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007537 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7538 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007539};
7540
Daniel Vetter50f56112012-07-02 09:35:43 +02007541static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7542 struct drm_crtc *crtc)
7543{
7544 struct drm_device *dev;
7545 struct drm_crtc *tmp;
7546 int crtc_mask = 1;
7547
7548 WARN(!crtc, "checking null crtc?\n");
7549
7550 dev = crtc->dev;
7551
7552 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7553 if (tmp == crtc)
7554 break;
7555 crtc_mask <<= 1;
7556 }
7557
7558 if (encoder->possible_crtcs & crtc_mask)
7559 return true;
7560 return false;
7561}
7562
Daniel Vetter9a935852012-07-05 22:34:27 +02007563/**
7564 * intel_modeset_update_staged_output_state
7565 *
7566 * Updates the staged output configuration state, e.g. after we've read out the
7567 * current hw state.
7568 */
7569static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7570{
7571 struct intel_encoder *encoder;
7572 struct intel_connector *connector;
7573
7574 list_for_each_entry(connector, &dev->mode_config.connector_list,
7575 base.head) {
7576 connector->new_encoder =
7577 to_intel_encoder(connector->base.encoder);
7578 }
7579
7580 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7581 base.head) {
7582 encoder->new_crtc =
7583 to_intel_crtc(encoder->base.crtc);
7584 }
7585}
7586
7587/**
7588 * intel_modeset_commit_output_state
7589 *
7590 * This function copies the stage display pipe configuration to the real one.
7591 */
7592static void intel_modeset_commit_output_state(struct drm_device *dev)
7593{
7594 struct intel_encoder *encoder;
7595 struct intel_connector *connector;
7596
7597 list_for_each_entry(connector, &dev->mode_config.connector_list,
7598 base.head) {
7599 connector->base.encoder = &connector->new_encoder->base;
7600 }
7601
7602 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7603 base.head) {
7604 encoder->base.crtc = &encoder->new_crtc->base;
7605 }
7606}
7607
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007608static void
7609connected_sink_compute_bpp(struct intel_connector * connector,
7610 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007611{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007612 int bpp = pipe_config->pipe_bpp;
7613
7614 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7615 connector->base.base.id,
7616 drm_get_connector_name(&connector->base));
7617
7618 /* Don't use an invalid EDID bpc value */
7619 if (connector->base.display_info.bpc &&
7620 connector->base.display_info.bpc * 3 < bpp) {
7621 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7622 bpp, connector->base.display_info.bpc*3);
7623 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7624 }
7625
7626 /* Clamp bpp to 8 on screens without EDID 1.4 */
7627 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7628 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7629 bpp);
7630 pipe_config->pipe_bpp = 24;
7631 }
7632}
7633
7634static int
7635compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7636 struct drm_framebuffer *fb,
7637 struct intel_crtc_config *pipe_config)
7638{
7639 struct drm_device *dev = crtc->base.dev;
7640 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007641 int bpp;
7642
Daniel Vetterd42264b2013-03-28 16:38:08 +01007643 switch (fb->pixel_format) {
7644 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007645 bpp = 8*3; /* since we go through a colormap */
7646 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007647 case DRM_FORMAT_XRGB1555:
7648 case DRM_FORMAT_ARGB1555:
7649 /* checked in intel_framebuffer_init already */
7650 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7651 return -EINVAL;
7652 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007653 bpp = 6*3; /* min is 18bpp */
7654 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007655 case DRM_FORMAT_XBGR8888:
7656 case DRM_FORMAT_ABGR8888:
7657 /* checked in intel_framebuffer_init already */
7658 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7659 return -EINVAL;
7660 case DRM_FORMAT_XRGB8888:
7661 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007662 bpp = 8*3;
7663 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007664 case DRM_FORMAT_XRGB2101010:
7665 case DRM_FORMAT_ARGB2101010:
7666 case DRM_FORMAT_XBGR2101010:
7667 case DRM_FORMAT_ABGR2101010:
7668 /* checked in intel_framebuffer_init already */
7669 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007670 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007671 bpp = 10*3;
7672 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007673 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007674 default:
7675 DRM_DEBUG_KMS("unsupported depth\n");
7676 return -EINVAL;
7677 }
7678
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007679 pipe_config->pipe_bpp = bpp;
7680
7681 /* Clamp display bpp to EDID value */
7682 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007683 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007684 if (!connector->new_encoder ||
7685 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007686 continue;
7687
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007688 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007689 }
7690
7691 return bpp;
7692}
7693
Daniel Vetterc0b03412013-05-28 12:05:54 +02007694static void intel_dump_pipe_config(struct intel_crtc *crtc,
7695 struct intel_crtc_config *pipe_config,
7696 const char *context)
7697{
7698 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7699 context, pipe_name(crtc->pipe));
7700
7701 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7702 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7703 pipe_config->pipe_bpp, pipe_config->dither);
7704 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7705 pipe_config->has_pch_encoder,
7706 pipe_config->fdi_lanes,
7707 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7708 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7709 pipe_config->fdi_m_n.tu);
7710 DRM_DEBUG_KMS("requested mode:\n");
7711 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7712 DRM_DEBUG_KMS("adjusted mode:\n");
7713 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7714 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7715 pipe_config->gmch_pfit.control,
7716 pipe_config->gmch_pfit.pgm_ratios,
7717 pipe_config->gmch_pfit.lvds_border_bits);
7718 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7719 pipe_config->pch_pfit.pos,
7720 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007721 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007722}
7723
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007724static bool check_encoder_cloning(struct drm_crtc *crtc)
7725{
7726 int num_encoders = 0;
7727 bool uncloneable_encoders = false;
7728 struct intel_encoder *encoder;
7729
7730 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7731 base.head) {
7732 if (&encoder->new_crtc->base != crtc)
7733 continue;
7734
7735 num_encoders++;
7736 if (!encoder->cloneable)
7737 uncloneable_encoders = true;
7738 }
7739
7740 return !(num_encoders > 1 && uncloneable_encoders);
7741}
7742
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007743static struct intel_crtc_config *
7744intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007745 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007746 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007747{
7748 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007749 struct drm_encoder_helper_funcs *encoder_funcs;
7750 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007751 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007752 int plane_bpp, ret = -EINVAL;
7753 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007754
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007755 if (!check_encoder_cloning(crtc)) {
7756 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7757 return ERR_PTR(-EINVAL);
7758 }
7759
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007760 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7761 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007762 return ERR_PTR(-ENOMEM);
7763
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007764 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7765 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007766 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007767
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007768 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7769 * plane pixel format and any sink constraints into account. Returns the
7770 * source plane bpp so that dithering can be selected on mismatches
7771 * after encoders and crtc also have had their say. */
7772 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7773 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007774 if (plane_bpp < 0)
7775 goto fail;
7776
Daniel Vettere29c22c2013-02-21 00:00:16 +01007777encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007778 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007779 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007780 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007781
Daniel Vetter7758a112012-07-08 19:40:39 +02007782 /* Pass our mode to the connectors and the CRTC to give them a chance to
7783 * adjust it according to limitations or connector properties, and also
7784 * a chance to reject the mode entirely.
7785 */
7786 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7787 base.head) {
7788
7789 if (&encoder->new_crtc->base != crtc)
7790 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007791
7792 if (encoder->compute_config) {
7793 if (!(encoder->compute_config(encoder, pipe_config))) {
7794 DRM_DEBUG_KMS("Encoder config failure\n");
7795 goto fail;
7796 }
7797
7798 continue;
7799 }
7800
Daniel Vetter7758a112012-07-08 19:40:39 +02007801 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007802 if (!(encoder_funcs->mode_fixup(&encoder->base,
7803 &pipe_config->requested_mode,
7804 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007805 DRM_DEBUG_KMS("Encoder fixup failed\n");
7806 goto fail;
7807 }
7808 }
7809
Daniel Vetterff9a6752013-06-01 17:16:21 +02007810 /* Set default port clock if not overwritten by the encoder. Needs to be
7811 * done afterwards in case the encoder adjusts the mode. */
7812 if (!pipe_config->port_clock)
7813 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7814
Daniel Vettere29c22c2013-02-21 00:00:16 +01007815 ret = intel_crtc_compute_config(crtc, pipe_config);
7816 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007817 DRM_DEBUG_KMS("CRTC fixup failed\n");
7818 goto fail;
7819 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007820
7821 if (ret == RETRY) {
7822 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7823 ret = -EINVAL;
7824 goto fail;
7825 }
7826
7827 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7828 retry = false;
7829 goto encoder_retry;
7830 }
7831
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007832 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7833 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7834 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7835
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007836 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007837fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007838 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007839 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007840}
7841
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007842/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7843 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7844static void
7845intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7846 unsigned *prepare_pipes, unsigned *disable_pipes)
7847{
7848 struct intel_crtc *intel_crtc;
7849 struct drm_device *dev = crtc->dev;
7850 struct intel_encoder *encoder;
7851 struct intel_connector *connector;
7852 struct drm_crtc *tmp_crtc;
7853
7854 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7855
7856 /* Check which crtcs have changed outputs connected to them, these need
7857 * to be part of the prepare_pipes mask. We don't (yet) support global
7858 * modeset across multiple crtcs, so modeset_pipes will only have one
7859 * bit set at most. */
7860 list_for_each_entry(connector, &dev->mode_config.connector_list,
7861 base.head) {
7862 if (connector->base.encoder == &connector->new_encoder->base)
7863 continue;
7864
7865 if (connector->base.encoder) {
7866 tmp_crtc = connector->base.encoder->crtc;
7867
7868 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7869 }
7870
7871 if (connector->new_encoder)
7872 *prepare_pipes |=
7873 1 << connector->new_encoder->new_crtc->pipe;
7874 }
7875
7876 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7877 base.head) {
7878 if (encoder->base.crtc == &encoder->new_crtc->base)
7879 continue;
7880
7881 if (encoder->base.crtc) {
7882 tmp_crtc = encoder->base.crtc;
7883
7884 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7885 }
7886
7887 if (encoder->new_crtc)
7888 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7889 }
7890
7891 /* Check for any pipes that will be fully disabled ... */
7892 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7893 base.head) {
7894 bool used = false;
7895
7896 /* Don't try to disable disabled crtcs. */
7897 if (!intel_crtc->base.enabled)
7898 continue;
7899
7900 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7901 base.head) {
7902 if (encoder->new_crtc == intel_crtc)
7903 used = true;
7904 }
7905
7906 if (!used)
7907 *disable_pipes |= 1 << intel_crtc->pipe;
7908 }
7909
7910
7911 /* set_mode is also used to update properties on life display pipes. */
7912 intel_crtc = to_intel_crtc(crtc);
7913 if (crtc->enabled)
7914 *prepare_pipes |= 1 << intel_crtc->pipe;
7915
Daniel Vetterb6c51642013-04-12 18:48:43 +02007916 /*
7917 * For simplicity do a full modeset on any pipe where the output routing
7918 * changed. We could be more clever, but that would require us to be
7919 * more careful with calling the relevant encoder->mode_set functions.
7920 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007921 if (*prepare_pipes)
7922 *modeset_pipes = *prepare_pipes;
7923
7924 /* ... and mask these out. */
7925 *modeset_pipes &= ~(*disable_pipes);
7926 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007927
7928 /*
7929 * HACK: We don't (yet) fully support global modesets. intel_set_config
7930 * obies this rule, but the modeset restore mode of
7931 * intel_modeset_setup_hw_state does not.
7932 */
7933 *modeset_pipes &= 1 << intel_crtc->pipe;
7934 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007935
7936 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7937 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007938}
7939
Daniel Vetterea9d7582012-07-10 10:42:52 +02007940static bool intel_crtc_in_use(struct drm_crtc *crtc)
7941{
7942 struct drm_encoder *encoder;
7943 struct drm_device *dev = crtc->dev;
7944
7945 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7946 if (encoder->crtc == crtc)
7947 return true;
7948
7949 return false;
7950}
7951
7952static void
7953intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7954{
7955 struct intel_encoder *intel_encoder;
7956 struct intel_crtc *intel_crtc;
7957 struct drm_connector *connector;
7958
7959 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7960 base.head) {
7961 if (!intel_encoder->base.crtc)
7962 continue;
7963
7964 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7965
7966 if (prepare_pipes & (1 << intel_crtc->pipe))
7967 intel_encoder->connectors_active = false;
7968 }
7969
7970 intel_modeset_commit_output_state(dev);
7971
7972 /* Update computed state. */
7973 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7974 base.head) {
7975 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7976 }
7977
7978 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7979 if (!connector->encoder || !connector->encoder->crtc)
7980 continue;
7981
7982 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7983
7984 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007985 struct drm_property *dpms_property =
7986 dev->mode_config.dpms_property;
7987
Daniel Vetterea9d7582012-07-10 10:42:52 +02007988 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007989 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007990 dpms_property,
7991 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007992
7993 intel_encoder = to_intel_encoder(connector->encoder);
7994 intel_encoder->connectors_active = true;
7995 }
7996 }
7997
7998}
7999
Daniel Vetter25c5b262012-07-08 22:08:04 +02008000#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8001 list_for_each_entry((intel_crtc), \
8002 &(dev)->mode_config.crtc_list, \
8003 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008004 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008005
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008006static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008007intel_pipe_config_compare(struct drm_device *dev,
8008 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008009 struct intel_crtc_config *pipe_config)
8010{
Daniel Vetter08a24032013-04-19 11:25:34 +02008011#define PIPE_CONF_CHECK_I(name) \
8012 if (current_config->name != pipe_config->name) { \
8013 DRM_ERROR("mismatch in " #name " " \
8014 "(expected %i, found %i)\n", \
8015 current_config->name, \
8016 pipe_config->name); \
8017 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008018 }
8019
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008020#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8021 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8022 DRM_ERROR("mismatch in " #name " " \
8023 "(expected %i, found %i)\n", \
8024 current_config->name & (mask), \
8025 pipe_config->name & (mask)); \
8026 return false; \
8027 }
8028
Daniel Vettereccb1402013-05-22 00:50:22 +02008029 PIPE_CONF_CHECK_I(cpu_transcoder);
8030
Daniel Vetter08a24032013-04-19 11:25:34 +02008031 PIPE_CONF_CHECK_I(has_pch_encoder);
8032 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008033 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8034 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8035 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8036 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8037 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008038
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008039 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8040 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8041 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8042 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8043 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8044 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8045
8046 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8047 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8048 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8049 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8050 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8051 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8052
8053 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8054 DRM_MODE_FLAG_INTERLACE);
8055
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008056 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8057 DRM_MODE_FLAG_PHSYNC);
8058 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8059 DRM_MODE_FLAG_NHSYNC);
8060 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8061 DRM_MODE_FLAG_PVSYNC);
8062 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8063 DRM_MODE_FLAG_NVSYNC);
8064
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008065 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8066 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8067
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008068 PIPE_CONF_CHECK_I(gmch_pfit.control);
8069 /* pfit ratios are autocomputed by the hw on gen4+ */
8070 if (INTEL_INFO(dev)->gen < 4)
8071 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8072 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8073 PIPE_CONF_CHECK_I(pch_pfit.pos);
8074 PIPE_CONF_CHECK_I(pch_pfit.size);
8075
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008076 PIPE_CONF_CHECK_I(ips_enabled);
8077
Daniel Vetter08a24032013-04-19 11:25:34 +02008078#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008079#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008080
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008081 return true;
8082}
8083
Daniel Vetterb9805142012-08-31 17:37:33 +02008084void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008085intel_modeset_check_state(struct drm_device *dev)
8086{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008087 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008088 struct intel_crtc *crtc;
8089 struct intel_encoder *encoder;
8090 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008091 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008092
8093 list_for_each_entry(connector, &dev->mode_config.connector_list,
8094 base.head) {
8095 /* This also checks the encoder/connector hw state with the
8096 * ->get_hw_state callbacks. */
8097 intel_connector_check_state(connector);
8098
8099 WARN(&connector->new_encoder->base != connector->base.encoder,
8100 "connector's staged encoder doesn't match current encoder\n");
8101 }
8102
8103 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8104 base.head) {
8105 bool enabled = false;
8106 bool active = false;
8107 enum pipe pipe, tracked_pipe;
8108
8109 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8110 encoder->base.base.id,
8111 drm_get_encoder_name(&encoder->base));
8112
8113 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8114 "encoder's stage crtc doesn't match current crtc\n");
8115 WARN(encoder->connectors_active && !encoder->base.crtc,
8116 "encoder's active_connectors set, but no crtc\n");
8117
8118 list_for_each_entry(connector, &dev->mode_config.connector_list,
8119 base.head) {
8120 if (connector->base.encoder != &encoder->base)
8121 continue;
8122 enabled = true;
8123 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8124 active = true;
8125 }
8126 WARN(!!encoder->base.crtc != enabled,
8127 "encoder's enabled state mismatch "
8128 "(expected %i, found %i)\n",
8129 !!encoder->base.crtc, enabled);
8130 WARN(active && !encoder->base.crtc,
8131 "active encoder with no crtc\n");
8132
8133 WARN(encoder->connectors_active != active,
8134 "encoder's computed active state doesn't match tracked active state "
8135 "(expected %i, found %i)\n", active, encoder->connectors_active);
8136
8137 active = encoder->get_hw_state(encoder, &pipe);
8138 WARN(active != encoder->connectors_active,
8139 "encoder's hw state doesn't match sw tracking "
8140 "(expected %i, found %i)\n",
8141 encoder->connectors_active, active);
8142
8143 if (!encoder->base.crtc)
8144 continue;
8145
8146 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8147 WARN(active && pipe != tracked_pipe,
8148 "active encoder's pipe doesn't match"
8149 "(expected %i, found %i)\n",
8150 tracked_pipe, pipe);
8151
8152 }
8153
8154 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8155 base.head) {
8156 bool enabled = false;
8157 bool active = false;
8158
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008159 memset(&pipe_config, 0, sizeof(pipe_config));
8160
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008161 DRM_DEBUG_KMS("[CRTC:%d]\n",
8162 crtc->base.base.id);
8163
8164 WARN(crtc->active && !crtc->base.enabled,
8165 "active crtc, but not enabled in sw tracking\n");
8166
8167 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8168 base.head) {
8169 if (encoder->base.crtc != &crtc->base)
8170 continue;
8171 enabled = true;
8172 if (encoder->connectors_active)
8173 active = true;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008174 if (encoder->get_config)
8175 encoder->get_config(encoder, &pipe_config);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008176 }
8177 WARN(active != crtc->active,
8178 "crtc's computed active state doesn't match tracked active state "
8179 "(expected %i, found %i)\n", active, crtc->active);
8180 WARN(enabled != crtc->base.enabled,
8181 "crtc's computed enabled state doesn't match tracked enabled state "
8182 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8183
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008184 active = dev_priv->display.get_pipe_config(crtc,
8185 &pipe_config);
8186 WARN(crtc->active != active,
8187 "crtc active state doesn't match with hw state "
8188 "(expected %i, found %i)\n", crtc->active, active);
8189
Daniel Vetterc0b03412013-05-28 12:05:54 +02008190 if (active &&
8191 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8192 WARN(1, "pipe state doesn't match!\n");
8193 intel_dump_pipe_config(crtc, &pipe_config,
8194 "[hw state]");
8195 intel_dump_pipe_config(crtc, &crtc->config,
8196 "[sw state]");
8197 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008198 }
8199}
8200
Daniel Vetterf30da182013-04-11 20:22:50 +02008201static int __intel_set_mode(struct drm_crtc *crtc,
8202 struct drm_display_mode *mode,
8203 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008204{
8205 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008206 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008207 struct drm_display_mode *saved_mode, *saved_hwmode;
8208 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008209 struct intel_crtc *intel_crtc;
8210 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008211 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008212
Tim Gardner3ac18232012-12-07 07:54:26 -07008213 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008214 if (!saved_mode)
8215 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008216 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008217
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008218 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008219 &prepare_pipes, &disable_pipes);
8220
Tim Gardner3ac18232012-12-07 07:54:26 -07008221 *saved_hwmode = crtc->hwmode;
8222 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008223
Daniel Vetter25c5b262012-07-08 22:08:04 +02008224 /* Hack: Because we don't (yet) support global modeset on multiple
8225 * crtcs, we don't keep track of the new mode for more than one crtc.
8226 * Hence simply check whether any bit is set in modeset_pipes in all the
8227 * pieces of code that are not yet converted to deal with mutliple crtcs
8228 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008229 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008230 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008231 if (IS_ERR(pipe_config)) {
8232 ret = PTR_ERR(pipe_config);
8233 pipe_config = NULL;
8234
Tim Gardner3ac18232012-12-07 07:54:26 -07008235 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008236 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008237 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8238 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008239 }
8240
Daniel Vetter460da9162013-03-27 00:44:51 +01008241 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8242 intel_crtc_disable(&intel_crtc->base);
8243
Daniel Vetterea9d7582012-07-10 10:42:52 +02008244 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8245 if (intel_crtc->base.enabled)
8246 dev_priv->display.crtc_disable(&intel_crtc->base);
8247 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008248
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008249 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8250 * to set it here already despite that we pass it down the callchain.
8251 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008252 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008253 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008254 /* mode_set/enable/disable functions rely on a correct pipe
8255 * config. */
8256 to_intel_crtc(crtc)->config = *pipe_config;
8257 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008258
Daniel Vetterea9d7582012-07-10 10:42:52 +02008259 /* Only after disabling all output pipelines that will be changed can we
8260 * update the the output configuration. */
8261 intel_modeset_update_state(dev, prepare_pipes);
8262
Daniel Vetter47fab732012-10-26 10:58:18 +02008263 if (dev_priv->display.modeset_global_resources)
8264 dev_priv->display.modeset_global_resources(dev);
8265
Daniel Vettera6778b32012-07-02 09:56:42 +02008266 /* Set up the DPLL and any encoders state that needs to adjust or depend
8267 * on the DPLL.
8268 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008269 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008270 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008271 x, y, fb);
8272 if (ret)
8273 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008274 }
8275
8276 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008277 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8278 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008279
Daniel Vetter25c5b262012-07-08 22:08:04 +02008280 if (modeset_pipes) {
8281 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008282 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008283
Daniel Vetter25c5b262012-07-08 22:08:04 +02008284 /* Calculate and store various constants which
8285 * are later needed by vblank and swap-completion
8286 * timestamping. They are derived from true hwmode.
8287 */
8288 drm_calc_timestamping_constants(crtc);
8289 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008290
8291 /* FIXME: add subpixel order */
8292done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008293 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008294 crtc->hwmode = *saved_hwmode;
8295 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008296 }
8297
Tim Gardner3ac18232012-12-07 07:54:26 -07008298out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008299 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008300 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008301 return ret;
8302}
8303
Daniel Vetterf30da182013-04-11 20:22:50 +02008304int intel_set_mode(struct drm_crtc *crtc,
8305 struct drm_display_mode *mode,
8306 int x, int y, struct drm_framebuffer *fb)
8307{
8308 int ret;
8309
8310 ret = __intel_set_mode(crtc, mode, x, y, fb);
8311
8312 if (ret == 0)
8313 intel_modeset_check_state(crtc->dev);
8314
8315 return ret;
8316}
8317
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008318void intel_crtc_restore_mode(struct drm_crtc *crtc)
8319{
8320 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8321}
8322
Daniel Vetter25c5b262012-07-08 22:08:04 +02008323#undef for_each_intel_crtc_masked
8324
Daniel Vetterd9e55602012-07-04 22:16:09 +02008325static void intel_set_config_free(struct intel_set_config *config)
8326{
8327 if (!config)
8328 return;
8329
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008330 kfree(config->save_connector_encoders);
8331 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008332 kfree(config);
8333}
8334
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008335static int intel_set_config_save_state(struct drm_device *dev,
8336 struct intel_set_config *config)
8337{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008338 struct drm_encoder *encoder;
8339 struct drm_connector *connector;
8340 int count;
8341
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008342 config->save_encoder_crtcs =
8343 kcalloc(dev->mode_config.num_encoder,
8344 sizeof(struct drm_crtc *), GFP_KERNEL);
8345 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008346 return -ENOMEM;
8347
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008348 config->save_connector_encoders =
8349 kcalloc(dev->mode_config.num_connector,
8350 sizeof(struct drm_encoder *), GFP_KERNEL);
8351 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008352 return -ENOMEM;
8353
8354 /* Copy data. Note that driver private data is not affected.
8355 * Should anything bad happen only the expected state is
8356 * restored, not the drivers personal bookkeeping.
8357 */
8358 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008359 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008360 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008361 }
8362
8363 count = 0;
8364 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008365 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008366 }
8367
8368 return 0;
8369}
8370
8371static void intel_set_config_restore_state(struct drm_device *dev,
8372 struct intel_set_config *config)
8373{
Daniel Vetter9a935852012-07-05 22:34:27 +02008374 struct intel_encoder *encoder;
8375 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008376 int count;
8377
8378 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008379 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8380 encoder->new_crtc =
8381 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008382 }
8383
8384 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008385 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8386 connector->new_encoder =
8387 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008388 }
8389}
8390
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008391static void
8392intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8393 struct intel_set_config *config)
8394{
8395
8396 /* We should be able to check here if the fb has the same properties
8397 * and then just flip_or_move it */
8398 if (set->crtc->fb != set->fb) {
8399 /* If we have no fb then treat it as a full mode set */
8400 if (set->crtc->fb == NULL) {
8401 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8402 config->mode_changed = true;
8403 } else if (set->fb == NULL) {
8404 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008405 } else if (set->fb->pixel_format !=
8406 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008407 config->mode_changed = true;
8408 } else
8409 config->fb_changed = true;
8410 }
8411
Daniel Vetter835c5872012-07-10 18:11:08 +02008412 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008413 config->fb_changed = true;
8414
8415 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8416 DRM_DEBUG_KMS("modes are different, full mode set\n");
8417 drm_mode_debug_printmodeline(&set->crtc->mode);
8418 drm_mode_debug_printmodeline(set->mode);
8419 config->mode_changed = true;
8420 }
8421}
8422
Daniel Vetter2e431052012-07-04 22:42:15 +02008423static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008424intel_modeset_stage_output_state(struct drm_device *dev,
8425 struct drm_mode_set *set,
8426 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008427{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008428 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008429 struct intel_connector *connector;
8430 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008431 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008432
Damien Lespiau9abdda72013-02-13 13:29:23 +00008433 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008434 * of connectors. For paranoia, double-check this. */
8435 WARN_ON(!set->fb && (set->num_connectors != 0));
8436 WARN_ON(set->fb && (set->num_connectors == 0));
8437
Daniel Vetter50f56112012-07-02 09:35:43 +02008438 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008439 list_for_each_entry(connector, &dev->mode_config.connector_list,
8440 base.head) {
8441 /* Otherwise traverse passed in connector list and get encoders
8442 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008443 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008444 if (set->connectors[ro] == &connector->base) {
8445 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008446 break;
8447 }
8448 }
8449
Daniel Vetter9a935852012-07-05 22:34:27 +02008450 /* If we disable the crtc, disable all its connectors. Also, if
8451 * the connector is on the changing crtc but not on the new
8452 * connector list, disable it. */
8453 if ((!set->fb || ro == set->num_connectors) &&
8454 connector->base.encoder &&
8455 connector->base.encoder->crtc == set->crtc) {
8456 connector->new_encoder = NULL;
8457
8458 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8459 connector->base.base.id,
8460 drm_get_connector_name(&connector->base));
8461 }
8462
8463
8464 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008465 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008466 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008467 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008468 }
8469 /* connector->new_encoder is now updated for all connectors. */
8470
8471 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008472 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008473 list_for_each_entry(connector, &dev->mode_config.connector_list,
8474 base.head) {
8475 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008476 continue;
8477
Daniel Vetter9a935852012-07-05 22:34:27 +02008478 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008479
8480 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008481 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008482 new_crtc = set->crtc;
8483 }
8484
8485 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008486 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8487 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008488 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008489 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008490 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8491
8492 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8493 connector->base.base.id,
8494 drm_get_connector_name(&connector->base),
8495 new_crtc->base.id);
8496 }
8497
8498 /* Check for any encoders that needs to be disabled. */
8499 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8500 base.head) {
8501 list_for_each_entry(connector,
8502 &dev->mode_config.connector_list,
8503 base.head) {
8504 if (connector->new_encoder == encoder) {
8505 WARN_ON(!connector->new_encoder->new_crtc);
8506
8507 goto next_encoder;
8508 }
8509 }
8510 encoder->new_crtc = NULL;
8511next_encoder:
8512 /* Only now check for crtc changes so we don't miss encoders
8513 * that will be disabled. */
8514 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008515 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008516 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008517 }
8518 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008519 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008520
Daniel Vetter2e431052012-07-04 22:42:15 +02008521 return 0;
8522}
8523
8524static int intel_crtc_set_config(struct drm_mode_set *set)
8525{
8526 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008527 struct drm_mode_set save_set;
8528 struct intel_set_config *config;
8529 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008530
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008531 BUG_ON(!set);
8532 BUG_ON(!set->crtc);
8533 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008534
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008535 /* Enforce sane interface api - has been abused by the fb helper. */
8536 BUG_ON(!set->mode && set->fb);
8537 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008538
Daniel Vetter2e431052012-07-04 22:42:15 +02008539 if (set->fb) {
8540 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8541 set->crtc->base.id, set->fb->base.id,
8542 (int)set->num_connectors, set->x, set->y);
8543 } else {
8544 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008545 }
8546
8547 dev = set->crtc->dev;
8548
8549 ret = -ENOMEM;
8550 config = kzalloc(sizeof(*config), GFP_KERNEL);
8551 if (!config)
8552 goto out_config;
8553
8554 ret = intel_set_config_save_state(dev, config);
8555 if (ret)
8556 goto out_config;
8557
8558 save_set.crtc = set->crtc;
8559 save_set.mode = &set->crtc->mode;
8560 save_set.x = set->crtc->x;
8561 save_set.y = set->crtc->y;
8562 save_set.fb = set->crtc->fb;
8563
8564 /* Compute whether we need a full modeset, only an fb base update or no
8565 * change at all. In the future we might also check whether only the
8566 * mode changed, e.g. for LVDS where we only change the panel fitter in
8567 * such cases. */
8568 intel_set_config_compute_mode_changes(set, config);
8569
Daniel Vetter9a935852012-07-05 22:34:27 +02008570 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008571 if (ret)
8572 goto fail;
8573
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008574 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008575 ret = intel_set_mode(set->crtc, set->mode,
8576 set->x, set->y, set->fb);
8577 if (ret) {
8578 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8579 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008580 goto fail;
8581 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008582 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008583 intel_crtc_wait_for_pending_flips(set->crtc);
8584
Daniel Vetter4f660f42012-07-02 09:47:37 +02008585 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008586 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008587 }
8588
Daniel Vetterd9e55602012-07-04 22:16:09 +02008589 intel_set_config_free(config);
8590
Daniel Vetter50f56112012-07-02 09:35:43 +02008591 return 0;
8592
8593fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008594 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008595
8596 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008597 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008598 intel_set_mode(save_set.crtc, save_set.mode,
8599 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008600 DRM_ERROR("failed to restore config after modeset failure\n");
8601
Daniel Vetterd9e55602012-07-04 22:16:09 +02008602out_config:
8603 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008604 return ret;
8605}
8606
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008607static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008608 .cursor_set = intel_crtc_cursor_set,
8609 .cursor_move = intel_crtc_cursor_move,
8610 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008611 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008612 .destroy = intel_crtc_destroy,
8613 .page_flip = intel_crtc_page_flip,
8614};
8615
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008616static void intel_cpu_pll_init(struct drm_device *dev)
8617{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008618 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008619 intel_ddi_pll_init(dev);
8620}
8621
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008622static void intel_pch_pll_init(struct drm_device *dev)
8623{
8624 drm_i915_private_t *dev_priv = dev->dev_private;
8625 int i;
8626
8627 if (dev_priv->num_pch_pll == 0) {
8628 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8629 return;
8630 }
8631
8632 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8633 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8634 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8635 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8636 }
8637}
8638
Hannes Ederb358d0a2008-12-18 21:18:47 +01008639static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008640{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008641 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008642 struct intel_crtc *intel_crtc;
8643 int i;
8644
8645 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8646 if (intel_crtc == NULL)
8647 return;
8648
8649 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8650
8651 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008652 for (i = 0; i < 256; i++) {
8653 intel_crtc->lut_r[i] = i;
8654 intel_crtc->lut_g[i] = i;
8655 intel_crtc->lut_b[i] = i;
8656 }
8657
Jesse Barnes80824002009-09-10 15:28:06 -07008658 /* Swap pipes & planes for FBC on pre-965 */
8659 intel_crtc->pipe = pipe;
8660 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008661 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008662 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008663 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008664 }
8665
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008666 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8667 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8668 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8669 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8670
Jesse Barnes79e53942008-11-07 14:24:08 -08008671 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008672}
8673
Carl Worth08d7b3d2009-04-29 14:43:54 -07008674int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008675 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008676{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008677 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008678 struct drm_mode_object *drmmode_obj;
8679 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008680
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008681 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8682 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008683
Daniel Vetterc05422d2009-08-11 16:05:30 +02008684 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8685 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008686
Daniel Vetterc05422d2009-08-11 16:05:30 +02008687 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008688 DRM_ERROR("no such CRTC id\n");
8689 return -EINVAL;
8690 }
8691
Daniel Vetterc05422d2009-08-11 16:05:30 +02008692 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8693 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008694
Daniel Vetterc05422d2009-08-11 16:05:30 +02008695 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008696}
8697
Daniel Vetter66a92782012-07-12 20:08:18 +02008698static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008699{
Daniel Vetter66a92782012-07-12 20:08:18 +02008700 struct drm_device *dev = encoder->base.dev;
8701 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008702 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 int entry = 0;
8704
Daniel Vetter66a92782012-07-12 20:08:18 +02008705 list_for_each_entry(source_encoder,
8706 &dev->mode_config.encoder_list, base.head) {
8707
8708 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008709 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008710
8711 /* Intel hw has only one MUX where enocoders could be cloned. */
8712 if (encoder->cloneable && source_encoder->cloneable)
8713 index_mask |= (1 << entry);
8714
Jesse Barnes79e53942008-11-07 14:24:08 -08008715 entry++;
8716 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008717
Jesse Barnes79e53942008-11-07 14:24:08 -08008718 return index_mask;
8719}
8720
Chris Wilson4d302442010-12-14 19:21:29 +00008721static bool has_edp_a(struct drm_device *dev)
8722{
8723 struct drm_i915_private *dev_priv = dev->dev_private;
8724
8725 if (!IS_MOBILE(dev))
8726 return false;
8727
8728 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8729 return false;
8730
8731 if (IS_GEN5(dev) &&
8732 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8733 return false;
8734
8735 return true;
8736}
8737
Jesse Barnes79e53942008-11-07 14:24:08 -08008738static void intel_setup_outputs(struct drm_device *dev)
8739{
Eric Anholt725e30a2009-01-22 13:01:02 -08008740 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008741 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008742 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008743 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008744
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008745 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008746 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8747 /* disable the panel fitter on everything but LVDS */
8748 I915_WRITE(PFIT_CONTROL, 0);
8749 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008750
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008751 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008752 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008753
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008754 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008755 int found;
8756
8757 /* Haswell uses DDI functions to detect digital outputs */
8758 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8759 /* DDI A only supports eDP */
8760 if (found)
8761 intel_ddi_init(dev, PORT_A);
8762
8763 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8764 * register */
8765 found = I915_READ(SFUSE_STRAP);
8766
8767 if (found & SFUSE_STRAP_DDIB_DETECTED)
8768 intel_ddi_init(dev, PORT_B);
8769 if (found & SFUSE_STRAP_DDIC_DETECTED)
8770 intel_ddi_init(dev, PORT_C);
8771 if (found & SFUSE_STRAP_DDID_DETECTED)
8772 intel_ddi_init(dev, PORT_D);
8773 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008774 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008775 dpd_is_edp = intel_dpd_is_edp(dev);
8776
8777 if (has_edp_a(dev))
8778 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008779
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008780 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008781 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008782 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008783 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008784 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008785 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008786 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008787 }
8788
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008789 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008790 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008791
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008792 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008793 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008794
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008795 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008796 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008797
Daniel Vetter270b3042012-10-27 15:52:05 +02008798 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008799 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008800 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308801 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008802 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8803 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308804
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008805 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008806 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8807 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008808 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8809 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008810 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008811 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008812 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008813
Paulo Zanonie2debe92013-02-18 19:00:27 -03008814 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008815 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008816 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008817 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8818 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008819 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008820 }
Ma Ling27185ae2009-08-24 13:50:23 +08008821
Imre Deake7281ea2013-05-08 13:14:08 +03008822 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008823 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008824 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008825
8826 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008827
Paulo Zanonie2debe92013-02-18 19:00:27 -03008828 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008829 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008830 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008831 }
Ma Ling27185ae2009-08-24 13:50:23 +08008832
Paulo Zanonie2debe92013-02-18 19:00:27 -03008833 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008834
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008835 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8836 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008837 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008838 }
Imre Deake7281ea2013-05-08 13:14:08 +03008839 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008840 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008841 }
Ma Ling27185ae2009-08-24 13:50:23 +08008842
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008843 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008844 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008845 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008846 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008847 intel_dvo_init(dev);
8848
Zhenyu Wang103a1962009-11-27 11:44:36 +08008849 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008850 intel_tv_init(dev);
8851
Chris Wilson4ef69c72010-09-09 15:14:28 +01008852 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8853 encoder->base.possible_crtcs = encoder->crtc_mask;
8854 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008855 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008856 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008857
Paulo Zanonidde86e22012-12-01 12:04:25 -02008858 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008859
8860 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008861}
8862
8863static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8864{
8865 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008866
8867 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008868 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008869
8870 kfree(intel_fb);
8871}
8872
8873static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008874 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008875 unsigned int *handle)
8876{
8877 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008878 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008879
Chris Wilson05394f32010-11-08 19:18:58 +00008880 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008881}
8882
8883static const struct drm_framebuffer_funcs intel_fb_funcs = {
8884 .destroy = intel_user_framebuffer_destroy,
8885 .create_handle = intel_user_framebuffer_create_handle,
8886};
8887
Dave Airlie38651672010-03-30 05:34:13 +00008888int intel_framebuffer_init(struct drm_device *dev,
8889 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008890 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008891 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008892{
Jesse Barnes79e53942008-11-07 14:24:08 -08008893 int ret;
8894
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008895 if (obj->tiling_mode == I915_TILING_Y) {
8896 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008897 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008898 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008899
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008900 if (mode_cmd->pitches[0] & 63) {
8901 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8902 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008903 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008904 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008905
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008906 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008907 if (mode_cmd->pitches[0] > 32768) {
8908 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8909 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008910 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008911 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008912
8913 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008914 mode_cmd->pitches[0] != obj->stride) {
8915 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8916 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008917 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008918 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008919
Ville Syrjälä57779d02012-10-31 17:50:14 +02008920 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008921 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008922 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008923 case DRM_FORMAT_RGB565:
8924 case DRM_FORMAT_XRGB8888:
8925 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008926 break;
8927 case DRM_FORMAT_XRGB1555:
8928 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008929 if (INTEL_INFO(dev)->gen > 3) {
8930 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008931 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008932 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008933 break;
8934 case DRM_FORMAT_XBGR8888:
8935 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008936 case DRM_FORMAT_XRGB2101010:
8937 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008938 case DRM_FORMAT_XBGR2101010:
8939 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008940 if (INTEL_INFO(dev)->gen < 4) {
8941 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008942 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008943 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008944 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008945 case DRM_FORMAT_YUYV:
8946 case DRM_FORMAT_UYVY:
8947 case DRM_FORMAT_YVYU:
8948 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008949 if (INTEL_INFO(dev)->gen < 5) {
8950 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008951 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008952 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008953 break;
8954 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008955 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008956 return -EINVAL;
8957 }
8958
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008959 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8960 if (mode_cmd->offsets[0] != 0)
8961 return -EINVAL;
8962
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008963 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8964 intel_fb->obj = obj;
8965
Jesse Barnes79e53942008-11-07 14:24:08 -08008966 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8967 if (ret) {
8968 DRM_ERROR("framebuffer init failed %d\n", ret);
8969 return ret;
8970 }
8971
Jesse Barnes79e53942008-11-07 14:24:08 -08008972 return 0;
8973}
8974
Jesse Barnes79e53942008-11-07 14:24:08 -08008975static struct drm_framebuffer *
8976intel_user_framebuffer_create(struct drm_device *dev,
8977 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008978 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008979{
Chris Wilson05394f32010-11-08 19:18:58 +00008980 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008981
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008982 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8983 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008984 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008985 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008986
Chris Wilsond2dff872011-04-19 08:36:26 +01008987 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008988}
8989
Jesse Barnes79e53942008-11-07 14:24:08 -08008990static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008991 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008992 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008993};
8994
Jesse Barnese70236a2009-09-21 10:42:27 -07008995/* Set up chip specific display functions */
8996static void intel_init_display(struct drm_device *dev)
8997{
8998 struct drm_i915_private *dev_priv = dev->dev_private;
8999
Daniel Vetteree9300b2013-06-03 22:40:22 +02009000 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9001 dev_priv->display.find_dpll = g4x_find_best_dpll;
9002 else if (IS_VALLEYVIEW(dev))
9003 dev_priv->display.find_dpll = vlv_find_best_dpll;
9004 else if (IS_PINEVIEW(dev))
9005 dev_priv->display.find_dpll = pnv_find_best_dpll;
9006 else
9007 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9008
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009009 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009010 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009011 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009012 dev_priv->display.crtc_enable = haswell_crtc_enable;
9013 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009014 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009015 dev_priv->display.update_plane = ironlake_update_plane;
9016 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009017 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009018 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009019 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9020 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009021 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009022 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009023 } else if (IS_VALLEYVIEW(dev)) {
9024 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9025 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9026 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9027 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9028 dev_priv->display.off = i9xx_crtc_off;
9029 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009030 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009031 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009032 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009033 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9034 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009035 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009036 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009037 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009038
Jesse Barnese70236a2009-09-21 10:42:27 -07009039 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009040 if (IS_VALLEYVIEW(dev))
9041 dev_priv->display.get_display_clock_speed =
9042 valleyview_get_display_clock_speed;
9043 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009044 dev_priv->display.get_display_clock_speed =
9045 i945_get_display_clock_speed;
9046 else if (IS_I915G(dev))
9047 dev_priv->display.get_display_clock_speed =
9048 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009049 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009050 dev_priv->display.get_display_clock_speed =
9051 i9xx_misc_get_display_clock_speed;
9052 else if (IS_I915GM(dev))
9053 dev_priv->display.get_display_clock_speed =
9054 i915gm_get_display_clock_speed;
9055 else if (IS_I865G(dev))
9056 dev_priv->display.get_display_clock_speed =
9057 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009058 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009059 dev_priv->display.get_display_clock_speed =
9060 i855_get_display_clock_speed;
9061 else /* 852, 830 */
9062 dev_priv->display.get_display_clock_speed =
9063 i830_get_display_clock_speed;
9064
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009065 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009066 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009067 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009068 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009069 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009070 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009071 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009072 } else if (IS_IVYBRIDGE(dev)) {
9073 /* FIXME: detect B0+ stepping and use auto training */
9074 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009075 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009076 dev_priv->display.modeset_global_resources =
9077 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009078 } else if (IS_HASWELL(dev)) {
9079 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009080 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009081 dev_priv->display.modeset_global_resources =
9082 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009083 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009084 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009085 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009086 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009087
9088 /* Default just returns -ENODEV to indicate unsupported */
9089 dev_priv->display.queue_flip = intel_default_queue_flip;
9090
9091 switch (INTEL_INFO(dev)->gen) {
9092 case 2:
9093 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9094 break;
9095
9096 case 3:
9097 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9098 break;
9099
9100 case 4:
9101 case 5:
9102 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9103 break;
9104
9105 case 6:
9106 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9107 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009108 case 7:
9109 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9110 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009111 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009112}
9113
Jesse Barnesb690e962010-07-19 13:53:12 -07009114/*
9115 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9116 * resume, or other times. This quirk makes sure that's the case for
9117 * affected systems.
9118 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009119static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009120{
9121 struct drm_i915_private *dev_priv = dev->dev_private;
9122
9123 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009124 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009125}
9126
Keith Packard435793d2011-07-12 14:56:22 -07009127/*
9128 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9129 */
9130static void quirk_ssc_force_disable(struct drm_device *dev)
9131{
9132 struct drm_i915_private *dev_priv = dev->dev_private;
9133 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009134 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009135}
9136
Carsten Emde4dca20e2012-03-15 15:56:26 +01009137/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009138 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9139 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009140 */
9141static void quirk_invert_brightness(struct drm_device *dev)
9142{
9143 struct drm_i915_private *dev_priv = dev->dev_private;
9144 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009145 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009146}
9147
9148struct intel_quirk {
9149 int device;
9150 int subsystem_vendor;
9151 int subsystem_device;
9152 void (*hook)(struct drm_device *dev);
9153};
9154
Egbert Eich5f85f172012-10-14 15:46:38 +02009155/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9156struct intel_dmi_quirk {
9157 void (*hook)(struct drm_device *dev);
9158 const struct dmi_system_id (*dmi_id_list)[];
9159};
9160
9161static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9162{
9163 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9164 return 1;
9165}
9166
9167static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9168 {
9169 .dmi_id_list = &(const struct dmi_system_id[]) {
9170 {
9171 .callback = intel_dmi_reverse_brightness,
9172 .ident = "NCR Corporation",
9173 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9174 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9175 },
9176 },
9177 { } /* terminating entry */
9178 },
9179 .hook = quirk_invert_brightness,
9180 },
9181};
9182
Ben Widawskyc43b5632012-04-16 14:07:40 -07009183static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009184 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009185 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009186
Jesse Barnesb690e962010-07-19 13:53:12 -07009187 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9188 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9189
Jesse Barnesb690e962010-07-19 13:53:12 -07009190 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9191 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9192
Daniel Vetterccd0d362012-10-10 23:13:59 +02009193 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009194 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009195 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009196
9197 /* Lenovo U160 cannot use SSC on LVDS */
9198 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009199
9200 /* Sony Vaio Y cannot use SSC on LVDS */
9201 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009202
9203 /* Acer Aspire 5734Z must invert backlight brightness */
9204 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009205
9206 /* Acer/eMachines G725 */
9207 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009208
9209 /* Acer/eMachines e725 */
9210 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009211
9212 /* Acer/Packard Bell NCL20 */
9213 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009214
9215 /* Acer Aspire 4736Z */
9216 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009217};
9218
9219static void intel_init_quirks(struct drm_device *dev)
9220{
9221 struct pci_dev *d = dev->pdev;
9222 int i;
9223
9224 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9225 struct intel_quirk *q = &intel_quirks[i];
9226
9227 if (d->device == q->device &&
9228 (d->subsystem_vendor == q->subsystem_vendor ||
9229 q->subsystem_vendor == PCI_ANY_ID) &&
9230 (d->subsystem_device == q->subsystem_device ||
9231 q->subsystem_device == PCI_ANY_ID))
9232 q->hook(dev);
9233 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009234 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9235 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9236 intel_dmi_quirks[i].hook(dev);
9237 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009238}
9239
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009240/* Disable the VGA plane that we never use */
9241static void i915_disable_vga(struct drm_device *dev)
9242{
9243 struct drm_i915_private *dev_priv = dev->dev_private;
9244 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009245 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009246
9247 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009248 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009249 sr1 = inb(VGA_SR_DATA);
9250 outb(sr1 | 1<<5, VGA_SR_DATA);
9251 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9252 udelay(300);
9253
9254 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9255 POSTING_READ(vga_reg);
9256}
9257
Daniel Vetterf8175862012-04-10 15:50:11 +02009258void intel_modeset_init_hw(struct drm_device *dev)
9259{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009260 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009261
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009262 intel_prepare_ddi(dev);
9263
Daniel Vetterf8175862012-04-10 15:50:11 +02009264 intel_init_clock_gating(dev);
9265
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009266 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009267 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009268 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009269}
9270
Imre Deak7d708ee2013-04-17 14:04:50 +03009271void intel_modeset_suspend_hw(struct drm_device *dev)
9272{
9273 intel_suspend_hw(dev);
9274}
9275
Jesse Barnes79e53942008-11-07 14:24:08 -08009276void intel_modeset_init(struct drm_device *dev)
9277{
Jesse Barnes652c3932009-08-17 13:31:43 -07009278 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009279 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009280
9281 drm_mode_config_init(dev);
9282
9283 dev->mode_config.min_width = 0;
9284 dev->mode_config.min_height = 0;
9285
Dave Airlie019d96c2011-09-29 16:20:42 +01009286 dev->mode_config.preferred_depth = 24;
9287 dev->mode_config.prefer_shadow = 1;
9288
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009289 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009290
Jesse Barnesb690e962010-07-19 13:53:12 -07009291 intel_init_quirks(dev);
9292
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009293 intel_init_pm(dev);
9294
Ben Widawskye3c74752013-04-05 13:12:39 -07009295 if (INTEL_INFO(dev)->num_pipes == 0)
9296 return;
9297
Jesse Barnese70236a2009-09-21 10:42:27 -07009298 intel_init_display(dev);
9299
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009300 if (IS_GEN2(dev)) {
9301 dev->mode_config.max_width = 2048;
9302 dev->mode_config.max_height = 2048;
9303 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009304 dev->mode_config.max_width = 4096;
9305 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009306 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009307 dev->mode_config.max_width = 8192;
9308 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009309 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009310 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009311
Zhao Yakui28c97732009-10-09 11:39:41 +08009312 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009313 INTEL_INFO(dev)->num_pipes,
9314 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009315
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009316 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009317 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009318 for (j = 0; j < dev_priv->num_plane; j++) {
9319 ret = intel_plane_init(dev, i, j);
9320 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009321 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9322 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009323 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009324 }
9325
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009326 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009327 intel_pch_pll_init(dev);
9328
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009329 /* Just disable it once at startup */
9330 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009331 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009332
9333 /* Just in case the BIOS is doing something questionable. */
9334 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009335}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009336
Daniel Vetter24929352012-07-02 20:28:59 +02009337static void
9338intel_connector_break_all_links(struct intel_connector *connector)
9339{
9340 connector->base.dpms = DRM_MODE_DPMS_OFF;
9341 connector->base.encoder = NULL;
9342 connector->encoder->connectors_active = false;
9343 connector->encoder->base.crtc = NULL;
9344}
9345
Daniel Vetter7fad7982012-07-04 17:51:47 +02009346static void intel_enable_pipe_a(struct drm_device *dev)
9347{
9348 struct intel_connector *connector;
9349 struct drm_connector *crt = NULL;
9350 struct intel_load_detect_pipe load_detect_temp;
9351
9352 /* We can't just switch on the pipe A, we need to set things up with a
9353 * proper mode and output configuration. As a gross hack, enable pipe A
9354 * by enabling the load detect pipe once. */
9355 list_for_each_entry(connector,
9356 &dev->mode_config.connector_list,
9357 base.head) {
9358 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9359 crt = &connector->base;
9360 break;
9361 }
9362 }
9363
9364 if (!crt)
9365 return;
9366
9367 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9368 intel_release_load_detect_pipe(crt, &load_detect_temp);
9369
9370
9371}
9372
Daniel Vetterfa555832012-10-10 23:14:00 +02009373static bool
9374intel_check_plane_mapping(struct intel_crtc *crtc)
9375{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009376 struct drm_device *dev = crtc->base.dev;
9377 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009378 u32 reg, val;
9379
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009380 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009381 return true;
9382
9383 reg = DSPCNTR(!crtc->plane);
9384 val = I915_READ(reg);
9385
9386 if ((val & DISPLAY_PLANE_ENABLE) &&
9387 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9388 return false;
9389
9390 return true;
9391}
9392
Daniel Vetter24929352012-07-02 20:28:59 +02009393static void intel_sanitize_crtc(struct intel_crtc *crtc)
9394{
9395 struct drm_device *dev = crtc->base.dev;
9396 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009397 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009398
Daniel Vetter24929352012-07-02 20:28:59 +02009399 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009400 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009401 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9402
9403 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009404 * disable the crtc (and hence change the state) if it is wrong. Note
9405 * that gen4+ has a fixed plane -> pipe mapping. */
9406 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009407 struct intel_connector *connector;
9408 bool plane;
9409
Daniel Vetter24929352012-07-02 20:28:59 +02009410 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9411 crtc->base.base.id);
9412
9413 /* Pipe has the wrong plane attached and the plane is active.
9414 * Temporarily change the plane mapping and disable everything
9415 * ... */
9416 plane = crtc->plane;
9417 crtc->plane = !plane;
9418 dev_priv->display.crtc_disable(&crtc->base);
9419 crtc->plane = plane;
9420
9421 /* ... and break all links. */
9422 list_for_each_entry(connector, &dev->mode_config.connector_list,
9423 base.head) {
9424 if (connector->encoder->base.crtc != &crtc->base)
9425 continue;
9426
9427 intel_connector_break_all_links(connector);
9428 }
9429
9430 WARN_ON(crtc->active);
9431 crtc->base.enabled = false;
9432 }
Daniel Vetter24929352012-07-02 20:28:59 +02009433
Daniel Vetter7fad7982012-07-04 17:51:47 +02009434 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9435 crtc->pipe == PIPE_A && !crtc->active) {
9436 /* BIOS forgot to enable pipe A, this mostly happens after
9437 * resume. Force-enable the pipe to fix this, the update_dpms
9438 * call below we restore the pipe to the right state, but leave
9439 * the required bits on. */
9440 intel_enable_pipe_a(dev);
9441 }
9442
Daniel Vetter24929352012-07-02 20:28:59 +02009443 /* Adjust the state of the output pipe according to whether we
9444 * have active connectors/encoders. */
9445 intel_crtc_update_dpms(&crtc->base);
9446
9447 if (crtc->active != crtc->base.enabled) {
9448 struct intel_encoder *encoder;
9449
9450 /* This can happen either due to bugs in the get_hw_state
9451 * functions or because the pipe is force-enabled due to the
9452 * pipe A quirk. */
9453 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9454 crtc->base.base.id,
9455 crtc->base.enabled ? "enabled" : "disabled",
9456 crtc->active ? "enabled" : "disabled");
9457
9458 crtc->base.enabled = crtc->active;
9459
9460 /* Because we only establish the connector -> encoder ->
9461 * crtc links if something is active, this means the
9462 * crtc is now deactivated. Break the links. connector
9463 * -> encoder links are only establish when things are
9464 * actually up, hence no need to break them. */
9465 WARN_ON(crtc->active);
9466
9467 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9468 WARN_ON(encoder->connectors_active);
9469 encoder->base.crtc = NULL;
9470 }
9471 }
9472}
9473
9474static void intel_sanitize_encoder(struct intel_encoder *encoder)
9475{
9476 struct intel_connector *connector;
9477 struct drm_device *dev = encoder->base.dev;
9478
9479 /* We need to check both for a crtc link (meaning that the
9480 * encoder is active and trying to read from a pipe) and the
9481 * pipe itself being active. */
9482 bool has_active_crtc = encoder->base.crtc &&
9483 to_intel_crtc(encoder->base.crtc)->active;
9484
9485 if (encoder->connectors_active && !has_active_crtc) {
9486 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9487 encoder->base.base.id,
9488 drm_get_encoder_name(&encoder->base));
9489
9490 /* Connector is active, but has no active pipe. This is
9491 * fallout from our resume register restoring. Disable
9492 * the encoder manually again. */
9493 if (encoder->base.crtc) {
9494 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9495 encoder->base.base.id,
9496 drm_get_encoder_name(&encoder->base));
9497 encoder->disable(encoder);
9498 }
9499
9500 /* Inconsistent output/port/pipe state happens presumably due to
9501 * a bug in one of the get_hw_state functions. Or someplace else
9502 * in our code, like the register restore mess on resume. Clamp
9503 * things to off as a safer default. */
9504 list_for_each_entry(connector,
9505 &dev->mode_config.connector_list,
9506 base.head) {
9507 if (connector->encoder != encoder)
9508 continue;
9509
9510 intel_connector_break_all_links(connector);
9511 }
9512 }
9513 /* Enabled encoders without active connectors will be fixed in
9514 * the crtc fixup. */
9515}
9516
Daniel Vetter44cec742013-01-25 17:53:21 +01009517void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009518{
9519 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009520 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009521
9522 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9523 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009524 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009525 }
9526}
9527
Daniel Vetter24929352012-07-02 20:28:59 +02009528/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9529 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009530void intel_modeset_setup_hw_state(struct drm_device *dev,
9531 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009532{
9533 struct drm_i915_private *dev_priv = dev->dev_private;
9534 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009535 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009536 struct intel_crtc *crtc;
9537 struct intel_encoder *encoder;
9538 struct intel_connector *connector;
9539
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009540 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9541 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009542 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009543
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009544 crtc->active = dev_priv->display.get_pipe_config(crtc,
9545 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009546
9547 crtc->base.enabled = crtc->active;
9548
9549 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9550 crtc->base.base.id,
9551 crtc->active ? "enabled" : "disabled");
9552 }
9553
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009554 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009555 intel_ddi_setup_hw_pll_state(dev);
9556
Daniel Vetter24929352012-07-02 20:28:59 +02009557 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9558 base.head) {
9559 pipe = 0;
9560
9561 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009562 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9563 encoder->base.crtc = &crtc->base;
9564 if (encoder->get_config)
9565 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009566 } else {
9567 encoder->base.crtc = NULL;
9568 }
9569
9570 encoder->connectors_active = false;
9571 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9572 encoder->base.base.id,
9573 drm_get_encoder_name(&encoder->base),
9574 encoder->base.crtc ? "enabled" : "disabled",
9575 pipe);
9576 }
9577
9578 list_for_each_entry(connector, &dev->mode_config.connector_list,
9579 base.head) {
9580 if (connector->get_hw_state(connector)) {
9581 connector->base.dpms = DRM_MODE_DPMS_ON;
9582 connector->encoder->connectors_active = true;
9583 connector->base.encoder = &connector->encoder->base;
9584 } else {
9585 connector->base.dpms = DRM_MODE_DPMS_OFF;
9586 connector->base.encoder = NULL;
9587 }
9588 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9589 connector->base.base.id,
9590 drm_get_connector_name(&connector->base),
9591 connector->base.encoder ? "enabled" : "disabled");
9592 }
9593
9594 /* HW state is read out, now we need to sanitize this mess. */
9595 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9596 base.head) {
9597 intel_sanitize_encoder(encoder);
9598 }
9599
9600 for_each_pipe(pipe) {
9601 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9602 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009603 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009604 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009605
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009606 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009607 /*
9608 * We need to use raw interfaces for restoring state to avoid
9609 * checking (bogus) intermediate states.
9610 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009611 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009612 struct drm_crtc *crtc =
9613 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009614
9615 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9616 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009617 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009618 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9619 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009620
9621 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009622 } else {
9623 intel_modeset_update_staged_output_state(dev);
9624 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009625
9626 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009627
9628 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009629}
9630
9631void intel_modeset_gem_init(struct drm_device *dev)
9632{
Chris Wilson1833b132012-05-09 11:56:28 +01009633 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009634
9635 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009636
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009637 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009638}
9639
9640void intel_modeset_cleanup(struct drm_device *dev)
9641{
Jesse Barnes652c3932009-08-17 13:31:43 -07009642 struct drm_i915_private *dev_priv = dev->dev_private;
9643 struct drm_crtc *crtc;
9644 struct intel_crtc *intel_crtc;
9645
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009646 /*
9647 * Interrupts and polling as the first thing to avoid creating havoc.
9648 * Too much stuff here (turning of rps, connectors, ...) would
9649 * experience fancy races otherwise.
9650 */
9651 drm_irq_uninstall(dev);
9652 cancel_work_sync(&dev_priv->hotplug_work);
9653 /*
9654 * Due to the hpd irq storm handling the hotplug work can re-arm the
9655 * poll handlers. Hence disable polling after hpd handling is shut down.
9656 */
Keith Packardf87ea762010-10-03 19:36:26 -07009657 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009658
Jesse Barnes652c3932009-08-17 13:31:43 -07009659 mutex_lock(&dev->struct_mutex);
9660
Jesse Barnes723bfd72010-10-07 16:01:13 -07009661 intel_unregister_dsm_handler();
9662
Jesse Barnes652c3932009-08-17 13:31:43 -07009663 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9664 /* Skip inactive CRTCs */
9665 if (!crtc->fb)
9666 continue;
9667
9668 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009669 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009670 }
9671
Chris Wilson973d04f2011-07-08 12:22:37 +01009672 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009673
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009674 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009675
Daniel Vetter930ebb42012-06-29 23:32:16 +02009676 ironlake_teardown_rc6(dev);
9677
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009678 mutex_unlock(&dev->struct_mutex);
9679
Chris Wilson1630fe72011-07-08 12:22:42 +01009680 /* flush any delayed tasks or pending work */
9681 flush_scheduled_work();
9682
Jani Nikuladc652f92013-04-12 15:18:38 +03009683 /* destroy backlight, if any, before the connectors */
9684 intel_panel_destroy_backlight(dev);
9685
Jesse Barnes79e53942008-11-07 14:24:08 -08009686 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009687
9688 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009689}
9690
Dave Airlie28d52042009-09-21 14:33:58 +10009691/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009692 * Return which encoder is currently attached for connector.
9693 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009694struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009695{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009696 return &intel_attached_encoder(connector)->base;
9697}
Jesse Barnes79e53942008-11-07 14:24:08 -08009698
Chris Wilsondf0e9242010-09-09 16:20:55 +01009699void intel_connector_attach_encoder(struct intel_connector *connector,
9700 struct intel_encoder *encoder)
9701{
9702 connector->encoder = encoder;
9703 drm_mode_connector_attach_encoder(&connector->base,
9704 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009705}
Dave Airlie28d52042009-09-21 14:33:58 +10009706
9707/*
9708 * set vga decode state - true == enable VGA decode
9709 */
9710int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9711{
9712 struct drm_i915_private *dev_priv = dev->dev_private;
9713 u16 gmch_ctrl;
9714
9715 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9716 if (state)
9717 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9718 else
9719 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9720 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9721 return 0;
9722}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009723
9724#ifdef CONFIG_DEBUG_FS
9725#include <linux/seq_file.h>
9726
9727struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009728
9729 u32 power_well_driver;
9730
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009731 struct intel_cursor_error_state {
9732 u32 control;
9733 u32 position;
9734 u32 base;
9735 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009736 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009737
9738 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009739 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009740 u32 conf;
9741 u32 source;
9742
9743 u32 htotal;
9744 u32 hblank;
9745 u32 hsync;
9746 u32 vtotal;
9747 u32 vblank;
9748 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009749 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009750
9751 struct intel_plane_error_state {
9752 u32 control;
9753 u32 stride;
9754 u32 size;
9755 u32 pos;
9756 u32 addr;
9757 u32 surface;
9758 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009759 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009760};
9761
9762struct intel_display_error_state *
9763intel_display_capture_error_state(struct drm_device *dev)
9764{
Akshay Joshi0206e352011-08-16 15:34:10 -04009765 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009766 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009767 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009768 int i;
9769
9770 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9771 if (error == NULL)
9772 return NULL;
9773
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009774 if (HAS_POWER_WELL(dev))
9775 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9776
Damien Lespiau52331302012-08-15 19:23:25 +01009777 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009778 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009779 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009780
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009781 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9782 error->cursor[i].control = I915_READ(CURCNTR(i));
9783 error->cursor[i].position = I915_READ(CURPOS(i));
9784 error->cursor[i].base = I915_READ(CURBASE(i));
9785 } else {
9786 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9787 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9788 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9789 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009790
9791 error->plane[i].control = I915_READ(DSPCNTR(i));
9792 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009793 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009794 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009795 error->plane[i].pos = I915_READ(DSPPOS(i));
9796 }
Paulo Zanonica291362013-03-06 20:03:14 -03009797 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9798 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009799 if (INTEL_INFO(dev)->gen >= 4) {
9800 error->plane[i].surface = I915_READ(DSPSURF(i));
9801 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9802 }
9803
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009804 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009805 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009806 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9807 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9808 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9809 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9810 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9811 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009812 }
9813
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009814 /* In the code above we read the registers without checking if the power
9815 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9816 * prevent the next I915_WRITE from detecting it and printing an error
9817 * message. */
9818 if (HAS_POWER_WELL(dev))
9819 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9820
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009821 return error;
9822}
9823
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009824#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9825
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009826void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009827intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009828 struct drm_device *dev,
9829 struct intel_display_error_state *error)
9830{
9831 int i;
9832
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009833 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009834 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009835 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009836 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009837 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009838 err_printf(m, "Pipe [%d]:\n", i);
9839 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009840 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009841 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9842 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9843 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9844 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9845 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9846 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9847 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9848 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009849
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009850 err_printf(m, "Plane [%d]:\n", i);
9851 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9852 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009853 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009854 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9855 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009856 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009857 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009858 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009859 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009860 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9861 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009862 }
9863
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009864 err_printf(m, "Cursor [%d]:\n", i);
9865 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9866 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9867 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009868 }
9869}
9870#endif