blob: acfc6a164a595b4699150205f176c09dd22d1f4c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020062 /**
63 * find_pll() - Find the best values for the PLL
64 * @limit: limits for the PLL
65 * @crtc: current CRTC
66 * @target: target frequency in kHz
67 * @refclk: reference clock frequency in kHz
68 * @match_clock: if provided, @best_clock P divider must
69 * match the P divider from @match_clock
70 * used for LVDS downclocking
71 * @best_clock: best PLL values found
72 *
73 * Returns true on success, false on failure.
74 */
75 bool (*find_pll)(const intel_limit_t *limit,
76 struct drm_crtc *crtc,
77 int target, int refclk,
78 intel_clock_t *match_clock,
79 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080080};
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnes2377b742010-07-07 14:06:43 -070082/* FDI */
83#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
84
Daniel Vetterd2acd212012-10-20 20:57:43 +020085int
86intel_pch_rawclk(struct drm_device *dev)
87{
88 struct drm_i915_private *dev_priv = dev->dev_private;
89
90 WARN_ON(!HAS_PCH_SPLIT(dev));
91
92 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
93}
94
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080099static bool
100intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800101 int target, int refclk, intel_clock_t *match_clock,
102 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700105intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
108
Chris Wilson021357a2010-09-07 20:54:59 +0100109static inline u32 /* units of 100MHz */
110intel_fdi_link_freq(struct drm_device *dev)
111{
Chris Wilson8b99e682010-10-13 09:59:17 +0100112 if (IS_GEN5(dev)) {
113 struct drm_i915_private *dev_priv = dev->dev_private;
114 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
115 } else
116 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100117}
118
Keith Packarde4b36692009-06-05 19:22:17 -0700119static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .dot = { .min = 25000, .max = 350000 },
121 .vco = { .min = 930000, .max = 1400000 },
122 .n = { .min = 3, .max = 16 },
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800130 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
132
133static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 25000, .max = 350000 },
135 .vco = { .min = 930000, .max = 1400000 },
136 .n = { .min = 3, .max = 16 },
137 .m = { .min = 96, .max = 140 },
138 .m1 = { .min = 18, .max = 26 },
139 .m2 = { .min = 6, .max = 16 },
140 .p = { .min = 4, .max = 128 },
141 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 165000,
143 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800144 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
Eric Anholt273e27c2011-03-30 13:01:10 -0700146
Keith Packarde4b36692009-06-05 19:22:17 -0700147static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 5, .max = 80 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 200000,
157 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800158 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
161static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .dot = { .min = 20000, .max = 400000 },
163 .vco = { .min = 1400000, .max = 2800000 },
164 .n = { .min = 1, .max = 6 },
165 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100166 .m1 = { .min = 8, .max = 18 },
167 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 .p = { .min = 7, .max = 98 },
169 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .p2 = { .dot_limit = 112000,
171 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800172 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
Eric Anholt273e27c2011-03-30 13:01:10 -0700175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 25000, .max = 270000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 17, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 10, .max = 30 },
184 .p1 = { .min = 1, .max = 3},
185 .p2 = { .dot_limit = 270000,
186 .p2_slow = 10,
187 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800188 },
Ma Lingd4906092009-03-18 20:13:27 +0800189 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700190};
191
192static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .dot = { .min = 22000, .max = 400000 },
194 .vco = { .min = 1750000, .max = 3500000},
195 .n = { .min = 1, .max = 4 },
196 .m = { .min = 104, .max = 138 },
197 .m1 = { .min = 16, .max = 23 },
198 .m2 = { .min = 5, .max = 11 },
199 .p = { .min = 5, .max = 80 },
200 .p1 = { .min = 1, .max = 8},
201 .p2 = { .dot_limit = 165000,
202 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800203 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
206static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .dot = { .min = 20000, .max = 115000 },
208 .vco = { .min = 1750000, .max = 3500000 },
209 .n = { .min = 1, .max = 3 },
210 .m = { .min = 104, .max = 138 },
211 .m1 = { .min = 17, .max = 23 },
212 .m2 = { .min = 5, .max = 11 },
213 .p = { .min = 28, .max = 112 },
214 .p1 = { .min = 2, .max = 8 },
215 .p2 = { .dot_limit = 0,
216 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Ma Lingd4906092009-03-18 20:13:27 +0800218 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
221static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 80000, .max = 224000 },
223 .vco = { .min = 1750000, .max = 3500000 },
224 .n = { .min = 1, .max = 3 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 14, .max = 42 },
229 .p1 = { .min = 2, .max = 6 },
230 .p2 = { .dot_limit = 0,
231 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800232 },
Ma Lingd4906092009-03-18 20:13:27 +0800233 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500236static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 20000, .max = 400000},
238 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .n = { .min = 3, .max = 6 },
241 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .m1 = { .min = 0, .max = 0 },
244 .m2 = { .min = 0, .max = 254 },
245 .p = { .min = 5, .max = 80 },
246 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .p2 = { .dot_limit = 200000,
248 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800249 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 20000, .max = 400000 },
254 .vco = { .min = 1700000, .max = 3500000 },
255 .n = { .min = 3, .max = 6 },
256 .m = { .min = 2, .max = 256 },
257 .m1 = { .min = 0, .max = 0 },
258 .m2 = { .min = 0, .max = 254 },
259 .p = { .min = 7, .max = 112 },
260 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 112000,
262 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800263 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
Eric Anholt273e27c2011-03-30 13:01:10 -0700266/* Ironlake / Sandybridge
267 *
268 * We calculate clock using (register_value + 2) for N/M1/M2, so here
269 * the range value for them is (actual_value - 2).
270 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .dot = { .min = 25000, .max = 350000 },
273 .vco = { .min = 1760000, .max = 3510000 },
274 .n = { .min = 1, .max = 5 },
275 .m = { .min = 79, .max = 127 },
276 .m1 = { .min = 12, .max = 22 },
277 .m2 = { .min = 5, .max = 9 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
280 .p2 = { .dot_limit = 225000,
281 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800282 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 25000, .max = 350000 },
287 .vco = { .min = 1760000, .max = 3510000 },
288 .n = { .min = 1, .max = 3 },
289 .m = { .min = 79, .max = 118 },
290 .m1 = { .min = 12, .max = 22 },
291 .m2 = { .min = 5, .max = 9 },
292 .p = { .min = 28, .max = 112 },
293 .p1 = { .min = 2, .max = 8 },
294 .p2 = { .dot_limit = 225000,
295 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296 .find_pll = intel_g4x_find_best_PLL,
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 127 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 56 },
307 .p1 = { .min = 2, .max = 8 },
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310 .find_pll = intel_g4x_find_best_PLL,
311};
312
Eric Anholt273e27c2011-03-30 13:01:10 -0700313/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 2 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325 .find_pll = intel_g4x_find_best_PLL,
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 126 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400336 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800339 .find_pll = intel_g4x_find_best_PLL,
340};
341
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700342static const intel_limit_t intel_limits_vlv_dac = {
343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
345 .n = { .min = 1, .max = 7 },
346 .m = { .min = 22, .max = 450 }, /* guess */
347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
353 .find_pll = intel_vlv_find_best_pll,
354};
355
356static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200357 .dot = { .min = 25000, .max = 270000 },
358 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700359 .n = { .min = 1, .max = 7 },
360 .m = { .min = 60, .max = 300 }, /* guess */
361 .m1 = { .min = 2, .max = 3 },
362 .m2 = { .min = 11, .max = 156 },
363 .p = { .min = 10, .max = 30 },
364 .p1 = { .min = 2, .max = 3 },
365 .p2 = { .dot_limit = 270000,
366 .p2_slow = 2, .p2_fast = 20 },
367 .find_pll = intel_vlv_find_best_pll,
368};
369
370static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530371 .dot = { .min = 25000, .max = 270000 },
372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530374 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700375 .m1 = { .min = 2, .max = 3 },
376 .m2 = { .min = 11, .max = 156 },
377 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .p2 = { .dot_limit = 270000,
380 .p2_slow = 2, .p2_fast = 20 },
381 .find_pll = intel_vlv_find_best_pll,
382};
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
385 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800387 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800388 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389
390 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100391 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000392 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800393 limit = &intel_limits_ironlake_dual_lvds_100m;
394 else
395 limit = &intel_limits_ironlake_dual_lvds;
396 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000397 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800398 limit = &intel_limits_ironlake_single_lvds_100m;
399 else
400 limit = &intel_limits_ironlake_single_lvds;
401 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200402 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800404
405 return limit;
406}
407
Ma Ling044c7c42009-03-18 20:13:23 +0800408static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
409{
410 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800411 const intel_limit_t *limit;
412
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100414 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800416 else
Keith Packarde4b36692009-06-05 19:22:17 -0700417 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800418 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
419 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700420 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800421 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700422 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800423 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800425
426 return limit;
427}
428
Chris Wilson1b894b52010-12-14 20:04:54 +0000429static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
431 struct drm_device *dev = crtc->dev;
432 const intel_limit_t *limit;
433
Eric Anholtbad720f2009-10-22 16:11:14 -0700434 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000435 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800436 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800437 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500438 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500440 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800441 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500442 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700443 } else if (IS_VALLEYVIEW(dev)) {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
445 limit = &intel_limits_vlv_dac;
446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
447 limit = &intel_limits_vlv_hdmi;
448 else
449 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100450 } else if (!IS_GEN2(dev)) {
451 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
452 limit = &intel_limits_i9xx_lvds;
453 else
454 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800455 } else {
456 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800458 else
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800460 }
461 return limit;
462}
463
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500464/* m1 is reserved as 0 in Pineview, n is a ring counter */
465static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800466{
Shaohua Li21778322009-02-23 15:19:16 +0800467 clock->m = clock->m2 + 2;
468 clock->p = clock->p1 * clock->p2;
469 clock->vco = refclk * clock->m / clock->n;
470 clock->dot = clock->vco / clock->p;
471}
472
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200473static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
474{
475 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
476}
477
Shaohua Li21778322009-02-23 15:19:16 +0800478static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
479{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 if (IS_PINEVIEW(dev)) {
481 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800482 return;
483 }
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200484 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 clock->p = clock->p1 * clock->p2;
486 clock->vco = refclk * clock->m / (clock->n + 2);
487 clock->dot = clock->vco / clock->p;
488}
489
Jesse Barnes79e53942008-11-07 14:24:08 -0800490/**
491 * Returns whether any output on the specified pipe is of the specified type
492 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100493bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800494{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100495 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100496 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200498 for_each_encoder_on_crtc(dev, crtc, encoder)
499 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100500 return true;
501
502 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503}
504
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800505#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800506/**
507 * Returns whether the given set of divisors are valid for a given refclk with
508 * the given connectors.
509 */
510
Chris Wilson1b894b52010-12-14 20:04:54 +0000511static bool intel_PLL_is_valid(struct drm_device *dev,
512 const intel_limit_t *limit,
513 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800514{
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400516 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800517 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400518 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400520 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400522 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400524 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800525 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800527 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400528 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400530 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800531 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
532 * connector, etc., rather than just a single range.
533 */
534 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400535 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800536
537 return true;
538}
539
Ma Lingd4906092009-03-18 20:13:27 +0800540static bool
541intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800542 int target, int refclk, intel_clock_t *match_clock,
543 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800544
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
546 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 int err = target;
549
Daniel Vettera210b022012-11-26 17:22:08 +0100550 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100552 * For LVDS just rely on its current settings for dual-channel.
553 * We haven't figured out how to reliably set up different
554 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100556 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 clock.p2 = limit->p2.p2_fast;
558 else
559 clock.p2 = limit->p2.p2_slow;
560 } else {
561 if (target < limit->p2.dot_limit)
562 clock.p2 = limit->p2.p2_slow;
563 else
564 clock.p2 = limit->p2.p2_fast;
565 }
566
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800568
Zhao Yakui42158662009-11-20 11:24:18 +0800569 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
570 clock.m1++) {
571 for (clock.m2 = limit->m2.min;
572 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500573 /* m1 is always 0 in Pineview */
574 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800575 break;
576 for (clock.n = limit->n.min;
577 clock.n <= limit->n.max; clock.n++) {
578 for (clock.p1 = limit->p1.min;
579 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 int this_err;
581
Shaohua Li21778322009-02-23 15:19:16 +0800582 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000583 if (!intel_PLL_is_valid(dev, limit,
584 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800586 if (match_clock &&
587 clock.p != match_clock->p)
588 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589
590 this_err = abs(clock.dot - target);
591 if (this_err < err) {
592 *best_clock = clock;
593 err = this_err;
594 }
595 }
596 }
597 }
598 }
599
600 return (err != target);
601}
602
Ma Lingd4906092009-03-18 20:13:27 +0800603static bool
604intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800605 int target, int refclk, intel_clock_t *match_clock,
606 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800607{
608 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800609 intel_clock_t clock;
610 int max_n;
611 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400612 /* approximately equals target * 0.00585 */
613 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800614 found = false;
615
616 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100617 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
628 memset(best_clock, 0, sizeof(*best_clock));
629 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200630 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800631 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200632 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800633 for (clock.m1 = limit->m1.max;
634 clock.m1 >= limit->m1.min; clock.m1--) {
635 for (clock.m2 = limit->m2.max;
636 clock.m2 >= limit->m2.min; clock.m2--) {
637 for (clock.p1 = limit->p1.max;
638 clock.p1 >= limit->p1.min; clock.p1--) {
639 int this_err;
640
Shaohua Li21778322009-02-23 15:19:16 +0800641 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800644 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000645
646 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800647 if (this_err < err_most) {
648 *best_clock = clock;
649 err_most = this_err;
650 max_n = clock.n;
651 found = true;
652 }
653 }
654 }
655 }
656 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800657 return found;
658}
Ma Lingd4906092009-03-18 20:13:27 +0800659
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700661intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
662 int target, int refclk, intel_clock_t *match_clock,
663 intel_clock_t *best_clock)
664{
665 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
666 u32 m, n, fastclk;
667 u32 updrate, minupdate, fracbits, p;
668 unsigned long bestppm, ppm, absppm;
669 int dotclk, flag;
670
Alan Coxaf447bd2012-07-25 13:49:18 +0100671 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700672 dotclk = target * 1000;
673 bestppm = 1000000;
674 ppm = absppm = 0;
675 fastclk = dotclk / (2*100);
676 updrate = 0;
677 minupdate = 19200;
678 fracbits = 1;
679 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
680 bestm1 = bestm2 = bestp1 = bestp2 = 0;
681
682 /* based on hardware requirement, prefer smaller n to precision */
683 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
684 updrate = refclk / n;
685 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
686 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
687 if (p2 > 10)
688 p2 = p2 - 1;
689 p = p1 * p2;
690 /* based on hardware requirement, prefer bigger m1,m2 values */
691 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
692 m2 = (((2*(fastclk * p * n / m1 )) +
693 refclk) / (2*refclk));
694 m = m1 * m2;
695 vco = updrate * m;
696 if (vco >= limit->vco.min && vco < limit->vco.max) {
697 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
698 absppm = (ppm > 0) ? ppm : (-ppm);
699 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
700 bestppm = 0;
701 flag = 1;
702 }
703 if (absppm < bestppm - 10) {
704 bestppm = absppm;
705 flag = 1;
706 }
707 if (flag) {
708 bestn = n;
709 bestm1 = m1;
710 bestm2 = m2;
711 bestp1 = p1;
712 bestp2 = p2;
713 flag = 0;
714 }
715 }
716 }
717 }
718 }
719 }
720 best_clock->n = bestn;
721 best_clock->m1 = bestm1;
722 best_clock->m2 = bestm2;
723 best_clock->p1 = bestp1;
724 best_clock->p2 = bestp2;
725
726 return true;
727}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700728
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200729enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
730 enum pipe pipe)
731{
732 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
Daniel Vetter3b117c82013-04-17 20:15:07 +0200735 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200736}
737
Paulo Zanonia928d532012-05-04 17:18:15 -0300738static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
739{
740 struct drm_i915_private *dev_priv = dev->dev_private;
741 u32 frame, frame_reg = PIPEFRAME(pipe);
742
743 frame = I915_READ(frame_reg);
744
745 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
746 DRM_DEBUG_KMS("vblank wait timed out\n");
747}
748
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749/**
750 * intel_wait_for_vblank - wait for vblank on a given pipe
751 * @dev: drm device
752 * @pipe: pipe to wait for
753 *
754 * Wait for vblank to occur on a given pipe. Needed for various bits of
755 * mode setting code.
756 */
757void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800758{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800760 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700761
Paulo Zanonia928d532012-05-04 17:18:15 -0300762 if (INTEL_INFO(dev)->gen >= 5) {
763 ironlake_wait_for_vblank(dev, pipe);
764 return;
765 }
766
Chris Wilson300387c2010-09-05 20:25:43 +0100767 /* Clear existing vblank status. Note this will clear any other
768 * sticky status fields as well.
769 *
770 * This races with i915_driver_irq_handler() with the result
771 * that either function could miss a vblank event. Here it is not
772 * fatal, as we will either wait upon the next vblank interrupt or
773 * timeout. Generally speaking intel_wait_for_vblank() is only
774 * called during modeset at which time the GPU should be idle and
775 * should *not* be performing page flips and thus not waiting on
776 * vblanks...
777 * Currently, the result of us stealing a vblank from the irq
778 * handler is that a single frame will be skipped during swapbuffers.
779 */
780 I915_WRITE(pipestat_reg,
781 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
782
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100784 if (wait_for(I915_READ(pipestat_reg) &
785 PIPE_VBLANK_INTERRUPT_STATUS,
786 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700787 DRM_DEBUG_KMS("vblank wait timed out\n");
788}
789
Keith Packardab7ad7f2010-10-03 00:33:06 -0700790/*
791 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700792 * @dev: drm device
793 * @pipe: pipe to wait for
794 *
795 * After disabling a pipe, we can't wait for vblank in the usual way,
796 * spinning on the vblank interrupt status bit, since we won't actually
797 * see an interrupt when the pipe is disabled.
798 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700799 * On Gen4 and above:
800 * wait for the pipe register state bit to turn off
801 *
802 * Otherwise:
803 * wait for the display line value to settle (it usually
804 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100805 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100807void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700808{
809 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200810 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
811 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700812
Keith Packardab7ad7f2010-10-03 00:33:06 -0700813 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200814 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100817 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
818 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200819 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700820 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300821 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100822 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 unsigned long timeout = jiffies + msecs_to_jiffies(100);
824
Paulo Zanoni837ba002012-05-04 17:18:14 -0300825 if (IS_GEN2(dev))
826 line_mask = DSL_LINEMASK_GEN2;
827 else
828 line_mask = DSL_LINEMASK_GEN3;
829
Keith Packardab7ad7f2010-10-03 00:33:06 -0700830 /* Wait for the display line to settle */
831 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300832 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300834 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700835 time_after(timeout, jiffies));
836 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200837 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800839}
840
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000841/*
842 * ibx_digital_port_connected - is the specified port connected?
843 * @dev_priv: i915 private structure
844 * @port: the port to test
845 *
846 * Returns true if @port is connected, false otherwise.
847 */
848bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
849 struct intel_digital_port *port)
850{
851 u32 bit;
852
Damien Lespiauc36346e2012-12-13 16:09:03 +0000853 if (HAS_PCH_IBX(dev_priv->dev)) {
854 switch(port->port) {
855 case PORT_B:
856 bit = SDE_PORTB_HOTPLUG;
857 break;
858 case PORT_C:
859 bit = SDE_PORTC_HOTPLUG;
860 break;
861 case PORT_D:
862 bit = SDE_PORTD_HOTPLUG;
863 break;
864 default:
865 return true;
866 }
867 } else {
868 switch(port->port) {
869 case PORT_B:
870 bit = SDE_PORTB_HOTPLUG_CPT;
871 break;
872 case PORT_C:
873 bit = SDE_PORTC_HOTPLUG_CPT;
874 break;
875 case PORT_D:
876 bit = SDE_PORTD_HOTPLUG_CPT;
877 break;
878 default:
879 return true;
880 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000881 }
882
883 return I915_READ(SDEISR) & bit;
884}
885
Jesse Barnesb24e7172011-01-04 15:09:30 -0800886static const char *state_string(bool enabled)
887{
888 return enabled ? "on" : "off";
889}
890
891/* Only for pre-ILK configs */
892static void assert_pll(struct drm_i915_private *dev_priv,
893 enum pipe pipe, bool state)
894{
895 int reg;
896 u32 val;
897 bool cur_state;
898
899 reg = DPLL(pipe);
900 val = I915_READ(reg);
901 cur_state = !!(val & DPLL_VCO_ENABLE);
902 WARN(cur_state != state,
903 "PLL state assertion failure (expected %s, current %s)\n",
904 state_string(state), state_string(cur_state));
905}
906#define assert_pll_enabled(d, p) assert_pll(d, p, true)
907#define assert_pll_disabled(d, p) assert_pll(d, p, false)
908
Jesse Barnes040484a2011-01-03 12:14:26 -0800909/* For ILK+ */
910static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100911 struct intel_pch_pll *pll,
912 struct intel_crtc *crtc,
913 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800914{
Jesse Barnes040484a2011-01-03 12:14:26 -0800915 u32 val;
916 bool cur_state;
917
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300918 if (HAS_PCH_LPT(dev_priv->dev)) {
919 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
920 return;
921 }
922
Chris Wilson92b27b02012-05-20 18:10:50 +0100923 if (WARN (!pll,
924 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100925 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100926
Chris Wilson92b27b02012-05-20 18:10:50 +0100927 val = I915_READ(pll->pll_reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
931 pll->pll_reg, state_string(state), state_string(cur_state), val);
932
933 /* Make sure the selected PLL is correctly attached to the transcoder */
934 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700935 u32 pch_dpll;
936
937 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100938 cur_state = pll->pll_reg == _PCH_DPLL_B;
939 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300940 "PLL[%d] not attached to this transcoder %c: %08x\n",
941 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100942 cur_state = !!(val >> (4*crtc->pipe + 3));
943 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300944 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100945 pll->pll_reg == _PCH_DPLL_B,
946 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300947 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100948 val);
949 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700950 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800951}
Chris Wilson92b27b02012-05-20 18:10:50 +0100952#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
953#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954
955static void assert_fdi_tx(struct drm_i915_private *dev_priv,
956 enum pipe pipe, bool state)
957{
958 int reg;
959 u32 val;
960 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200961 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
962 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800963
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200964 if (HAS_DDI(dev_priv->dev)) {
965 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200966 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300967 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200968 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300969 } else {
970 reg = FDI_TX_CTL(pipe);
971 val = I915_READ(reg);
972 cur_state = !!(val & FDI_TX_ENABLE);
973 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800974 WARN(cur_state != state,
975 "FDI TX state assertion failure (expected %s, current %s)\n",
976 state_string(state), state_string(cur_state));
977}
978#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
979#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
980
981static void assert_fdi_rx(struct drm_i915_private *dev_priv,
982 enum pipe pipe, bool state)
983{
984 int reg;
985 u32 val;
986 bool cur_state;
987
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200988 reg = FDI_RX_CTL(pipe);
989 val = I915_READ(reg);
990 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991 WARN(cur_state != state,
992 "FDI RX state assertion failure (expected %s, current %s)\n",
993 state_string(state), state_string(cur_state));
994}
995#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
996#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
997
998static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
999 enum pipe pipe)
1000{
1001 int reg;
1002 u32 val;
1003
1004 /* ILK FDI PLL is always enabled */
1005 if (dev_priv->info->gen == 5)
1006 return;
1007
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001008 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001009 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001010 return;
1011
Jesse Barnes040484a2011-01-03 12:14:26 -08001012 reg = FDI_TX_CTL(pipe);
1013 val = I915_READ(reg);
1014 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1015}
1016
1017static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1018 enum pipe pipe)
1019{
1020 int reg;
1021 u32 val;
1022
1023 reg = FDI_RX_CTL(pipe);
1024 val = I915_READ(reg);
1025 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1026}
1027
Jesse Barnesea0760c2011-01-04 15:09:32 -08001028static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1029 enum pipe pipe)
1030{
1031 int pp_reg, lvds_reg;
1032 u32 val;
1033 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001034 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001035
1036 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1037 pp_reg = PCH_PP_CONTROL;
1038 lvds_reg = PCH_LVDS;
1039 } else {
1040 pp_reg = PP_CONTROL;
1041 lvds_reg = LVDS;
1042 }
1043
1044 val = I915_READ(pp_reg);
1045 if (!(val & PANEL_POWER_ON) ||
1046 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1047 locked = false;
1048
1049 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1050 panel_pipe = PIPE_B;
1051
1052 WARN(panel_pipe == pipe && locked,
1053 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001054 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001055}
1056
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001057void assert_pipe(struct drm_i915_private *dev_priv,
1058 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059{
1060 int reg;
1061 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001062 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001063 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1064 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065
Daniel Vetter8e636782012-01-22 01:36:48 +01001066 /* if we need the pipe A quirk it must be always on */
1067 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1068 state = true;
1069
Paulo Zanonib97186f2013-05-03 12:15:36 -03001070 if (!intel_display_power_enabled(dev_priv->dev,
1071 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001072 cur_state = false;
1073 } else {
1074 reg = PIPECONF(cpu_transcoder);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & PIPECONF_ENABLE);
1077 }
1078
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001079 WARN(cur_state != state,
1080 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001081 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001082}
1083
Chris Wilson931872f2012-01-16 23:01:13 +00001084static void assert_plane(struct drm_i915_private *dev_priv,
1085 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001086{
1087 int reg;
1088 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001089 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001090
1091 reg = DSPCNTR(plane);
1092 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001093 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1094 WARN(cur_state != state,
1095 "plane %c assertion failure (expected %s, current %s)\n",
1096 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097}
1098
Chris Wilson931872f2012-01-16 23:01:13 +00001099#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1100#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1101
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1103 enum pipe pipe)
1104{
1105 int reg, i;
1106 u32 val;
1107 int cur_pipe;
1108
Jesse Barnes19ec1352011-02-02 12:28:02 -08001109 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001110 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001111 reg = DSPCNTR(pipe);
1112 val = I915_READ(reg);
1113 WARN((val & DISPLAY_PLANE_ENABLE),
1114 "plane %c assertion failure, should be disabled but not\n",
1115 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001116 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001117 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001118
Jesse Barnesb24e7172011-01-04 15:09:30 -08001119 /* Need to check both planes against the pipe */
1120 for (i = 0; i < 2; i++) {
1121 reg = DSPCNTR(i);
1122 val = I915_READ(reg);
1123 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1124 DISPPLANE_SEL_PIPE_SHIFT;
1125 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001126 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1127 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001128 }
1129}
1130
Jesse Barnes19332d72013-03-28 09:55:38 -07001131static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1132 enum pipe pipe)
1133{
1134 int reg, i;
1135 u32 val;
1136
1137 if (!IS_VALLEYVIEW(dev_priv->dev))
1138 return;
1139
1140 /* Need to check both planes against the pipe */
1141 for (i = 0; i < dev_priv->num_plane; i++) {
1142 reg = SPCNTR(pipe, i);
1143 val = I915_READ(reg);
1144 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001145 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1146 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001147 }
1148}
1149
Jesse Barnes92f25842011-01-04 15:09:34 -08001150static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1151{
1152 u32 val;
1153 bool enabled;
1154
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001155 if (HAS_PCH_LPT(dev_priv->dev)) {
1156 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1157 return;
1158 }
1159
Jesse Barnes92f25842011-01-04 15:09:34 -08001160 val = I915_READ(PCH_DREF_CONTROL);
1161 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1162 DREF_SUPERSPREAD_SOURCE_MASK));
1163 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1164}
1165
Daniel Vetterab9412b2013-05-03 11:49:46 +02001166static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1167 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001168{
1169 int reg;
1170 u32 val;
1171 bool enabled;
1172
Daniel Vetterab9412b2013-05-03 11:49:46 +02001173 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001174 val = I915_READ(reg);
1175 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001176 WARN(enabled,
1177 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1178 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001179}
1180
Keith Packard4e634382011-08-06 10:39:45 -07001181static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1182 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001183{
1184 if ((val & DP_PORT_EN) == 0)
1185 return false;
1186
1187 if (HAS_PCH_CPT(dev_priv->dev)) {
1188 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1189 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1190 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1191 return false;
1192 } else {
1193 if ((val & DP_PIPE_MASK) != (pipe << 30))
1194 return false;
1195 }
1196 return true;
1197}
1198
Keith Packard1519b992011-08-06 10:35:34 -07001199static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1200 enum pipe pipe, u32 val)
1201{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001202 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001203 return false;
1204
1205 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001206 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001207 return false;
1208 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001209 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001210 return false;
1211 }
1212 return true;
1213}
1214
1215static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1216 enum pipe pipe, u32 val)
1217{
1218 if ((val & LVDS_PORT_EN) == 0)
1219 return false;
1220
1221 if (HAS_PCH_CPT(dev_priv->dev)) {
1222 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1223 return false;
1224 } else {
1225 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1226 return false;
1227 }
1228 return true;
1229}
1230
1231static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe, u32 val)
1233{
1234 if ((val & ADPA_DAC_ENABLE) == 0)
1235 return false;
1236 if (HAS_PCH_CPT(dev_priv->dev)) {
1237 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1238 return false;
1239 } else {
1240 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1241 return false;
1242 }
1243 return true;
1244}
1245
Jesse Barnes291906f2011-02-02 12:28:03 -08001246static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001247 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001248{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001249 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001250 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001251 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001252 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001253
Daniel Vetter75c5da22012-09-10 21:58:29 +02001254 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1255 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001256 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001257}
1258
1259static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1260 enum pipe pipe, int reg)
1261{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001262 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001263 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001264 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001265 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001266
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001268 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001269 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001270}
1271
1272static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1273 enum pipe pipe)
1274{
1275 int reg;
1276 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001277
Keith Packardf0575e92011-07-25 22:12:43 -07001278 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1279 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1280 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001281
1282 reg = PCH_ADPA;
1283 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001284 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001285 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001286 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001287
1288 reg = PCH_LVDS;
1289 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001290 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001291 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001292 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001293
Paulo Zanonie2debe92013-02-18 19:00:27 -03001294 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1295 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1296 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001297}
1298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001300 * intel_enable_pll - enable a PLL
1301 * @dev_priv: i915 private structure
1302 * @pipe: pipe PLL to enable
1303 *
1304 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1305 * make sure the PLL reg is writable first though, since the panel write
1306 * protect mechanism may be enabled.
1307 *
1308 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001309 *
1310 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001311 */
1312static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1313{
1314 int reg;
1315 u32 val;
1316
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001317 assert_pipe_disabled(dev_priv, pipe);
1318
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001319 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001320 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001321
1322 /* PLL is protected by panel, make sure we can write it */
1323 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1324 assert_panel_unlocked(dev_priv, pipe);
1325
1326 reg = DPLL(pipe);
1327 val = I915_READ(reg);
1328 val |= DPLL_VCO_ENABLE;
1329
1330 /* We do this three times for luck */
1331 I915_WRITE(reg, val);
1332 POSTING_READ(reg);
1333 udelay(150); /* wait for warmup */
1334 I915_WRITE(reg, val);
1335 POSTING_READ(reg);
1336 udelay(150); /* wait for warmup */
1337 I915_WRITE(reg, val);
1338 POSTING_READ(reg);
1339 udelay(150); /* wait for warmup */
1340}
1341
1342/**
1343 * intel_disable_pll - disable a PLL
1344 * @dev_priv: i915 private structure
1345 * @pipe: pipe PLL to disable
1346 *
1347 * Disable the PLL for @pipe, making sure the pipe is off first.
1348 *
1349 * Note! This is for pre-ILK only.
1350 */
1351static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1352{
1353 int reg;
1354 u32 val;
1355
1356 /* Don't disable pipe A or pipe A PLLs if needed */
1357 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1358 return;
1359
1360 /* Make sure the pipe isn't still relying on us */
1361 assert_pipe_disabled(dev_priv, pipe);
1362
1363 reg = DPLL(pipe);
1364 val = I915_READ(reg);
1365 val &= ~DPLL_VCO_ENABLE;
1366 I915_WRITE(reg, val);
1367 POSTING_READ(reg);
1368}
1369
Jesse Barnes89b667f2013-04-18 14:51:36 -07001370void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1371{
1372 u32 port_mask;
1373
1374 if (!port)
1375 port_mask = DPLL_PORTB_READY_MASK;
1376 else
1377 port_mask = DPLL_PORTC_READY_MASK;
1378
1379 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1380 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1381 'B' + port, I915_READ(DPLL(0)));
1382}
1383
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001384/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001385 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001386 * @dev_priv: i915 private structure
1387 * @pipe: pipe PLL to enable
1388 *
1389 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1390 * drives the transcoder clock.
1391 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001392static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001393{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001394 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001395 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001396 int reg;
1397 u32 val;
1398
Chris Wilson48da64a2012-05-13 20:16:12 +01001399 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001400 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001401 pll = intel_crtc->pch_pll;
1402 if (pll == NULL)
1403 return;
1404
1405 if (WARN_ON(pll->refcount == 0))
1406 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001407
1408 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1409 pll->pll_reg, pll->active, pll->on,
1410 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001411
1412 /* PCH refclock must be enabled first */
1413 assert_pch_refclk_enabled(dev_priv);
1414
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001415 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001416 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001417 return;
1418 }
1419
1420 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1421
1422 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001423 val = I915_READ(reg);
1424 val |= DPLL_VCO_ENABLE;
1425 I915_WRITE(reg, val);
1426 POSTING_READ(reg);
1427 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001428
1429 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001430}
1431
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001432static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001433{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001434 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1435 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001436 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001437 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001438
Jesse Barnes92f25842011-01-04 15:09:34 -08001439 /* PCH only available on ILK+ */
1440 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001441 if (pll == NULL)
1442 return;
1443
Chris Wilson48da64a2012-05-13 20:16:12 +01001444 if (WARN_ON(pll->refcount == 0))
1445 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001446
1447 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1448 pll->pll_reg, pll->active, pll->on,
1449 intel_crtc->base.base.id);
1450
Chris Wilson48da64a2012-05-13 20:16:12 +01001451 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001452 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001453 return;
1454 }
1455
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001456 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001457 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001458 return;
1459 }
1460
1461 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001462
1463 /* Make sure transcoder isn't still depending on us */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001464 assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001465
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001466 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001467 val = I915_READ(reg);
1468 val &= ~DPLL_VCO_ENABLE;
1469 I915_WRITE(reg, val);
1470 POSTING_READ(reg);
1471 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001472
1473 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001476static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1477 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001478{
Daniel Vetter23670b322012-11-01 09:15:30 +01001479 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001480 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001481 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001482
1483 /* PCH only available on ILK+ */
1484 BUG_ON(dev_priv->info->gen < 5);
1485
1486 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001487 assert_pch_pll_enabled(dev_priv,
1488 to_intel_crtc(crtc)->pch_pll,
1489 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001490
1491 /* FDI must be feeding us bits for PCH ports */
1492 assert_fdi_tx_enabled(dev_priv, pipe);
1493 assert_fdi_rx_enabled(dev_priv, pipe);
1494
Daniel Vetter23670b322012-11-01 09:15:30 +01001495 if (HAS_PCH_CPT(dev)) {
1496 /* Workaround: Set the timing override bit before enabling the
1497 * pch transcoder. */
1498 reg = TRANS_CHICKEN2(pipe);
1499 val = I915_READ(reg);
1500 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1501 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001502 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001503
Daniel Vetterab9412b2013-05-03 11:49:46 +02001504 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001505 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001506 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001507
1508 if (HAS_PCH_IBX(dev_priv->dev)) {
1509 /*
1510 * make the BPC in transcoder be consistent with
1511 * that in pipeconf reg.
1512 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001513 val &= ~PIPECONF_BPC_MASK;
1514 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001515 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001516
1517 val &= ~TRANS_INTERLACE_MASK;
1518 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001519 if (HAS_PCH_IBX(dev_priv->dev) &&
1520 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1521 val |= TRANS_LEGACY_INTERLACED_ILK;
1522 else
1523 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001524 else
1525 val |= TRANS_PROGRESSIVE;
1526
Jesse Barnes040484a2011-01-03 12:14:26 -08001527 I915_WRITE(reg, val | TRANS_ENABLE);
1528 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001529 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001530}
1531
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001532static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001533 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001534{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001535 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001536
1537 /* PCH only available on ILK+ */
1538 BUG_ON(dev_priv->info->gen < 5);
1539
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001540 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001541 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001542 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001543
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001544 /* Workaround: set timing override bit. */
1545 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001546 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001547 I915_WRITE(_TRANSA_CHICKEN2, val);
1548
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001549 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001550 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001551
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001552 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1553 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001554 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001555 else
1556 val |= TRANS_PROGRESSIVE;
1557
Daniel Vetterab9412b2013-05-03 11:49:46 +02001558 I915_WRITE(LPT_TRANSCONF, val);
1559 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001560 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001561}
1562
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001563static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1564 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001565{
Daniel Vetter23670b322012-11-01 09:15:30 +01001566 struct drm_device *dev = dev_priv->dev;
1567 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001568
1569 /* FDI relies on the transcoder */
1570 assert_fdi_tx_disabled(dev_priv, pipe);
1571 assert_fdi_rx_disabled(dev_priv, pipe);
1572
Jesse Barnes291906f2011-02-02 12:28:03 -08001573 /* Ports must be off as well */
1574 assert_pch_ports_disabled(dev_priv, pipe);
1575
Daniel Vetterab9412b2013-05-03 11:49:46 +02001576 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001577 val = I915_READ(reg);
1578 val &= ~TRANS_ENABLE;
1579 I915_WRITE(reg, val);
1580 /* wait for PCH transcoder off, transcoder state */
1581 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001582 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001583
1584 if (!HAS_PCH_IBX(dev)) {
1585 /* Workaround: Clear the timing override chicken bit again. */
1586 reg = TRANS_CHICKEN2(pipe);
1587 val = I915_READ(reg);
1588 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1589 I915_WRITE(reg, val);
1590 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001591}
1592
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001593static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001594{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001595 u32 val;
1596
Daniel Vetterab9412b2013-05-03 11:49:46 +02001597 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001598 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001599 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001600 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001601 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001602 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001603
1604 /* Workaround: clear timing override bit. */
1605 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001606 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001607 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001608}
1609
1610/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001611 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001612 * @dev_priv: i915 private structure
1613 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001614 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001615 *
1616 * Enable @pipe, making sure that various hardware specific requirements
1617 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1618 *
1619 * @pipe should be %PIPE_A or %PIPE_B.
1620 *
1621 * Will wait until the pipe is actually running (i.e. first vblank) before
1622 * returning.
1623 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001624static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1625 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001626{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001627 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1628 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001629 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001630 int reg;
1631 u32 val;
1632
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001633 assert_planes_disabled(dev_priv, pipe);
1634 assert_sprites_disabled(dev_priv, pipe);
1635
Paulo Zanoni681e5812012-12-06 11:12:38 -02001636 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001637 pch_transcoder = TRANSCODER_A;
1638 else
1639 pch_transcoder = pipe;
1640
Jesse Barnesb24e7172011-01-04 15:09:30 -08001641 /*
1642 * A pipe without a PLL won't actually be able to drive bits from
1643 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1644 * need the check.
1645 */
1646 if (!HAS_PCH_SPLIT(dev_priv->dev))
1647 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001648 else {
1649 if (pch_port) {
1650 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001651 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001652 assert_fdi_tx_pll_enabled(dev_priv,
1653 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001654 }
1655 /* FIXME: assert CPU port conditions for SNB+ */
1656 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001657
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001658 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001659 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001660 if (val & PIPECONF_ENABLE)
1661 return;
1662
1663 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001664 intel_wait_for_vblank(dev_priv->dev, pipe);
1665}
1666
1667/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001668 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001669 * @dev_priv: i915 private structure
1670 * @pipe: pipe to disable
1671 *
1672 * Disable @pipe, making sure that various hardware specific requirements
1673 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1674 *
1675 * @pipe should be %PIPE_A or %PIPE_B.
1676 *
1677 * Will wait until the pipe has shut down before returning.
1678 */
1679static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1680 enum pipe pipe)
1681{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001682 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1683 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001684 int reg;
1685 u32 val;
1686
1687 /*
1688 * Make sure planes won't keep trying to pump pixels to us,
1689 * or we might hang the display.
1690 */
1691 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001692 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001693
1694 /* Don't disable pipe A or pipe A PLLs if needed */
1695 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1696 return;
1697
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001698 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001699 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001700 if ((val & PIPECONF_ENABLE) == 0)
1701 return;
1702
1703 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001704 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1705}
1706
Keith Packardd74362c2011-07-28 14:47:14 -07001707/*
1708 * Plane regs are double buffered, going from enabled->disabled needs a
1709 * trigger in order to latch. The display address reg provides this.
1710 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001711void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001712 enum plane plane)
1713{
Damien Lespiau14f86142012-10-29 15:24:49 +00001714 if (dev_priv->info->gen >= 4)
1715 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1716 else
1717 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001718}
1719
Jesse Barnesb24e7172011-01-04 15:09:30 -08001720/**
1721 * intel_enable_plane - enable a display plane on a given pipe
1722 * @dev_priv: i915 private structure
1723 * @plane: plane to enable
1724 * @pipe: pipe being fed
1725 *
1726 * Enable @plane on @pipe, making sure that @pipe is running first.
1727 */
1728static void intel_enable_plane(struct drm_i915_private *dev_priv,
1729 enum plane plane, enum pipe pipe)
1730{
1731 int reg;
1732 u32 val;
1733
1734 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1735 assert_pipe_enabled(dev_priv, pipe);
1736
1737 reg = DSPCNTR(plane);
1738 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001739 if (val & DISPLAY_PLANE_ENABLE)
1740 return;
1741
1742 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001743 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001744 intel_wait_for_vblank(dev_priv->dev, pipe);
1745}
1746
Jesse Barnesb24e7172011-01-04 15:09:30 -08001747/**
1748 * intel_disable_plane - disable a display plane
1749 * @dev_priv: i915 private structure
1750 * @plane: plane to disable
1751 * @pipe: pipe consuming the data
1752 *
1753 * Disable @plane; should be an independent operation.
1754 */
1755static void intel_disable_plane(struct drm_i915_private *dev_priv,
1756 enum plane plane, enum pipe pipe)
1757{
1758 int reg;
1759 u32 val;
1760
1761 reg = DSPCNTR(plane);
1762 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001763 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1764 return;
1765
1766 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001767 intel_flush_display_plane(dev_priv, plane);
1768 intel_wait_for_vblank(dev_priv->dev, pipe);
1769}
1770
Chris Wilson693db182013-03-05 14:52:39 +00001771static bool need_vtd_wa(struct drm_device *dev)
1772{
1773#ifdef CONFIG_INTEL_IOMMU
1774 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1775 return true;
1776#endif
1777 return false;
1778}
1779
Chris Wilson127bd2a2010-07-23 23:32:05 +01001780int
Chris Wilson48b956c2010-09-14 12:50:34 +01001781intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001782 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001783 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001784{
Chris Wilsonce453d82011-02-21 14:43:56 +00001785 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001786 u32 alignment;
1787 int ret;
1788
Chris Wilson05394f32010-11-08 19:18:58 +00001789 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001790 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001791 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1792 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001793 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001794 alignment = 4 * 1024;
1795 else
1796 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001797 break;
1798 case I915_TILING_X:
1799 /* pin() will align the object as required by fence */
1800 alignment = 0;
1801 break;
1802 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001803 /* Despite that we check this in framebuffer_init userspace can
1804 * screw us over and change the tiling after the fact. Only
1805 * pinned buffers can't change their tiling. */
1806 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001807 return -EINVAL;
1808 default:
1809 BUG();
1810 }
1811
Chris Wilson693db182013-03-05 14:52:39 +00001812 /* Note that the w/a also requires 64 PTE of padding following the
1813 * bo. We currently fill all unused PTE with the shadow page and so
1814 * we should always have valid PTE following the scanout preventing
1815 * the VT-d warning.
1816 */
1817 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1818 alignment = 256 * 1024;
1819
Chris Wilsonce453d82011-02-21 14:43:56 +00001820 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001821 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001822 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001823 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001824
1825 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1826 * fence, whereas 965+ only requires a fence if using
1827 * framebuffer compression. For simplicity, we always install
1828 * a fence as the cost is not that onerous.
1829 */
Chris Wilson06d98132012-04-17 15:31:24 +01001830 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001831 if (ret)
1832 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001833
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001834 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001835
Chris Wilsonce453d82011-02-21 14:43:56 +00001836 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001837 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001838
1839err_unpin:
1840 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001841err_interruptible:
1842 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001843 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001844}
1845
Chris Wilson1690e1e2011-12-14 13:57:08 +01001846void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1847{
1848 i915_gem_object_unpin_fence(obj);
1849 i915_gem_object_unpin(obj);
1850}
1851
Daniel Vetterc2c75132012-07-05 12:17:30 +02001852/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1853 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001854unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1855 unsigned int tiling_mode,
1856 unsigned int cpp,
1857 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001858{
Chris Wilsonbc752862013-02-21 20:04:31 +00001859 if (tiling_mode != I915_TILING_NONE) {
1860 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001861
Chris Wilsonbc752862013-02-21 20:04:31 +00001862 tile_rows = *y / 8;
1863 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001864
Chris Wilsonbc752862013-02-21 20:04:31 +00001865 tiles = *x / (512/cpp);
1866 *x %= 512/cpp;
1867
1868 return tile_rows * pitch * 8 + tiles * 4096;
1869 } else {
1870 unsigned int offset;
1871
1872 offset = *y * pitch + *x * cpp;
1873 *y = 0;
1874 *x = (offset & 4095) / cpp;
1875 return offset & -4096;
1876 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001877}
1878
Jesse Barnes17638cd2011-06-24 12:19:23 -07001879static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1880 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001881{
1882 struct drm_device *dev = crtc->dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1885 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001887 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001888 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001889 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001890 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001891
1892 switch (plane) {
1893 case 0:
1894 case 1:
1895 break;
1896 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001897 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001898 return -EINVAL;
1899 }
1900
1901 intel_fb = to_intel_framebuffer(fb);
1902 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001903
Chris Wilson5eddb702010-09-11 13:48:45 +01001904 reg = DSPCNTR(plane);
1905 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001906 /* Mask out pixel format bits in case we change it */
1907 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001908 switch (fb->pixel_format) {
1909 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001910 dspcntr |= DISPPLANE_8BPP;
1911 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001912 case DRM_FORMAT_XRGB1555:
1913 case DRM_FORMAT_ARGB1555:
1914 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001915 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001916 case DRM_FORMAT_RGB565:
1917 dspcntr |= DISPPLANE_BGRX565;
1918 break;
1919 case DRM_FORMAT_XRGB8888:
1920 case DRM_FORMAT_ARGB8888:
1921 dspcntr |= DISPPLANE_BGRX888;
1922 break;
1923 case DRM_FORMAT_XBGR8888:
1924 case DRM_FORMAT_ABGR8888:
1925 dspcntr |= DISPPLANE_RGBX888;
1926 break;
1927 case DRM_FORMAT_XRGB2101010:
1928 case DRM_FORMAT_ARGB2101010:
1929 dspcntr |= DISPPLANE_BGRX101010;
1930 break;
1931 case DRM_FORMAT_XBGR2101010:
1932 case DRM_FORMAT_ABGR2101010:
1933 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001934 break;
1935 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001936 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001937 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001938
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001939 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001940 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001941 dspcntr |= DISPPLANE_TILED;
1942 else
1943 dspcntr &= ~DISPPLANE_TILED;
1944 }
1945
Chris Wilson5eddb702010-09-11 13:48:45 +01001946 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001947
Daniel Vettere506a0c2012-07-05 12:17:29 +02001948 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001949
Daniel Vetterc2c75132012-07-05 12:17:30 +02001950 if (INTEL_INFO(dev)->gen >= 4) {
1951 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001952 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1953 fb->bits_per_pixel / 8,
1954 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001955 linear_offset -= intel_crtc->dspaddr_offset;
1956 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001957 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001958 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001959
1960 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1961 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001962 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001963 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001964 I915_MODIFY_DISPBASE(DSPSURF(plane),
1965 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001966 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001967 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001968 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001969 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001970 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001971
Jesse Barnes17638cd2011-06-24 12:19:23 -07001972 return 0;
1973}
1974
1975static int ironlake_update_plane(struct drm_crtc *crtc,
1976 struct drm_framebuffer *fb, int x, int y)
1977{
1978 struct drm_device *dev = crtc->dev;
1979 struct drm_i915_private *dev_priv = dev->dev_private;
1980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1981 struct intel_framebuffer *intel_fb;
1982 struct drm_i915_gem_object *obj;
1983 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001984 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001985 u32 dspcntr;
1986 u32 reg;
1987
1988 switch (plane) {
1989 case 0:
1990 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001991 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001992 break;
1993 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001994 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07001995 return -EINVAL;
1996 }
1997
1998 intel_fb = to_intel_framebuffer(fb);
1999 obj = intel_fb->obj;
2000
2001 reg = DSPCNTR(plane);
2002 dspcntr = I915_READ(reg);
2003 /* Mask out pixel format bits in case we change it */
2004 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002005 switch (fb->pixel_format) {
2006 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002007 dspcntr |= DISPPLANE_8BPP;
2008 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002009 case DRM_FORMAT_RGB565:
2010 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002011 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 case DRM_FORMAT_XRGB8888:
2013 case DRM_FORMAT_ARGB8888:
2014 dspcntr |= DISPPLANE_BGRX888;
2015 break;
2016 case DRM_FORMAT_XBGR8888:
2017 case DRM_FORMAT_ABGR8888:
2018 dspcntr |= DISPPLANE_RGBX888;
2019 break;
2020 case DRM_FORMAT_XRGB2101010:
2021 case DRM_FORMAT_ARGB2101010:
2022 dspcntr |= DISPPLANE_BGRX101010;
2023 break;
2024 case DRM_FORMAT_XBGR2101010:
2025 case DRM_FORMAT_ABGR2101010:
2026 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002027 break;
2028 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002029 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002030 }
2031
2032 if (obj->tiling_mode != I915_TILING_NONE)
2033 dspcntr |= DISPPLANE_TILED;
2034 else
2035 dspcntr &= ~DISPPLANE_TILED;
2036
2037 /* must disable */
2038 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2039
2040 I915_WRITE(reg, dspcntr);
2041
Daniel Vettere506a0c2012-07-05 12:17:29 +02002042 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002043 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002044 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2045 fb->bits_per_pixel / 8,
2046 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002047 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002048
Daniel Vettere506a0c2012-07-05 12:17:29 +02002049 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2050 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002051 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002052 I915_MODIFY_DISPBASE(DSPSURF(plane),
2053 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002054 if (IS_HASWELL(dev)) {
2055 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2056 } else {
2057 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2058 I915_WRITE(DSPLINOFF(plane), linear_offset);
2059 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002060 POSTING_READ(reg);
2061
2062 return 0;
2063}
2064
2065/* Assume fb object is pinned & idle & fenced and just update base pointers */
2066static int
2067intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2068 int x, int y, enum mode_set_atomic state)
2069{
2070 struct drm_device *dev = crtc->dev;
2071 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002072
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002073 if (dev_priv->display.disable_fbc)
2074 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002075 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002076
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002077 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002078}
2079
Ville Syrjälä96a02912013-02-18 19:08:49 +02002080void intel_display_handle_reset(struct drm_device *dev)
2081{
2082 struct drm_i915_private *dev_priv = dev->dev_private;
2083 struct drm_crtc *crtc;
2084
2085 /*
2086 * Flips in the rings have been nuked by the reset,
2087 * so complete all pending flips so that user space
2088 * will get its events and not get stuck.
2089 *
2090 * Also update the base address of all primary
2091 * planes to the the last fb to make sure we're
2092 * showing the correct fb after a reset.
2093 *
2094 * Need to make two loops over the crtcs so that we
2095 * don't try to grab a crtc mutex before the
2096 * pending_flip_queue really got woken up.
2097 */
2098
2099 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2101 enum plane plane = intel_crtc->plane;
2102
2103 intel_prepare_page_flip(dev, plane);
2104 intel_finish_page_flip_plane(dev, plane);
2105 }
2106
2107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2109
2110 mutex_lock(&crtc->mutex);
2111 if (intel_crtc->active)
2112 dev_priv->display.update_plane(crtc, crtc->fb,
2113 crtc->x, crtc->y);
2114 mutex_unlock(&crtc->mutex);
2115 }
2116}
2117
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002118static int
Chris Wilson14667a42012-04-03 17:58:35 +01002119intel_finish_fb(struct drm_framebuffer *old_fb)
2120{
2121 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2122 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2123 bool was_interruptible = dev_priv->mm.interruptible;
2124 int ret;
2125
Chris Wilson14667a42012-04-03 17:58:35 +01002126 /* Big Hammer, we also need to ensure that any pending
2127 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2128 * current scanout is retired before unpinning the old
2129 * framebuffer.
2130 *
2131 * This should only fail upon a hung GPU, in which case we
2132 * can safely continue.
2133 */
2134 dev_priv->mm.interruptible = false;
2135 ret = i915_gem_object_finish_gpu(obj);
2136 dev_priv->mm.interruptible = was_interruptible;
2137
2138 return ret;
2139}
2140
Ville Syrjälä198598d2012-10-31 17:50:24 +02002141static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2142{
2143 struct drm_device *dev = crtc->dev;
2144 struct drm_i915_master_private *master_priv;
2145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2146
2147 if (!dev->primary->master)
2148 return;
2149
2150 master_priv = dev->primary->master->driver_priv;
2151 if (!master_priv->sarea_priv)
2152 return;
2153
2154 switch (intel_crtc->pipe) {
2155 case 0:
2156 master_priv->sarea_priv->pipeA_x = x;
2157 master_priv->sarea_priv->pipeA_y = y;
2158 break;
2159 case 1:
2160 master_priv->sarea_priv->pipeB_x = x;
2161 master_priv->sarea_priv->pipeB_y = y;
2162 break;
2163 default:
2164 break;
2165 }
2166}
2167
Chris Wilson14667a42012-04-03 17:58:35 +01002168static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002169intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002170 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002171{
2172 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002173 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002175 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002176 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002177
2178 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002179 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002180 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002181 return 0;
2182 }
2183
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002184 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002185 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2186 plane_name(intel_crtc->plane),
2187 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002188 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002189 }
2190
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002191 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002192 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002193 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002194 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002195 if (ret != 0) {
2196 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002197 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002198 return ret;
2199 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002200
Daniel Vetter94352cf2012-07-05 22:51:56 +02002201 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002202 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002203 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002204 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002205 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002206 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002207 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002208
Daniel Vetter94352cf2012-07-05 22:51:56 +02002209 old_fb = crtc->fb;
2210 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002211 crtc->x = x;
2212 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002213
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002214 if (old_fb) {
2215 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002216 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002217 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002218
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002219 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002220 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002221
Ville Syrjälä198598d2012-10-31 17:50:24 +02002222 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223
2224 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002225}
2226
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002227static void intel_fdi_normal_train(struct drm_crtc *crtc)
2228{
2229 struct drm_device *dev = crtc->dev;
2230 struct drm_i915_private *dev_priv = dev->dev_private;
2231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2232 int pipe = intel_crtc->pipe;
2233 u32 reg, temp;
2234
2235 /* enable normal train */
2236 reg = FDI_TX_CTL(pipe);
2237 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002238 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002239 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2240 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002241 } else {
2242 temp &= ~FDI_LINK_TRAIN_NONE;
2243 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002244 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002245 I915_WRITE(reg, temp);
2246
2247 reg = FDI_RX_CTL(pipe);
2248 temp = I915_READ(reg);
2249 if (HAS_PCH_CPT(dev)) {
2250 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2251 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2252 } else {
2253 temp &= ~FDI_LINK_TRAIN_NONE;
2254 temp |= FDI_LINK_TRAIN_NONE;
2255 }
2256 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2257
2258 /* wait one idle pattern time */
2259 POSTING_READ(reg);
2260 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002261
2262 /* IVB wants error correction enabled */
2263 if (IS_IVYBRIDGE(dev))
2264 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2265 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002266}
2267
Daniel Vetter1e833f42013-02-19 22:31:57 +01002268static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2269{
2270 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2271}
2272
Daniel Vetter01a415f2012-10-27 15:58:40 +02002273static void ivb_modeset_global_resources(struct drm_device *dev)
2274{
2275 struct drm_i915_private *dev_priv = dev->dev_private;
2276 struct intel_crtc *pipe_B_crtc =
2277 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2278 struct intel_crtc *pipe_C_crtc =
2279 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2280 uint32_t temp;
2281
Daniel Vetter1e833f42013-02-19 22:31:57 +01002282 /*
2283 * When everything is off disable fdi C so that we could enable fdi B
2284 * with all lanes. Note that we don't care about enabled pipes without
2285 * an enabled pch encoder.
2286 */
2287 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2288 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002289 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2290 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2291
2292 temp = I915_READ(SOUTH_CHICKEN1);
2293 temp &= ~FDI_BC_BIFURCATION_SELECT;
2294 DRM_DEBUG_KMS("disabling fdi C rx\n");
2295 I915_WRITE(SOUTH_CHICKEN1, temp);
2296 }
2297}
2298
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002299/* The FDI link training functions for ILK/Ibexpeak. */
2300static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2301{
2302 struct drm_device *dev = crtc->dev;
2303 struct drm_i915_private *dev_priv = dev->dev_private;
2304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2305 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002306 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002307 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002308
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002309 /* FDI needs bits from pipe & plane first */
2310 assert_pipe_enabled(dev_priv, pipe);
2311 assert_plane_enabled(dev_priv, plane);
2312
Adam Jacksone1a44742010-06-25 15:32:14 -04002313 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2314 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002315 reg = FDI_RX_IMR(pipe);
2316 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002317 temp &= ~FDI_RX_SYMBOL_LOCK;
2318 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002319 I915_WRITE(reg, temp);
2320 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002321 udelay(150);
2322
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002323 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002324 reg = FDI_TX_CTL(pipe);
2325 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002326 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2327 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002328 temp &= ~FDI_LINK_TRAIN_NONE;
2329 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002330 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331
Chris Wilson5eddb702010-09-11 13:48:45 +01002332 reg = FDI_RX_CTL(pipe);
2333 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002334 temp &= ~FDI_LINK_TRAIN_NONE;
2335 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002336 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2337
2338 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002339 udelay(150);
2340
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002341 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002342 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2343 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2344 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002345
Chris Wilson5eddb702010-09-11 13:48:45 +01002346 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002347 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002349 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2350
2351 if ((temp & FDI_RX_BIT_LOCK)) {
2352 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002353 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002354 break;
2355 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002356 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002357 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002358 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002359
2360 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002361 reg = FDI_TX_CTL(pipe);
2362 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002363 temp &= ~FDI_LINK_TRAIN_NONE;
2364 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002366
Chris Wilson5eddb702010-09-11 13:48:45 +01002367 reg = FDI_RX_CTL(pipe);
2368 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369 temp &= ~FDI_LINK_TRAIN_NONE;
2370 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 I915_WRITE(reg, temp);
2372
2373 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002374 udelay(150);
2375
Chris Wilson5eddb702010-09-11 13:48:45 +01002376 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002377 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2380
2381 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002383 DRM_DEBUG_KMS("FDI train 2 done.\n");
2384 break;
2385 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002387 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002388 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389
2390 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002391
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392}
2393
Akshay Joshi0206e352011-08-16 15:34:10 -04002394static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2396 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2397 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2398 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2399};
2400
2401/* The FDI link training functions for SNB/Cougarpoint. */
2402static void gen6_fdi_link_train(struct drm_crtc *crtc)
2403{
2404 struct drm_device *dev = crtc->dev;
2405 struct drm_i915_private *dev_priv = dev->dev_private;
2406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2407 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002408 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002409
Adam Jacksone1a44742010-06-25 15:32:14 -04002410 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2411 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002412 reg = FDI_RX_IMR(pipe);
2413 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002414 temp &= ~FDI_RX_SYMBOL_LOCK;
2415 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(reg, temp);
2417
2418 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002419 udelay(150);
2420
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 reg = FDI_TX_CTL(pipe);
2423 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002424 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2425 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 temp &= ~FDI_LINK_TRAIN_NONE;
2427 temp |= FDI_LINK_TRAIN_PATTERN_1;
2428 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2429 /* SNB-B */
2430 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432
Daniel Vetterd74cf322012-10-26 10:58:13 +02002433 I915_WRITE(FDI_RX_MISC(pipe),
2434 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 if (HAS_PCH_CPT(dev)) {
2439 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2440 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2441 } else {
2442 temp &= ~FDI_LINK_TRAIN_NONE;
2443 temp |= FDI_LINK_TRAIN_PATTERN_1;
2444 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2446
2447 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 udelay(150);
2449
Akshay Joshi0206e352011-08-16 15:34:10 -04002450 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 reg = FDI_TX_CTL(pipe);
2452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2454 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 I915_WRITE(reg, temp);
2456
2457 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 udelay(500);
2459
Sean Paulfa37d392012-03-02 12:53:39 -05002460 for (retry = 0; retry < 5; retry++) {
2461 reg = FDI_RX_IIR(pipe);
2462 temp = I915_READ(reg);
2463 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2464 if (temp & FDI_RX_BIT_LOCK) {
2465 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2466 DRM_DEBUG_KMS("FDI train 1 done.\n");
2467 break;
2468 }
2469 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 }
Sean Paulfa37d392012-03-02 12:53:39 -05002471 if (retry < 5)
2472 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 }
2474 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476
2477 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 reg = FDI_TX_CTL(pipe);
2479 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480 temp &= ~FDI_LINK_TRAIN_NONE;
2481 temp |= FDI_LINK_TRAIN_PATTERN_2;
2482 if (IS_GEN6(dev)) {
2483 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2484 /* SNB-B */
2485 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2486 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 reg = FDI_RX_CTL(pipe);
2490 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 if (HAS_PCH_CPT(dev)) {
2492 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2493 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2494 } else {
2495 temp &= ~FDI_LINK_TRAIN_NONE;
2496 temp |= FDI_LINK_TRAIN_PATTERN_2;
2497 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 I915_WRITE(reg, temp);
2499
2500 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501 udelay(150);
2502
Akshay Joshi0206e352011-08-16 15:34:10 -04002503 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 reg = FDI_TX_CTL(pipe);
2505 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2507 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 I915_WRITE(reg, temp);
2509
2510 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 udelay(500);
2512
Sean Paulfa37d392012-03-02 12:53:39 -05002513 for (retry = 0; retry < 5; retry++) {
2514 reg = FDI_RX_IIR(pipe);
2515 temp = I915_READ(reg);
2516 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2517 if (temp & FDI_RX_SYMBOL_LOCK) {
2518 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2519 DRM_DEBUG_KMS("FDI train 2 done.\n");
2520 break;
2521 }
2522 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 }
Sean Paulfa37d392012-03-02 12:53:39 -05002524 if (retry < 5)
2525 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 }
2527 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529
2530 DRM_DEBUG_KMS("FDI train done.\n");
2531}
2532
Jesse Barnes357555c2011-04-28 15:09:55 -07002533/* Manual link training for Ivy Bridge A0 parts */
2534static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2535{
2536 struct drm_device *dev = crtc->dev;
2537 struct drm_i915_private *dev_priv = dev->dev_private;
2538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2539 int pipe = intel_crtc->pipe;
2540 u32 reg, temp, i;
2541
2542 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2543 for train result */
2544 reg = FDI_RX_IMR(pipe);
2545 temp = I915_READ(reg);
2546 temp &= ~FDI_RX_SYMBOL_LOCK;
2547 temp &= ~FDI_RX_BIT_LOCK;
2548 I915_WRITE(reg, temp);
2549
2550 POSTING_READ(reg);
2551 udelay(150);
2552
Daniel Vetter01a415f2012-10-27 15:58:40 +02002553 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2554 I915_READ(FDI_RX_IIR(pipe)));
2555
Jesse Barnes357555c2011-04-28 15:09:55 -07002556 /* enable CPU FDI TX and PCH FDI RX */
2557 reg = FDI_TX_CTL(pipe);
2558 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002559 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2560 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002561 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2562 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2563 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2564 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002565 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002566 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2567
Daniel Vetterd74cf322012-10-26 10:58:13 +02002568 I915_WRITE(FDI_RX_MISC(pipe),
2569 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2570
Jesse Barnes357555c2011-04-28 15:09:55 -07002571 reg = FDI_RX_CTL(pipe);
2572 temp = I915_READ(reg);
2573 temp &= ~FDI_LINK_TRAIN_AUTO;
2574 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2575 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002576 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002577 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2578
2579 POSTING_READ(reg);
2580 udelay(150);
2581
Akshay Joshi0206e352011-08-16 15:34:10 -04002582 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002583 reg = FDI_TX_CTL(pipe);
2584 temp = I915_READ(reg);
2585 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2586 temp |= snb_b_fdi_train_param[i];
2587 I915_WRITE(reg, temp);
2588
2589 POSTING_READ(reg);
2590 udelay(500);
2591
2592 reg = FDI_RX_IIR(pipe);
2593 temp = I915_READ(reg);
2594 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2595
2596 if (temp & FDI_RX_BIT_LOCK ||
2597 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2598 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002599 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002600 break;
2601 }
2602 }
2603 if (i == 4)
2604 DRM_ERROR("FDI train 1 fail!\n");
2605
2606 /* Train 2 */
2607 reg = FDI_TX_CTL(pipe);
2608 temp = I915_READ(reg);
2609 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2610 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2611 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2612 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2613 I915_WRITE(reg, temp);
2614
2615 reg = FDI_RX_CTL(pipe);
2616 temp = I915_READ(reg);
2617 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2618 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2619 I915_WRITE(reg, temp);
2620
2621 POSTING_READ(reg);
2622 udelay(150);
2623
Akshay Joshi0206e352011-08-16 15:34:10 -04002624 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002625 reg = FDI_TX_CTL(pipe);
2626 temp = I915_READ(reg);
2627 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2628 temp |= snb_b_fdi_train_param[i];
2629 I915_WRITE(reg, temp);
2630
2631 POSTING_READ(reg);
2632 udelay(500);
2633
2634 reg = FDI_RX_IIR(pipe);
2635 temp = I915_READ(reg);
2636 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2637
2638 if (temp & FDI_RX_SYMBOL_LOCK) {
2639 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002640 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002641 break;
2642 }
2643 }
2644 if (i == 4)
2645 DRM_ERROR("FDI train 2 fail!\n");
2646
2647 DRM_DEBUG_KMS("FDI train done.\n");
2648}
2649
Daniel Vetter88cefb62012-08-12 19:27:14 +02002650static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002651{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002652 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002653 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002654 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002656
Jesse Barnesc64e3112010-09-10 11:27:03 -07002657
Jesse Barnes0e23b992010-09-10 11:10:00 -07002658 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 reg = FDI_RX_CTL(pipe);
2660 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002661 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2662 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002663 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2665
2666 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002667 udelay(200);
2668
2669 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 temp = I915_READ(reg);
2671 I915_WRITE(reg, temp | FDI_PCDCLK);
2672
2673 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002674 udelay(200);
2675
Paulo Zanoni20749732012-11-23 15:30:38 -02002676 /* Enable CPU FDI TX PLL, always on for Ironlake */
2677 reg = FDI_TX_CTL(pipe);
2678 temp = I915_READ(reg);
2679 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2680 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002681
Paulo Zanoni20749732012-11-23 15:30:38 -02002682 POSTING_READ(reg);
2683 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002684 }
2685}
2686
Daniel Vetter88cefb62012-08-12 19:27:14 +02002687static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2688{
2689 struct drm_device *dev = intel_crtc->base.dev;
2690 struct drm_i915_private *dev_priv = dev->dev_private;
2691 int pipe = intel_crtc->pipe;
2692 u32 reg, temp;
2693
2694 /* Switch from PCDclk to Rawclk */
2695 reg = FDI_RX_CTL(pipe);
2696 temp = I915_READ(reg);
2697 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2698
2699 /* Disable CPU FDI TX PLL */
2700 reg = FDI_TX_CTL(pipe);
2701 temp = I915_READ(reg);
2702 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2703
2704 POSTING_READ(reg);
2705 udelay(100);
2706
2707 reg = FDI_RX_CTL(pipe);
2708 temp = I915_READ(reg);
2709 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2710
2711 /* Wait for the clocks to turn off. */
2712 POSTING_READ(reg);
2713 udelay(100);
2714}
2715
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002716static void ironlake_fdi_disable(struct drm_crtc *crtc)
2717{
2718 struct drm_device *dev = crtc->dev;
2719 struct drm_i915_private *dev_priv = dev->dev_private;
2720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2721 int pipe = intel_crtc->pipe;
2722 u32 reg, temp;
2723
2724 /* disable CPU FDI tx and PCH FDI rx */
2725 reg = FDI_TX_CTL(pipe);
2726 temp = I915_READ(reg);
2727 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2728 POSTING_READ(reg);
2729
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002733 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002734 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2735
2736 POSTING_READ(reg);
2737 udelay(100);
2738
2739 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002740 if (HAS_PCH_IBX(dev)) {
2741 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002742 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002743
2744 /* still set train pattern 1 */
2745 reg = FDI_TX_CTL(pipe);
2746 temp = I915_READ(reg);
2747 temp &= ~FDI_LINK_TRAIN_NONE;
2748 temp |= FDI_LINK_TRAIN_PATTERN_1;
2749 I915_WRITE(reg, temp);
2750
2751 reg = FDI_RX_CTL(pipe);
2752 temp = I915_READ(reg);
2753 if (HAS_PCH_CPT(dev)) {
2754 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2755 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2756 } else {
2757 temp &= ~FDI_LINK_TRAIN_NONE;
2758 temp |= FDI_LINK_TRAIN_PATTERN_1;
2759 }
2760 /* BPC in FDI rx is consistent with that in PIPECONF */
2761 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002762 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002763 I915_WRITE(reg, temp);
2764
2765 POSTING_READ(reg);
2766 udelay(100);
2767}
2768
Chris Wilson5bb61642012-09-27 21:25:58 +01002769static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2770{
2771 struct drm_device *dev = crtc->dev;
2772 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002774 unsigned long flags;
2775 bool pending;
2776
Ville Syrjälä10d83732013-01-29 18:13:34 +02002777 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2778 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002779 return false;
2780
2781 spin_lock_irqsave(&dev->event_lock, flags);
2782 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2783 spin_unlock_irqrestore(&dev->event_lock, flags);
2784
2785 return pending;
2786}
2787
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002788static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2789{
Chris Wilson0f911282012-04-17 10:05:38 +01002790 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002791 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002792
2793 if (crtc->fb == NULL)
2794 return;
2795
Daniel Vetter2c10d572012-12-20 21:24:07 +01002796 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2797
Chris Wilson5bb61642012-09-27 21:25:58 +01002798 wait_event(dev_priv->pending_flip_queue,
2799 !intel_crtc_has_pending_flip(crtc));
2800
Chris Wilson0f911282012-04-17 10:05:38 +01002801 mutex_lock(&dev->struct_mutex);
2802 intel_finish_fb(crtc->fb);
2803 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002804}
2805
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002806/* Program iCLKIP clock to the desired frequency */
2807static void lpt_program_iclkip(struct drm_crtc *crtc)
2808{
2809 struct drm_device *dev = crtc->dev;
2810 struct drm_i915_private *dev_priv = dev->dev_private;
2811 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2812 u32 temp;
2813
Daniel Vetter09153002012-12-12 14:06:44 +01002814 mutex_lock(&dev_priv->dpio_lock);
2815
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002816 /* It is necessary to ungate the pixclk gate prior to programming
2817 * the divisors, and gate it back when it is done.
2818 */
2819 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2820
2821 /* Disable SSCCTL */
2822 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002823 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2824 SBI_SSCCTL_DISABLE,
2825 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002826
2827 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2828 if (crtc->mode.clock == 20000) {
2829 auxdiv = 1;
2830 divsel = 0x41;
2831 phaseinc = 0x20;
2832 } else {
2833 /* The iCLK virtual clock root frequency is in MHz,
2834 * but the crtc->mode.clock in in KHz. To get the divisors,
2835 * it is necessary to divide one by another, so we
2836 * convert the virtual clock precision to KHz here for higher
2837 * precision.
2838 */
2839 u32 iclk_virtual_root_freq = 172800 * 1000;
2840 u32 iclk_pi_range = 64;
2841 u32 desired_divisor, msb_divisor_value, pi_value;
2842
2843 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2844 msb_divisor_value = desired_divisor / iclk_pi_range;
2845 pi_value = desired_divisor % iclk_pi_range;
2846
2847 auxdiv = 0;
2848 divsel = msb_divisor_value - 2;
2849 phaseinc = pi_value;
2850 }
2851
2852 /* This should not happen with any sane values */
2853 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2854 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2855 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2856 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2857
2858 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2859 crtc->mode.clock,
2860 auxdiv,
2861 divsel,
2862 phasedir,
2863 phaseinc);
2864
2865 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002866 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002867 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2868 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2869 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2870 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2871 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2872 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002873 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002874
2875 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002876 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002877 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2878 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002879 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002880
2881 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002882 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002883 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002884 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002885
2886 /* Wait for initialization time */
2887 udelay(24);
2888
2889 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002890
2891 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002892}
2893
Daniel Vetter275f01b22013-05-03 11:49:47 +02002894static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2895 enum pipe pch_transcoder)
2896{
2897 struct drm_device *dev = crtc->base.dev;
2898 struct drm_i915_private *dev_priv = dev->dev_private;
2899 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2900
2901 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2902 I915_READ(HTOTAL(cpu_transcoder)));
2903 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2904 I915_READ(HBLANK(cpu_transcoder)));
2905 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2906 I915_READ(HSYNC(cpu_transcoder)));
2907
2908 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2909 I915_READ(VTOTAL(cpu_transcoder)));
2910 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2911 I915_READ(VBLANK(cpu_transcoder)));
2912 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2913 I915_READ(VSYNC(cpu_transcoder)));
2914 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2915 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2916}
2917
Jesse Barnesf67a5592011-01-05 10:31:48 -08002918/*
2919 * Enable PCH resources required for PCH ports:
2920 * - PCH PLLs
2921 * - FDI training & RX/TX
2922 * - update transcoder timings
2923 * - DP transcoding bits
2924 * - transcoder
2925 */
2926static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002927{
2928 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002929 struct drm_i915_private *dev_priv = dev->dev_private;
2930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2931 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002932 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002933
Daniel Vetterab9412b2013-05-03 11:49:46 +02002934 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002935
Daniel Vettercd986ab2012-10-26 10:58:12 +02002936 /* Write the TU size bits before fdi link training, so that error
2937 * detection works. */
2938 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2939 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2940
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002941 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002942 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002943
Daniel Vetter572deb32012-10-27 18:46:14 +02002944 /* XXX: pch pll's can be enabled any time before we enable the PCH
2945 * transcoder, and we actually should do this to not upset any PCH
2946 * transcoder that already use the clock when we share it.
2947 *
2948 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
2949 * unconditionally resets the pll - we need that to have the right LVDS
2950 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02002951 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002952
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002953 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002954 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002955
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002956 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002957 switch (pipe) {
2958 default:
2959 case 0:
2960 temp |= TRANSA_DPLL_ENABLE;
2961 sel = TRANSA_DPLLB_SEL;
2962 break;
2963 case 1:
2964 temp |= TRANSB_DPLL_ENABLE;
2965 sel = TRANSB_DPLLB_SEL;
2966 break;
2967 case 2:
2968 temp |= TRANSC_DPLL_ENABLE;
2969 sel = TRANSC_DPLLB_SEL;
2970 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002971 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002972 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2973 temp |= sel;
2974 else
2975 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002976 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002977 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002978
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002979 /* set transcoder timing, panel must allow it */
2980 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002981 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002982
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002983 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002984
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002985 /* For PCH DP, enable TRANS_DP_CTL */
2986 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002987 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2988 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002989 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 reg = TRANS_DP_CTL(pipe);
2991 temp = I915_READ(reg);
2992 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002993 TRANS_DP_SYNC_MASK |
2994 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002995 temp |= (TRANS_DP_OUTPUT_ENABLE |
2996 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002997 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002998
2999 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003000 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003001 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003002 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003003
3004 switch (intel_trans_dp_port_sel(crtc)) {
3005 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003007 break;
3008 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003010 break;
3011 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003013 break;
3014 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003015 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016 }
3017
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003019 }
3020
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003021 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003022}
3023
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003024static void lpt_pch_enable(struct drm_crtc *crtc)
3025{
3026 struct drm_device *dev = crtc->dev;
3027 struct drm_i915_private *dev_priv = dev->dev_private;
3028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003029 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003030
Daniel Vetterab9412b2013-05-03 11:49:46 +02003031 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003032
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003033 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003034
Paulo Zanoni0540e482012-10-31 18:12:40 -02003035 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003036 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003037
Paulo Zanoni937bb612012-10-31 18:12:47 -02003038 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003039}
3040
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003041static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3042{
3043 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3044
3045 if (pll == NULL)
3046 return;
3047
3048 if (pll->refcount == 0) {
3049 WARN(1, "bad PCH PLL refcount\n");
3050 return;
3051 }
3052
3053 --pll->refcount;
3054 intel_crtc->pch_pll = NULL;
3055}
3056
3057static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3058{
3059 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3060 struct intel_pch_pll *pll;
3061 int i;
3062
3063 pll = intel_crtc->pch_pll;
3064 if (pll) {
3065 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3066 intel_crtc->base.base.id, pll->pll_reg);
3067 goto prepare;
3068 }
3069
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003070 if (HAS_PCH_IBX(dev_priv->dev)) {
3071 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3072 i = intel_crtc->pipe;
3073 pll = &dev_priv->pch_plls[i];
3074
3075 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3076 intel_crtc->base.base.id, pll->pll_reg);
3077
3078 goto found;
3079 }
3080
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003081 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3082 pll = &dev_priv->pch_plls[i];
3083
3084 /* Only want to check enabled timings first */
3085 if (pll->refcount == 0)
3086 continue;
3087
3088 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3089 fp == I915_READ(pll->fp0_reg)) {
3090 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3091 intel_crtc->base.base.id,
3092 pll->pll_reg, pll->refcount, pll->active);
3093
3094 goto found;
3095 }
3096 }
3097
3098 /* Ok no matching timings, maybe there's a free one? */
3099 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3100 pll = &dev_priv->pch_plls[i];
3101 if (pll->refcount == 0) {
3102 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3103 intel_crtc->base.base.id, pll->pll_reg);
3104 goto found;
3105 }
3106 }
3107
3108 return NULL;
3109
3110found:
3111 intel_crtc->pch_pll = pll;
3112 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003113 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003114prepare: /* separate function? */
3115 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003116
Chris Wilsone04c7352012-05-02 20:43:56 +01003117 /* Wait for the clocks to stabilize before rewriting the regs */
3118 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003119 POSTING_READ(pll->pll_reg);
3120 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003121
3122 I915_WRITE(pll->fp0_reg, fp);
3123 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003124 pll->on = false;
3125 return pll;
3126}
3127
Daniel Vettera1520312013-05-03 11:49:50 +02003128static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003129{
3130 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003131 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003132 u32 temp;
3133
3134 temp = I915_READ(dslreg);
3135 udelay(500);
3136 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003137 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003138 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003139 }
3140}
3141
Jesse Barnesb074cec2013-04-25 12:55:02 -07003142static void ironlake_pfit_enable(struct intel_crtc *crtc)
3143{
3144 struct drm_device *dev = crtc->base.dev;
3145 struct drm_i915_private *dev_priv = dev->dev_private;
3146 int pipe = crtc->pipe;
3147
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003148 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003149 /* Force use of hard-coded filter coefficients
3150 * as some pre-programmed values are broken,
3151 * e.g. x201.
3152 */
3153 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3154 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3155 PF_PIPE_SEL_IVB(pipe));
3156 else
3157 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3158 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3159 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3160 }
3161}
3162
Jesse Barnesf67a5592011-01-05 10:31:48 -08003163static void ironlake_crtc_enable(struct drm_crtc *crtc)
3164{
3165 struct drm_device *dev = crtc->dev;
3166 struct drm_i915_private *dev_priv = dev->dev_private;
3167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003168 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003169 int pipe = intel_crtc->pipe;
3170 int plane = intel_crtc->plane;
3171 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003172
Daniel Vetter08a48462012-07-02 11:43:47 +02003173 WARN_ON(!crtc->enabled);
3174
Jesse Barnesf67a5592011-01-05 10:31:48 -08003175 if (intel_crtc->active)
3176 return;
3177
3178 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003179
3180 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3181 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3182
Jesse Barnesf67a5592011-01-05 10:31:48 -08003183 intel_update_watermarks(dev);
3184
3185 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3186 temp = I915_READ(PCH_LVDS);
3187 if ((temp & LVDS_PORT_EN) == 0)
3188 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3189 }
3190
Jesse Barnesf67a5592011-01-05 10:31:48 -08003191
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003192 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003193 /* Note: FDI PLL enabling _must_ be done before we enable the
3194 * cpu pipes, hence this is separate from all the other fdi/pch
3195 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003196 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003197 } else {
3198 assert_fdi_tx_disabled(dev_priv, pipe);
3199 assert_fdi_rx_disabled(dev_priv, pipe);
3200 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003201
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003202 for_each_encoder_on_crtc(dev, crtc, encoder)
3203 if (encoder->pre_enable)
3204 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003205
3206 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003207 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003208
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003209 /*
3210 * On ILK+ LUT must be loaded before the pipe is running but with
3211 * clocks enabled
3212 */
3213 intel_crtc_load_lut(crtc);
3214
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003215 intel_enable_pipe(dev_priv, pipe,
3216 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003217 intel_enable_plane(dev_priv, plane, pipe);
3218
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003219 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003220 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003221
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003222 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003223 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003224 mutex_unlock(&dev->struct_mutex);
3225
Chris Wilson6b383a72010-09-13 13:54:26 +01003226 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003227
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003228 for_each_encoder_on_crtc(dev, crtc, encoder)
3229 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003230
3231 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003232 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003233
3234 /*
3235 * There seems to be a race in PCH platform hw (at least on some
3236 * outputs) where an enabled pipe still completes any pageflip right
3237 * away (as if the pipe is off) instead of waiting for vblank. As soon
3238 * as the first vblank happend, everything works as expected. Hence just
3239 * wait for one vblank before returning to avoid strange things
3240 * happening.
3241 */
3242 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003243}
3244
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003245/* IPS only exists on ULT machines and is tied to pipe A. */
3246static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3247{
3248 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3249}
3250
3251static void hsw_enable_ips(struct intel_crtc *crtc)
3252{
3253 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3254
3255 if (!crtc->config.ips_enabled)
3256 return;
3257
3258 /* We can only enable IPS after we enable a plane and wait for a vblank.
3259 * We guarantee that the plane is enabled by calling intel_enable_ips
3260 * only after intel_enable_plane. And intel_enable_plane already waits
3261 * for a vblank, so all we need to do here is to enable the IPS bit. */
3262 assert_plane_enabled(dev_priv, crtc->plane);
3263 I915_WRITE(IPS_CTL, IPS_ENABLE);
3264}
3265
3266static void hsw_disable_ips(struct intel_crtc *crtc)
3267{
3268 struct drm_device *dev = crtc->base.dev;
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270
3271 if (!crtc->config.ips_enabled)
3272 return;
3273
3274 assert_plane_enabled(dev_priv, crtc->plane);
3275 I915_WRITE(IPS_CTL, 0);
3276
3277 /* We need to wait for a vblank before we can disable the plane. */
3278 intel_wait_for_vblank(dev, crtc->pipe);
3279}
3280
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003281static void haswell_crtc_enable(struct drm_crtc *crtc)
3282{
3283 struct drm_device *dev = crtc->dev;
3284 struct drm_i915_private *dev_priv = dev->dev_private;
3285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3286 struct intel_encoder *encoder;
3287 int pipe = intel_crtc->pipe;
3288 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003289
3290 WARN_ON(!crtc->enabled);
3291
3292 if (intel_crtc->active)
3293 return;
3294
3295 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003296
3297 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3298 if (intel_crtc->config.has_pch_encoder)
3299 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3300
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003301 intel_update_watermarks(dev);
3302
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003303 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003304 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003305
3306 for_each_encoder_on_crtc(dev, crtc, encoder)
3307 if (encoder->pre_enable)
3308 encoder->pre_enable(encoder);
3309
Paulo Zanoni1f544382012-10-24 11:32:00 -02003310 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003311
Paulo Zanoni1f544382012-10-24 11:32:00 -02003312 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003313 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003314
3315 /*
3316 * On ILK+ LUT must be loaded before the pipe is running but with
3317 * clocks enabled
3318 */
3319 intel_crtc_load_lut(crtc);
3320
Paulo Zanoni1f544382012-10-24 11:32:00 -02003321 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003322 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003323
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003324 intel_enable_pipe(dev_priv, pipe,
3325 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003326 intel_enable_plane(dev_priv, plane, pipe);
3327
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003328 hsw_enable_ips(intel_crtc);
3329
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003330 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003331 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003332
3333 mutex_lock(&dev->struct_mutex);
3334 intel_update_fbc(dev);
3335 mutex_unlock(&dev->struct_mutex);
3336
3337 intel_crtc_update_cursor(crtc, true);
3338
3339 for_each_encoder_on_crtc(dev, crtc, encoder)
3340 encoder->enable(encoder);
3341
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003342 /*
3343 * There seems to be a race in PCH platform hw (at least on some
3344 * outputs) where an enabled pipe still completes any pageflip right
3345 * away (as if the pipe is off) instead of waiting for vblank. As soon
3346 * as the first vblank happend, everything works as expected. Hence just
3347 * wait for one vblank before returning to avoid strange things
3348 * happening.
3349 */
3350 intel_wait_for_vblank(dev, intel_crtc->pipe);
3351}
3352
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003353static void ironlake_pfit_disable(struct intel_crtc *crtc)
3354{
3355 struct drm_device *dev = crtc->base.dev;
3356 struct drm_i915_private *dev_priv = dev->dev_private;
3357 int pipe = crtc->pipe;
3358
3359 /* To avoid upsetting the power well on haswell only disable the pfit if
3360 * it's in use. The hw state code will make sure we get this right. */
3361 if (crtc->config.pch_pfit.size) {
3362 I915_WRITE(PF_CTL(pipe), 0);
3363 I915_WRITE(PF_WIN_POS(pipe), 0);
3364 I915_WRITE(PF_WIN_SZ(pipe), 0);
3365 }
3366}
3367
Jesse Barnes6be4a602010-09-10 10:26:01 -07003368static void ironlake_crtc_disable(struct drm_crtc *crtc)
3369{
3370 struct drm_device *dev = crtc->dev;
3371 struct drm_i915_private *dev_priv = dev->dev_private;
3372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003373 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003374 int pipe = intel_crtc->pipe;
3375 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003376 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003377
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003378
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003379 if (!intel_crtc->active)
3380 return;
3381
Daniel Vetterea9d7582012-07-10 10:42:52 +02003382 for_each_encoder_on_crtc(dev, crtc, encoder)
3383 encoder->disable(encoder);
3384
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003385 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003386 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003387 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003388
Jesse Barnesb24e7172011-01-04 15:09:30 -08003389 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003390
Chris Wilson973d04f2011-07-08 12:22:37 +01003391 if (dev_priv->cfb_plane == plane)
3392 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003393
Paulo Zanoni86642812013-04-12 17:57:57 -03003394 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003395 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003396
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003397 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003398
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003399 for_each_encoder_on_crtc(dev, crtc, encoder)
3400 if (encoder->post_disable)
3401 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003402
Chris Wilson5eddb702010-09-11 13:48:45 +01003403 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003404
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003405 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003406 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003407
3408 if (HAS_PCH_CPT(dev)) {
3409 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003410 reg = TRANS_DP_CTL(pipe);
3411 temp = I915_READ(reg);
3412 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003413 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003415
3416 /* disable DPLL_SEL */
3417 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003418 switch (pipe) {
3419 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003420 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003421 break;
3422 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003423 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003424 break;
3425 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003426 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003427 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003428 break;
3429 default:
3430 BUG(); /* wtf */
3431 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003432 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003433 }
3434
3435 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003436 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437
Daniel Vetter88cefb62012-08-12 19:27:14 +02003438 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003439
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003440 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003441 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003442
3443 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003444 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003445 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446}
3447
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003448static void haswell_crtc_disable(struct drm_crtc *crtc)
3449{
3450 struct drm_device *dev = crtc->dev;
3451 struct drm_i915_private *dev_priv = dev->dev_private;
3452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3453 struct intel_encoder *encoder;
3454 int pipe = intel_crtc->pipe;
3455 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003456 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003457
3458 if (!intel_crtc->active)
3459 return;
3460
3461 for_each_encoder_on_crtc(dev, crtc, encoder)
3462 encoder->disable(encoder);
3463
3464 intel_crtc_wait_for_pending_flips(crtc);
3465 drm_vblank_off(dev, pipe);
3466 intel_crtc_update_cursor(crtc, false);
3467
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003468 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003469 if (dev_priv->cfb_plane == plane)
3470 intel_disable_fbc(dev);
3471
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003472 hsw_disable_ips(intel_crtc);
3473
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003474 intel_disable_plane(dev_priv, plane, pipe);
3475
Paulo Zanoni86642812013-04-12 17:57:57 -03003476 if (intel_crtc->config.has_pch_encoder)
3477 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003478 intel_disable_pipe(dev_priv, pipe);
3479
Paulo Zanoniad80a812012-10-24 16:06:19 -02003480 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003481
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003482 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003483
Paulo Zanoni1f544382012-10-24 11:32:00 -02003484 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485
3486 for_each_encoder_on_crtc(dev, crtc, encoder)
3487 if (encoder->post_disable)
3488 encoder->post_disable(encoder);
3489
Daniel Vetter88adfff2013-03-28 10:42:01 +01003490 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003491 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003492 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003493 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003494 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003495
3496 intel_crtc->active = false;
3497 intel_update_watermarks(dev);
3498
3499 mutex_lock(&dev->struct_mutex);
3500 intel_update_fbc(dev);
3501 mutex_unlock(&dev->struct_mutex);
3502}
3503
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003504static void ironlake_crtc_off(struct drm_crtc *crtc)
3505{
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3507 intel_put_pch_pll(intel_crtc);
3508}
3509
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003510static void haswell_crtc_off(struct drm_crtc *crtc)
3511{
3512 intel_ddi_put_crtc_pll(crtc);
3513}
3514
Daniel Vetter02e792f2009-09-15 22:57:34 +02003515static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3516{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003517 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003518 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003519 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003520
Chris Wilson23f09ce2010-08-12 13:53:37 +01003521 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003522 dev_priv->mm.interruptible = false;
3523 (void) intel_overlay_switch_off(intel_crtc->overlay);
3524 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003525 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003526 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003527
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003528 /* Let userspace switch the overlay on again. In most cases userspace
3529 * has to recompute where to put it anyway.
3530 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003531}
3532
Egbert Eich61bc95c2013-03-04 09:24:38 -05003533/**
3534 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3535 * cursor plane briefly if not already running after enabling the display
3536 * plane.
3537 * This workaround avoids occasional blank screens when self refresh is
3538 * enabled.
3539 */
3540static void
3541g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3542{
3543 u32 cntl = I915_READ(CURCNTR(pipe));
3544
3545 if ((cntl & CURSOR_MODE) == 0) {
3546 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3547
3548 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3549 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3550 intel_wait_for_vblank(dev_priv->dev, pipe);
3551 I915_WRITE(CURCNTR(pipe), cntl);
3552 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3553 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3554 }
3555}
3556
Jesse Barnes2dd24552013-04-25 12:55:01 -07003557static void i9xx_pfit_enable(struct intel_crtc *crtc)
3558{
3559 struct drm_device *dev = crtc->base.dev;
3560 struct drm_i915_private *dev_priv = dev->dev_private;
3561 struct intel_crtc_config *pipe_config = &crtc->config;
3562
Daniel Vetter328d8e82013-05-08 10:36:31 +02003563 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003564 return;
3565
Daniel Vetterc0b03412013-05-28 12:05:54 +02003566 /*
3567 * The panel fitter should only be adjusted whilst the pipe is disabled,
3568 * according to register description and PRM.
3569 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003570 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3571 assert_pipe_disabled(dev_priv, crtc->pipe);
3572
Jesse Barnesb074cec2013-04-25 12:55:02 -07003573 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3574 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003575
3576 /* Border color in case we don't scale up to the full screen. Black by
3577 * default, change to something else for debugging. */
3578 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003579}
3580
Jesse Barnes89b667f2013-04-18 14:51:36 -07003581static void valleyview_crtc_enable(struct drm_crtc *crtc)
3582{
3583 struct drm_device *dev = crtc->dev;
3584 struct drm_i915_private *dev_priv = dev->dev_private;
3585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3586 struct intel_encoder *encoder;
3587 int pipe = intel_crtc->pipe;
3588 int plane = intel_crtc->plane;
3589
3590 WARN_ON(!crtc->enabled);
3591
3592 if (intel_crtc->active)
3593 return;
3594
3595 intel_crtc->active = true;
3596 intel_update_watermarks(dev);
3597
3598 mutex_lock(&dev_priv->dpio_lock);
3599
3600 for_each_encoder_on_crtc(dev, crtc, encoder)
3601 if (encoder->pre_pll_enable)
3602 encoder->pre_pll_enable(encoder);
3603
3604 intel_enable_pll(dev_priv, pipe);
3605
3606 for_each_encoder_on_crtc(dev, crtc, encoder)
3607 if (encoder->pre_enable)
3608 encoder->pre_enable(encoder);
3609
3610 /* VLV wants encoder enabling _before_ the pipe is up. */
3611 for_each_encoder_on_crtc(dev, crtc, encoder)
3612 encoder->enable(encoder);
3613
Jesse Barnes2dd24552013-04-25 12:55:01 -07003614 /* Enable panel fitting for eDP */
3615 i9xx_pfit_enable(intel_crtc);
3616
Jesse Barnes89b667f2013-04-18 14:51:36 -07003617 intel_enable_pipe(dev_priv, pipe, false);
3618 intel_enable_plane(dev_priv, plane, pipe);
3619
3620 intel_crtc_load_lut(crtc);
3621 intel_update_fbc(dev);
3622
3623 /* Give the overlay scaler a chance to enable if it's on this pipe */
3624 intel_crtc_dpms_overlay(intel_crtc, true);
3625 intel_crtc_update_cursor(crtc, true);
3626
3627 mutex_unlock(&dev_priv->dpio_lock);
3628}
3629
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003630static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003631{
3632 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003633 struct drm_i915_private *dev_priv = dev->dev_private;
3634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003635 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003636 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003637 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003638
Daniel Vetter08a48462012-07-02 11:43:47 +02003639 WARN_ON(!crtc->enabled);
3640
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003641 if (intel_crtc->active)
3642 return;
3643
3644 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003645 intel_update_watermarks(dev);
3646
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003647 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003648
3649 for_each_encoder_on_crtc(dev, crtc, encoder)
3650 if (encoder->pre_enable)
3651 encoder->pre_enable(encoder);
3652
Jesse Barnes2dd24552013-04-25 12:55:01 -07003653 /* Enable panel fitting for LVDS */
3654 i9xx_pfit_enable(intel_crtc);
3655
Jesse Barnes040484a2011-01-03 12:14:26 -08003656 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003657 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003658 if (IS_G4X(dev))
3659 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003660
3661 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003662 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003663
3664 /* Give the overlay scaler a chance to enable if it's on this pipe */
3665 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003666 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003667
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003668 for_each_encoder_on_crtc(dev, crtc, encoder)
3669 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003670}
3671
Daniel Vetter87476d62013-04-11 16:29:06 +02003672static void i9xx_pfit_disable(struct intel_crtc *crtc)
3673{
3674 struct drm_device *dev = crtc->base.dev;
3675 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003676
3677 if (!crtc->config.gmch_pfit.control)
3678 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003679
3680 assert_pipe_disabled(dev_priv, crtc->pipe);
3681
Daniel Vetter328d8e82013-05-08 10:36:31 +02003682 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3683 I915_READ(PFIT_CONTROL));
3684 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003685}
3686
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003687static void i9xx_crtc_disable(struct drm_crtc *crtc)
3688{
3689 struct drm_device *dev = crtc->dev;
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003692 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003693 int pipe = intel_crtc->pipe;
3694 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003695
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003696 if (!intel_crtc->active)
3697 return;
3698
Daniel Vetterea9d7582012-07-10 10:42:52 +02003699 for_each_encoder_on_crtc(dev, crtc, encoder)
3700 encoder->disable(encoder);
3701
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003702 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003703 intel_crtc_wait_for_pending_flips(crtc);
3704 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003705 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003706 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003707
Chris Wilson973d04f2011-07-08 12:22:37 +01003708 if (dev_priv->cfb_plane == plane)
3709 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003710
Jesse Barnesb24e7172011-01-04 15:09:30 -08003711 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003712 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003713
Daniel Vetter87476d62013-04-11 16:29:06 +02003714 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003715
Jesse Barnes89b667f2013-04-18 14:51:36 -07003716 for_each_encoder_on_crtc(dev, crtc, encoder)
3717 if (encoder->post_disable)
3718 encoder->post_disable(encoder);
3719
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003720 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003721
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003722 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003723 intel_update_fbc(dev);
3724 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003725}
3726
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003727static void i9xx_crtc_off(struct drm_crtc *crtc)
3728{
3729}
3730
Daniel Vetter976f8a22012-07-08 22:34:21 +02003731static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3732 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003733{
3734 struct drm_device *dev = crtc->dev;
3735 struct drm_i915_master_private *master_priv;
3736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3737 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003738
3739 if (!dev->primary->master)
3740 return;
3741
3742 master_priv = dev->primary->master->driver_priv;
3743 if (!master_priv->sarea_priv)
3744 return;
3745
Jesse Barnes79e53942008-11-07 14:24:08 -08003746 switch (pipe) {
3747 case 0:
3748 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3749 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3750 break;
3751 case 1:
3752 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3753 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3754 break;
3755 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003756 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003757 break;
3758 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003759}
3760
Daniel Vetter976f8a22012-07-08 22:34:21 +02003761/**
3762 * Sets the power management mode of the pipe and plane.
3763 */
3764void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003765{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003766 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003767 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003768 struct intel_encoder *intel_encoder;
3769 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003770
Daniel Vetter976f8a22012-07-08 22:34:21 +02003771 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3772 enable |= intel_encoder->connectors_active;
3773
3774 if (enable)
3775 dev_priv->display.crtc_enable(crtc);
3776 else
3777 dev_priv->display.crtc_disable(crtc);
3778
3779 intel_crtc_update_sarea(crtc, enable);
3780}
3781
Daniel Vetter976f8a22012-07-08 22:34:21 +02003782static void intel_crtc_disable(struct drm_crtc *crtc)
3783{
3784 struct drm_device *dev = crtc->dev;
3785 struct drm_connector *connector;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003788
3789 /* crtc should still be enabled when we disable it. */
3790 WARN_ON(!crtc->enabled);
3791
3792 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003793 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003794 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003795 dev_priv->display.off(crtc);
3796
Chris Wilson931872f2012-01-16 23:01:13 +00003797 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3798 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003799
3800 if (crtc->fb) {
3801 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003802 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003803 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003804 crtc->fb = NULL;
3805 }
3806
3807 /* Update computed state. */
3808 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3809 if (!connector->encoder || !connector->encoder->crtc)
3810 continue;
3811
3812 if (connector->encoder->crtc != crtc)
3813 continue;
3814
3815 connector->dpms = DRM_MODE_DPMS_OFF;
3816 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003817 }
3818}
3819
Daniel Vettera261b242012-07-26 19:21:47 +02003820void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003821{
Daniel Vettera261b242012-07-26 19:21:47 +02003822 struct drm_crtc *crtc;
3823
3824 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3825 if (crtc->enabled)
3826 intel_crtc_disable(crtc);
3827 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003828}
3829
Chris Wilsonea5b2132010-08-04 13:50:23 +01003830void intel_encoder_destroy(struct drm_encoder *encoder)
3831{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003832 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003833
Chris Wilsonea5b2132010-08-04 13:50:23 +01003834 drm_encoder_cleanup(encoder);
3835 kfree(intel_encoder);
3836}
3837
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003838/* Simple dpms helper for encodres with just one connector, no cloning and only
3839 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3840 * state of the entire output pipe. */
3841void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3842{
3843 if (mode == DRM_MODE_DPMS_ON) {
3844 encoder->connectors_active = true;
3845
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003846 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003847 } else {
3848 encoder->connectors_active = false;
3849
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003850 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003851 }
3852}
3853
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003854/* Cross check the actual hw state with our own modeset state tracking (and it's
3855 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003856static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003857{
3858 if (connector->get_hw_state(connector)) {
3859 struct intel_encoder *encoder = connector->encoder;
3860 struct drm_crtc *crtc;
3861 bool encoder_enabled;
3862 enum pipe pipe;
3863
3864 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3865 connector->base.base.id,
3866 drm_get_connector_name(&connector->base));
3867
3868 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3869 "wrong connector dpms state\n");
3870 WARN(connector->base.encoder != &encoder->base,
3871 "active connector not linked to encoder\n");
3872 WARN(!encoder->connectors_active,
3873 "encoder->connectors_active not set\n");
3874
3875 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3876 WARN(!encoder_enabled, "encoder not enabled\n");
3877 if (WARN_ON(!encoder->base.crtc))
3878 return;
3879
3880 crtc = encoder->base.crtc;
3881
3882 WARN(!crtc->enabled, "crtc not enabled\n");
3883 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3884 WARN(pipe != to_intel_crtc(crtc)->pipe,
3885 "encoder active on the wrong pipe\n");
3886 }
3887}
3888
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003889/* Even simpler default implementation, if there's really no special case to
3890 * consider. */
3891void intel_connector_dpms(struct drm_connector *connector, int mode)
3892{
3893 struct intel_encoder *encoder = intel_attached_encoder(connector);
3894
3895 /* All the simple cases only support two dpms states. */
3896 if (mode != DRM_MODE_DPMS_ON)
3897 mode = DRM_MODE_DPMS_OFF;
3898
3899 if (mode == connector->dpms)
3900 return;
3901
3902 connector->dpms = mode;
3903
3904 /* Only need to change hw state when actually enabled */
3905 if (encoder->base.crtc)
3906 intel_encoder_dpms(encoder, mode);
3907 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003908 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003909
Daniel Vetterb9805142012-08-31 17:37:33 +02003910 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003911}
3912
Daniel Vetterf0947c32012-07-02 13:10:34 +02003913/* Simple connector->get_hw_state implementation for encoders that support only
3914 * one connector and no cloning and hence the encoder state determines the state
3915 * of the connector. */
3916bool intel_connector_get_hw_state(struct intel_connector *connector)
3917{
Daniel Vetter24929352012-07-02 20:28:59 +02003918 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003919 struct intel_encoder *encoder = connector->encoder;
3920
3921 return encoder->get_hw_state(encoder, &pipe);
3922}
3923
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003924static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3925 struct intel_crtc_config *pipe_config)
3926{
3927 struct drm_i915_private *dev_priv = dev->dev_private;
3928 struct intel_crtc *pipe_B_crtc =
3929 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3930
3931 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3932 pipe_name(pipe), pipe_config->fdi_lanes);
3933 if (pipe_config->fdi_lanes > 4) {
3934 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3935 pipe_name(pipe), pipe_config->fdi_lanes);
3936 return false;
3937 }
3938
3939 if (IS_HASWELL(dev)) {
3940 if (pipe_config->fdi_lanes > 2) {
3941 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3942 pipe_config->fdi_lanes);
3943 return false;
3944 } else {
3945 return true;
3946 }
3947 }
3948
3949 if (INTEL_INFO(dev)->num_pipes == 2)
3950 return true;
3951
3952 /* Ivybridge 3 pipe is really complicated */
3953 switch (pipe) {
3954 case PIPE_A:
3955 return true;
3956 case PIPE_B:
3957 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3958 pipe_config->fdi_lanes > 2) {
3959 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3960 pipe_name(pipe), pipe_config->fdi_lanes);
3961 return false;
3962 }
3963 return true;
3964 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003965 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003966 pipe_B_crtc->config.fdi_lanes <= 2) {
3967 if (pipe_config->fdi_lanes > 2) {
3968 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3969 pipe_name(pipe), pipe_config->fdi_lanes);
3970 return false;
3971 }
3972 } else {
3973 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
3974 return false;
3975 }
3976 return true;
3977 default:
3978 BUG();
3979 }
3980}
3981
Daniel Vettere29c22c2013-02-21 00:00:16 +01003982#define RETRY 1
3983static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
3984 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02003985{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003986 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003987 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
3988 int target_clock, lane, link_bw;
Daniel Vettere29c22c2013-02-21 00:00:16 +01003989 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003990
Daniel Vettere29c22c2013-02-21 00:00:16 +01003991retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02003992 /* FDI is a binary signal running at ~2.7GHz, encoding
3993 * each output octet as 10 bits. The actual frequency
3994 * is stored as a divider into a 100MHz clock, and the
3995 * mode pixel clock is stored in units of 1KHz.
3996 * Hence the bw of each lane in terms of the mode signal
3997 * is:
3998 */
3999 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4000
4001 if (pipe_config->pixel_target_clock)
4002 target_clock = pipe_config->pixel_target_clock;
4003 else
4004 target_clock = adjusted_mode->clock;
4005
4006 lane = ironlake_get_lanes_required(target_clock, link_bw,
4007 pipe_config->pipe_bpp);
4008
4009 pipe_config->fdi_lanes = lane;
4010
4011 if (pipe_config->pixel_multiplier > 1)
4012 link_bw *= pipe_config->pixel_multiplier;
4013 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
4014 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004015
Daniel Vettere29c22c2013-02-21 00:00:16 +01004016 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4017 intel_crtc->pipe, pipe_config);
4018 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4019 pipe_config->pipe_bpp -= 2*3;
4020 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4021 pipe_config->pipe_bpp);
4022 needs_recompute = true;
4023 pipe_config->bw_constrained = true;
4024
4025 goto retry;
4026 }
4027
4028 if (needs_recompute)
4029 return RETRY;
4030
4031 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004032}
4033
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004034static void hsw_compute_ips_config(struct intel_crtc *crtc,
4035 struct intel_crtc_config *pipe_config)
4036{
4037 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
4038 pipe_config->pipe_bpp == 24;
4039}
4040
Daniel Vettere29c22c2013-02-21 00:00:16 +01004041static int intel_crtc_compute_config(struct drm_crtc *crtc,
4042 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004043{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004044 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004045 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson89749352010-09-12 18:25:19 +01004047
Eric Anholtbad720f2009-10-22 16:11:14 -07004048 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004049 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004050 if (pipe_config->requested_mode.clock * 3
4051 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004052 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004053 }
Chris Wilson89749352010-09-12 18:25:19 +01004054
Daniel Vetterf9bef082012-04-15 19:53:19 +02004055 /* All interlaced capable intel hw wants timings in frames. Note though
4056 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4057 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004058 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004059 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004060
Damien Lespiau8693a822013-05-03 18:48:11 +01004061 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4062 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004063 */
4064 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4065 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004066 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004067
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004068 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004069 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004070 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004071 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4072 * for lvds. */
4073 pipe_config->pipe_bpp = 8*3;
4074 }
4075
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004076 if (IS_HASWELL(dev))
4077 hsw_compute_ips_config(intel_crtc, pipe_config);
4078
Daniel Vetter877d48d2013-04-19 11:24:43 +02004079 if (pipe_config->has_pch_encoder)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004080 return ironlake_fdi_compute_config(intel_crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004081
Daniel Vettere29c22c2013-02-21 00:00:16 +01004082 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004083}
4084
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004085static int valleyview_get_display_clock_speed(struct drm_device *dev)
4086{
4087 return 400000; /* FIXME */
4088}
4089
Jesse Barnese70236a2009-09-21 10:42:27 -07004090static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004091{
Jesse Barnese70236a2009-09-21 10:42:27 -07004092 return 400000;
4093}
Jesse Barnes79e53942008-11-07 14:24:08 -08004094
Jesse Barnese70236a2009-09-21 10:42:27 -07004095static int i915_get_display_clock_speed(struct drm_device *dev)
4096{
4097 return 333000;
4098}
Jesse Barnes79e53942008-11-07 14:24:08 -08004099
Jesse Barnese70236a2009-09-21 10:42:27 -07004100static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4101{
4102 return 200000;
4103}
Jesse Barnes79e53942008-11-07 14:24:08 -08004104
Jesse Barnese70236a2009-09-21 10:42:27 -07004105static int i915gm_get_display_clock_speed(struct drm_device *dev)
4106{
4107 u16 gcfgc = 0;
4108
4109 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4110
4111 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004112 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004113 else {
4114 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4115 case GC_DISPLAY_CLOCK_333_MHZ:
4116 return 333000;
4117 default:
4118 case GC_DISPLAY_CLOCK_190_200_MHZ:
4119 return 190000;
4120 }
4121 }
4122}
Jesse Barnes79e53942008-11-07 14:24:08 -08004123
Jesse Barnese70236a2009-09-21 10:42:27 -07004124static int i865_get_display_clock_speed(struct drm_device *dev)
4125{
4126 return 266000;
4127}
4128
4129static int i855_get_display_clock_speed(struct drm_device *dev)
4130{
4131 u16 hpllcc = 0;
4132 /* Assume that the hardware is in the high speed state. This
4133 * should be the default.
4134 */
4135 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4136 case GC_CLOCK_133_200:
4137 case GC_CLOCK_100_200:
4138 return 200000;
4139 case GC_CLOCK_166_250:
4140 return 250000;
4141 case GC_CLOCK_100_133:
4142 return 133000;
4143 }
4144
4145 /* Shouldn't happen */
4146 return 0;
4147}
4148
4149static int i830_get_display_clock_speed(struct drm_device *dev)
4150{
4151 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004152}
4153
Zhenyu Wang2c072452009-06-05 15:38:42 +08004154static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004155intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004156{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004157 while (*num > DATA_LINK_M_N_MASK ||
4158 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004159 *num >>= 1;
4160 *den >>= 1;
4161 }
4162}
4163
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004164static void compute_m_n(unsigned int m, unsigned int n,
4165 uint32_t *ret_m, uint32_t *ret_n)
4166{
4167 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4168 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4169 intel_reduce_m_n_ratio(ret_m, ret_n);
4170}
4171
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004172void
4173intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4174 int pixel_clock, int link_clock,
4175 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004176{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004177 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004178
4179 compute_m_n(bits_per_pixel * pixel_clock,
4180 link_clock * nlanes * 8,
4181 &m_n->gmch_m, &m_n->gmch_n);
4182
4183 compute_m_n(pixel_clock, link_clock,
4184 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004185}
4186
Chris Wilsona7615032011-01-12 17:04:08 +00004187static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4188{
Keith Packard72bbe582011-09-26 16:09:45 -07004189 if (i915_panel_use_ssc >= 0)
4190 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004191 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004192 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004193}
4194
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004195static int vlv_get_refclk(struct drm_crtc *crtc)
4196{
4197 struct drm_device *dev = crtc->dev;
4198 struct drm_i915_private *dev_priv = dev->dev_private;
4199 int refclk = 27000; /* for DP & HDMI */
4200
4201 return 100000; /* only one validated so far */
4202
4203 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4204 refclk = 96000;
4205 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4206 if (intel_panel_use_ssc(dev_priv))
4207 refclk = 100000;
4208 else
4209 refclk = 96000;
4210 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4211 refclk = 100000;
4212 }
4213
4214 return refclk;
4215}
4216
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004217static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4218{
4219 struct drm_device *dev = crtc->dev;
4220 struct drm_i915_private *dev_priv = dev->dev_private;
4221 int refclk;
4222
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004223 if (IS_VALLEYVIEW(dev)) {
4224 refclk = vlv_get_refclk(crtc);
4225 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004226 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004227 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004228 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4229 refclk / 1000);
4230 } else if (!IS_GEN2(dev)) {
4231 refclk = 96000;
4232 } else {
4233 refclk = 48000;
4234 }
4235
4236 return refclk;
4237}
4238
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004239static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4240{
4241 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4242}
4243
4244static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4245{
4246 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4247}
4248
Daniel Vetterf47709a2013-03-28 10:42:02 +01004249static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004250 intel_clock_t *reduced_clock)
4251{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004252 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004253 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004254 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004255 u32 fp, fp2 = 0;
4256
4257 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004258 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004259 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004260 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004261 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004262 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004263 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004264 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004265 }
4266
4267 I915_WRITE(FP0(pipe), fp);
4268
Daniel Vetterf47709a2013-03-28 10:42:02 +01004269 crtc->lowfreq_avail = false;
4270 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004271 reduced_clock && i915_powersave) {
4272 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004273 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004274 } else {
4275 I915_WRITE(FP1(pipe), fp);
4276 }
4277}
4278
Jesse Barnes89b667f2013-04-18 14:51:36 -07004279static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4280{
4281 u32 reg_val;
4282
4283 /*
4284 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4285 * and set it to a reasonable value instead.
4286 */
Jani Nikulaae992582013-05-22 15:36:19 +03004287 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004288 reg_val &= 0xffffff00;
4289 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004290 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004291
Jani Nikulaae992582013-05-22 15:36:19 +03004292 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004293 reg_val &= 0x8cffffff;
4294 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004295 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004296
Jani Nikulaae992582013-05-22 15:36:19 +03004297 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004298 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004299 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004300
Jani Nikulaae992582013-05-22 15:36:19 +03004301 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004302 reg_val &= 0x00ffffff;
4303 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004304 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004305}
4306
Daniel Vetterb5518422013-05-03 11:49:48 +02004307static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4308 struct intel_link_m_n *m_n)
4309{
4310 struct drm_device *dev = crtc->base.dev;
4311 struct drm_i915_private *dev_priv = dev->dev_private;
4312 int pipe = crtc->pipe;
4313
Daniel Vettere3b95f12013-05-03 11:49:49 +02004314 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4315 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4316 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4317 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004318}
4319
4320static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4321 struct intel_link_m_n *m_n)
4322{
4323 struct drm_device *dev = crtc->base.dev;
4324 struct drm_i915_private *dev_priv = dev->dev_private;
4325 int pipe = crtc->pipe;
4326 enum transcoder transcoder = crtc->config.cpu_transcoder;
4327
4328 if (INTEL_INFO(dev)->gen >= 5) {
4329 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4330 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4331 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4332 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4333 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004334 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4335 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4336 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4337 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004338 }
4339}
4340
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004341static void intel_dp_set_m_n(struct intel_crtc *crtc)
4342{
4343 if (crtc->config.has_pch_encoder)
4344 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4345 else
4346 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4347}
4348
Daniel Vetterf47709a2013-03-28 10:42:02 +01004349static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004350{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004351 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004352 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004353 struct drm_display_mode *adjusted_mode =
4354 &crtc->config.adjusted_mode;
4355 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004356 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004357 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004358 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004359 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004360 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004361
Daniel Vetter09153002012-12-12 14:06:44 +01004362 mutex_lock(&dev_priv->dpio_lock);
4363
Jesse Barnes89b667f2013-04-18 14:51:36 -07004364 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004365
Daniel Vetterf47709a2013-03-28 10:42:02 +01004366 bestn = crtc->config.dpll.n;
4367 bestm1 = crtc->config.dpll.m1;
4368 bestm2 = crtc->config.dpll.m2;
4369 bestp1 = crtc->config.dpll.p1;
4370 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004371
Jesse Barnes89b667f2013-04-18 14:51:36 -07004372 /* See eDP HDMI DPIO driver vbios notes doc */
4373
4374 /* PLL B needs special handling */
4375 if (pipe)
4376 vlv_pllb_recal_opamp(dev_priv);
4377
4378 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004379 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004380
4381 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004382 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004383 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004384 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004385
4386 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004387 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004388
4389 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004390 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4391 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4392 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004393 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004394
4395 /*
4396 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4397 * but we don't support that).
4398 * Note: don't use the DAC post divider as it seems unstable.
4399 */
4400 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004401 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004402
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004403 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004404 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004405
Jesse Barnes89b667f2013-04-18 14:51:36 -07004406 /* Set HBR and RBR LPF coefficients */
4407 if (adjusted_mode->clock == 162000 ||
4408 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004409 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004410 0x005f0021);
4411 else
Jani Nikulaae992582013-05-22 15:36:19 +03004412 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004413 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004414
Jesse Barnes89b667f2013-04-18 14:51:36 -07004415 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4416 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4417 /* Use SSC source */
4418 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004419 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004420 0x0df40000);
4421 else
Jani Nikulaae992582013-05-22 15:36:19 +03004422 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004423 0x0df70000);
4424 } else { /* HDMI or VGA */
4425 /* Use bend source */
4426 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004427 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004428 0x0df70000);
4429 else
Jani Nikulaae992582013-05-22 15:36:19 +03004430 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004431 0x0df40000);
4432 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004433
Jani Nikulaae992582013-05-22 15:36:19 +03004434 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004435 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4436 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4437 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4438 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004439 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004440
Jani Nikulaae992582013-05-22 15:36:19 +03004441 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442
4443 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4444 if (encoder->pre_pll_enable)
4445 encoder->pre_pll_enable(encoder);
4446
4447 /* Enable DPIO clock input */
4448 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4449 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4450 if (pipe)
4451 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004452
4453 dpll |= DPLL_VCO_ENABLE;
4454 I915_WRITE(DPLL(pipe), dpll);
4455 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004456 udelay(150);
4457
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004458 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4459 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4460
Daniel Vetter198a037f2013-04-19 11:14:37 +02004461 dpll_md = 0;
4462 if (crtc->config.pixel_multiplier > 1) {
4463 dpll_md = (crtc->config.pixel_multiplier - 1)
4464 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304465 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004466 I915_WRITE(DPLL_MD(pipe), dpll_md);
4467 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004468
Jesse Barnes89b667f2013-04-18 14:51:36 -07004469 if (crtc->config.has_dp_encoder)
4470 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004471
4472 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004473}
4474
Daniel Vetterf47709a2013-03-28 10:42:02 +01004475static void i9xx_update_pll(struct intel_crtc *crtc,
4476 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004477 int num_connectors)
4478{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004479 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004480 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004481 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004482 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004483 u32 dpll;
4484 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004485 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004486
Daniel Vetterf47709a2013-03-28 10:42:02 +01004487 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304488
Daniel Vetterf47709a2013-03-28 10:42:02 +01004489 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4490 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004491
4492 dpll = DPLL_VGA_MODE_DIS;
4493
Daniel Vetterf47709a2013-03-28 10:42:02 +01004494 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004495 dpll |= DPLLB_MODE_LVDS;
4496 else
4497 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004498
Daniel Vetter198a037f2013-04-19 11:14:37 +02004499 if ((crtc->config.pixel_multiplier > 1) &&
4500 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4501 dpll |= (crtc->config.pixel_multiplier - 1)
4502 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004503 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004504
4505 if (is_sdvo)
4506 dpll |= DPLL_DVO_HIGH_SPEED;
4507
Daniel Vetterf47709a2013-03-28 10:42:02 +01004508 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004509 dpll |= DPLL_DVO_HIGH_SPEED;
4510
4511 /* compute bitmask from p1 value */
4512 if (IS_PINEVIEW(dev))
4513 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4514 else {
4515 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4516 if (IS_G4X(dev) && reduced_clock)
4517 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4518 }
4519 switch (clock->p2) {
4520 case 5:
4521 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4522 break;
4523 case 7:
4524 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4525 break;
4526 case 10:
4527 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4528 break;
4529 case 14:
4530 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4531 break;
4532 }
4533 if (INTEL_INFO(dev)->gen >= 4)
4534 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4535
Daniel Vetter09ede542013-04-30 14:01:45 +02004536 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004537 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004538 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004539 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4540 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4541 else
4542 dpll |= PLL_REF_INPUT_DREFCLK;
4543
4544 dpll |= DPLL_VCO_ENABLE;
4545 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4546 POSTING_READ(DPLL(pipe));
4547 udelay(150);
4548
Daniel Vetterf47709a2013-03-28 10:42:02 +01004549 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004550 if (encoder->pre_pll_enable)
4551 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004552
Daniel Vetterf47709a2013-03-28 10:42:02 +01004553 if (crtc->config.has_dp_encoder)
4554 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004555
4556 I915_WRITE(DPLL(pipe), dpll);
4557
4558 /* Wait for the clocks to stabilize. */
4559 POSTING_READ(DPLL(pipe));
4560 udelay(150);
4561
4562 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004563 u32 dpll_md = 0;
4564 if (crtc->config.pixel_multiplier > 1) {
4565 dpll_md = (crtc->config.pixel_multiplier - 1)
4566 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004567 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004568 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004569 } else {
4570 /* The pixel multiplier can only be updated once the
4571 * DPLL is enabled and the clocks are stable.
4572 *
4573 * So write it again.
4574 */
4575 I915_WRITE(DPLL(pipe), dpll);
4576 }
4577}
4578
Daniel Vetterf47709a2013-03-28 10:42:02 +01004579static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004580 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004581 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004582 int num_connectors)
4583{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004584 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004585 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004586 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004587 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004588 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004589 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004590
Daniel Vetterf47709a2013-03-28 10:42:02 +01004591 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304592
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004593 dpll = DPLL_VGA_MODE_DIS;
4594
Daniel Vetterf47709a2013-03-28 10:42:02 +01004595 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004596 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4597 } else {
4598 if (clock->p1 == 2)
4599 dpll |= PLL_P1_DIVIDE_BY_TWO;
4600 else
4601 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4602 if (clock->p2 == 4)
4603 dpll |= PLL_P2_DIVIDE_BY_4;
4604 }
4605
Daniel Vetterf47709a2013-03-28 10:42:02 +01004606 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004607 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4608 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4609 else
4610 dpll |= PLL_REF_INPUT_DREFCLK;
4611
4612 dpll |= DPLL_VCO_ENABLE;
4613 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4614 POSTING_READ(DPLL(pipe));
4615 udelay(150);
4616
Daniel Vetterf47709a2013-03-28 10:42:02 +01004617 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004618 if (encoder->pre_pll_enable)
4619 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004620
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004621 I915_WRITE(DPLL(pipe), dpll);
4622
4623 /* Wait for the clocks to stabilize. */
4624 POSTING_READ(DPLL(pipe));
4625 udelay(150);
4626
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004627 /* The pixel multiplier can only be updated once the
4628 * DPLL is enabled and the clocks are stable.
4629 *
4630 * So write it again.
4631 */
4632 I915_WRITE(DPLL(pipe), dpll);
4633}
4634
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004635static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4636 struct drm_display_mode *mode,
4637 struct drm_display_mode *adjusted_mode)
4638{
4639 struct drm_device *dev = intel_crtc->base.dev;
4640 struct drm_i915_private *dev_priv = dev->dev_private;
4641 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004642 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004643 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4644
4645 /* We need to be careful not to changed the adjusted mode, for otherwise
4646 * the hw state checker will get angry at the mismatch. */
4647 crtc_vtotal = adjusted_mode->crtc_vtotal;
4648 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004649
4650 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4651 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004652 crtc_vtotal -= 1;
4653 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004654 vsyncshift = adjusted_mode->crtc_hsync_start
4655 - adjusted_mode->crtc_htotal / 2;
4656 } else {
4657 vsyncshift = 0;
4658 }
4659
4660 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004661 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004662
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004663 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004664 (adjusted_mode->crtc_hdisplay - 1) |
4665 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004666 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004667 (adjusted_mode->crtc_hblank_start - 1) |
4668 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004669 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004670 (adjusted_mode->crtc_hsync_start - 1) |
4671 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4672
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004673 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004674 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004675 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004676 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004677 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004678 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004679 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004680 (adjusted_mode->crtc_vsync_start - 1) |
4681 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4682
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004683 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4684 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4685 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4686 * bits. */
4687 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4688 (pipe == PIPE_B || pipe == PIPE_C))
4689 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4690
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004691 /* pipesrc controls the size that is scaled from, which should
4692 * always be the user's requested size.
4693 */
4694 I915_WRITE(PIPESRC(pipe),
4695 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4696}
4697
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004698static void intel_get_pipe_timings(struct intel_crtc *crtc,
4699 struct intel_crtc_config *pipe_config)
4700{
4701 struct drm_device *dev = crtc->base.dev;
4702 struct drm_i915_private *dev_priv = dev->dev_private;
4703 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4704 uint32_t tmp;
4705
4706 tmp = I915_READ(HTOTAL(cpu_transcoder));
4707 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4708 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4709 tmp = I915_READ(HBLANK(cpu_transcoder));
4710 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4711 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4712 tmp = I915_READ(HSYNC(cpu_transcoder));
4713 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4714 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4715
4716 tmp = I915_READ(VTOTAL(cpu_transcoder));
4717 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4718 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4719 tmp = I915_READ(VBLANK(cpu_transcoder));
4720 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4721 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4722 tmp = I915_READ(VSYNC(cpu_transcoder));
4723 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4724 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4725
4726 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4727 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4728 pipe_config->adjusted_mode.crtc_vtotal += 1;
4729 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4730 }
4731
4732 tmp = I915_READ(PIPESRC(crtc->pipe));
4733 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4734 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4735}
4736
Daniel Vetter84b046f2013-02-19 18:48:54 +01004737static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4738{
4739 struct drm_device *dev = intel_crtc->base.dev;
4740 struct drm_i915_private *dev_priv = dev->dev_private;
4741 uint32_t pipeconf;
4742
4743 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4744
4745 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4746 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4747 * core speed.
4748 *
4749 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4750 * pipe == 0 check?
4751 */
4752 if (intel_crtc->config.requested_mode.clock >
4753 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4754 pipeconf |= PIPECONF_DOUBLE_WIDE;
4755 else
4756 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4757 }
4758
Daniel Vetterff9ce462013-04-24 14:57:17 +02004759 /* only g4x and later have fancy bpc/dither controls */
4760 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4761 pipeconf &= ~(PIPECONF_BPC_MASK |
4762 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004763
Daniel Vetterff9ce462013-04-24 14:57:17 +02004764 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4765 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4766 pipeconf |= PIPECONF_DITHER_EN |
4767 PIPECONF_DITHER_TYPE_SP;
4768
4769 switch (intel_crtc->config.pipe_bpp) {
4770 case 18:
4771 pipeconf |= PIPECONF_6BPC;
4772 break;
4773 case 24:
4774 pipeconf |= PIPECONF_8BPC;
4775 break;
4776 case 30:
4777 pipeconf |= PIPECONF_10BPC;
4778 break;
4779 default:
4780 /* Case prevented by intel_choose_pipe_bpp_dither. */
4781 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004782 }
4783 }
4784
4785 if (HAS_PIPE_CXSR(dev)) {
4786 if (intel_crtc->lowfreq_avail) {
4787 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4788 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4789 } else {
4790 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4791 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4792 }
4793 }
4794
4795 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4796 if (!IS_GEN2(dev) &&
4797 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4798 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4799 else
4800 pipeconf |= PIPECONF_PROGRESSIVE;
4801
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004802 if (IS_VALLEYVIEW(dev)) {
4803 if (intel_crtc->config.limited_color_range)
4804 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4805 else
4806 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4807 }
4808
Daniel Vetter84b046f2013-02-19 18:48:54 +01004809 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4810 POSTING_READ(PIPECONF(intel_crtc->pipe));
4811}
4812
Eric Anholtf564048e2011-03-30 13:01:02 -07004813static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004814 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004815 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004816{
4817 struct drm_device *dev = crtc->dev;
4818 struct drm_i915_private *dev_priv = dev->dev_private;
4819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004820 struct drm_display_mode *adjusted_mode =
4821 &intel_crtc->config.adjusted_mode;
4822 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004823 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004824 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004825 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004826 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004827 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004828 bool ok, has_reduced_clock = false;
4829 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004830 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004831 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004832 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004833
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004834 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004835 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004836 case INTEL_OUTPUT_LVDS:
4837 is_lvds = true;
4838 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004839 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004840
Eric Anholtc751ce42010-03-25 11:48:48 -07004841 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004842 }
4843
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004844 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004845
Ma Lingd4906092009-03-18 20:13:27 +08004846 /*
4847 * Returns a set of divisors for the desired target clock with the given
4848 * refclk, or FALSE. The returned values represent the clock equation:
4849 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4850 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004851 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004852 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4853 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004854 if (!ok) {
4855 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004856 return -EINVAL;
4857 }
4858
4859 /* Ensure that the cursor is valid for the new mode before changing... */
4860 intel_crtc_update_cursor(crtc, true);
4861
4862 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004863 /*
4864 * Ensure we match the reduced clock's P to the target clock.
4865 * If the clocks don't match, we can't switch the display clock
4866 * by using the FP0/FP1. In such case we will disable the LVDS
4867 * downclock feature.
4868 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004869 has_reduced_clock = limit->find_pll(limit, crtc,
4870 dev_priv->lvds_downclock,
4871 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004872 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004873 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004874 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004875 /* Compat-code for transition, will disappear. */
4876 if (!intel_crtc->config.clock_set) {
4877 intel_crtc->config.dpll.n = clock.n;
4878 intel_crtc->config.dpll.m1 = clock.m1;
4879 intel_crtc->config.dpll.m2 = clock.m2;
4880 intel_crtc->config.dpll.p1 = clock.p1;
4881 intel_crtc->config.dpll.p2 = clock.p2;
4882 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004883
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004884 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004885 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304886 has_reduced_clock ? &reduced_clock : NULL,
4887 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004888 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004889 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004890 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004891 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004892 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004893 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004894
Eric Anholtf564048e2011-03-30 13:01:02 -07004895 /* Set up the display plane register */
4896 dspcntr = DISPPLANE_GAMMA_ENABLE;
4897
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004898 if (!IS_VALLEYVIEW(dev)) {
4899 if (pipe == 0)
4900 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4901 else
4902 dspcntr |= DISPPLANE_SEL_PIPE_B;
4903 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004904
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004905 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004906
4907 /* pipesrc and dspsize control the size that is scaled from,
4908 * which should always be the user's requested size.
4909 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004910 I915_WRITE(DSPSIZE(plane),
4911 ((mode->vdisplay - 1) << 16) |
4912 (mode->hdisplay - 1));
4913 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004914
Daniel Vetter84b046f2013-02-19 18:48:54 +01004915 i9xx_set_pipeconf(intel_crtc);
4916
Eric Anholtf564048e2011-03-30 13:01:02 -07004917 I915_WRITE(DSPCNTR(plane), dspcntr);
4918 POSTING_READ(DSPCNTR(plane));
4919
Daniel Vetter94352cf2012-07-05 22:51:56 +02004920 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004921
4922 intel_update_watermarks(dev);
4923
Eric Anholtf564048e2011-03-30 13:01:02 -07004924 return ret;
4925}
4926
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004927static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4928 struct intel_crtc_config *pipe_config)
4929{
4930 struct drm_device *dev = crtc->base.dev;
4931 struct drm_i915_private *dev_priv = dev->dev_private;
4932 uint32_t tmp;
4933
4934 tmp = I915_READ(PFIT_CONTROL);
4935
4936 if (INTEL_INFO(dev)->gen < 4) {
4937 if (crtc->pipe != PIPE_B)
4938 return;
4939
4940 /* gen2/3 store dither state in pfit control, needs to match */
4941 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4942 } else {
4943 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4944 return;
4945 }
4946
4947 if (!(tmp & PFIT_ENABLE))
4948 return;
4949
4950 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4951 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4952 if (INTEL_INFO(dev)->gen < 5)
4953 pipe_config->gmch_pfit.lvds_border_bits =
4954 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4955}
4956
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004957static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4958 struct intel_crtc_config *pipe_config)
4959{
4960 struct drm_device *dev = crtc->base.dev;
4961 struct drm_i915_private *dev_priv = dev->dev_private;
4962 uint32_t tmp;
4963
Daniel Vettereccb1402013-05-22 00:50:22 +02004964 pipe_config->cpu_transcoder = crtc->pipe;
4965
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004966 tmp = I915_READ(PIPECONF(crtc->pipe));
4967 if (!(tmp & PIPECONF_ENABLE))
4968 return false;
4969
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004970 intel_get_pipe_timings(crtc, pipe_config);
4971
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004972 i9xx_get_pfit_config(crtc, pipe_config);
4973
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004974 return true;
4975}
4976
Paulo Zanonidde86e22012-12-01 12:04:25 -02004977static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004978{
4979 struct drm_i915_private *dev_priv = dev->dev_private;
4980 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004981 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004982 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004983 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004984 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004985 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004986 bool has_ck505 = false;
4987 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004988
4989 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004990 list_for_each_entry(encoder, &mode_config->encoder_list,
4991 base.head) {
4992 switch (encoder->type) {
4993 case INTEL_OUTPUT_LVDS:
4994 has_panel = true;
4995 has_lvds = true;
4996 break;
4997 case INTEL_OUTPUT_EDP:
4998 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03004999 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005000 has_cpu_edp = true;
5001 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005002 }
5003 }
5004
Keith Packard99eb6a02011-09-26 14:29:12 -07005005 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005006 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005007 can_ssc = has_ck505;
5008 } else {
5009 has_ck505 = false;
5010 can_ssc = true;
5011 }
5012
Imre Deak2de69052013-05-08 13:14:04 +03005013 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5014 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005015
5016 /* Ironlake: try to setup display ref clock before DPLL
5017 * enabling. This is only under driver's control after
5018 * PCH B stepping, previous chipset stepping should be
5019 * ignoring this setting.
5020 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005021 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005022
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005023 /* As we must carefully and slowly disable/enable each source in turn,
5024 * compute the final state we want first and check if we need to
5025 * make any changes at all.
5026 */
5027 final = val;
5028 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005029 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005030 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005031 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005032 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5033
5034 final &= ~DREF_SSC_SOURCE_MASK;
5035 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5036 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005037
Keith Packard199e5d72011-09-22 12:01:57 -07005038 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005039 final |= DREF_SSC_SOURCE_ENABLE;
5040
5041 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5042 final |= DREF_SSC1_ENABLE;
5043
5044 if (has_cpu_edp) {
5045 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5046 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5047 else
5048 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5049 } else
5050 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5051 } else {
5052 final |= DREF_SSC_SOURCE_DISABLE;
5053 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5054 }
5055
5056 if (final == val)
5057 return;
5058
5059 /* Always enable nonspread source */
5060 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5061
5062 if (has_ck505)
5063 val |= DREF_NONSPREAD_CK505_ENABLE;
5064 else
5065 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5066
5067 if (has_panel) {
5068 val &= ~DREF_SSC_SOURCE_MASK;
5069 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005070
Keith Packard199e5d72011-09-22 12:01:57 -07005071 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005072 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005073 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005074 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005075 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005076 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005077
5078 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005079 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005080 POSTING_READ(PCH_DREF_CONTROL);
5081 udelay(200);
5082
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005083 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005084
5085 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005086 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005087 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005088 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005089 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005090 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005091 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005093 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005094 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005095
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005096 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005097 POSTING_READ(PCH_DREF_CONTROL);
5098 udelay(200);
5099 } else {
5100 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5101
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005102 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005103
5104 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005105 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005106
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005107 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005108 POSTING_READ(PCH_DREF_CONTROL);
5109 udelay(200);
5110
5111 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005112 val &= ~DREF_SSC_SOURCE_MASK;
5113 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005114
5115 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005116 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005117
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005118 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005119 POSTING_READ(PCH_DREF_CONTROL);
5120 udelay(200);
5121 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005122
5123 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005124}
5125
Paulo Zanonidde86e22012-12-01 12:04:25 -02005126/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5127static void lpt_init_pch_refclk(struct drm_device *dev)
5128{
5129 struct drm_i915_private *dev_priv = dev->dev_private;
5130 struct drm_mode_config *mode_config = &dev->mode_config;
5131 struct intel_encoder *encoder;
5132 bool has_vga = false;
5133 bool is_sdv = false;
5134 u32 tmp;
5135
5136 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5137 switch (encoder->type) {
5138 case INTEL_OUTPUT_ANALOG:
5139 has_vga = true;
5140 break;
5141 }
5142 }
5143
5144 if (!has_vga)
5145 return;
5146
Daniel Vetterc00db242013-01-22 15:33:27 +01005147 mutex_lock(&dev_priv->dpio_lock);
5148
Paulo Zanonidde86e22012-12-01 12:04:25 -02005149 /* XXX: Rip out SDV support once Haswell ships for real. */
5150 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5151 is_sdv = true;
5152
5153 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5154 tmp &= ~SBI_SSCCTL_DISABLE;
5155 tmp |= SBI_SSCCTL_PATHALT;
5156 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5157
5158 udelay(24);
5159
5160 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5161 tmp &= ~SBI_SSCCTL_PATHALT;
5162 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5163
5164 if (!is_sdv) {
5165 tmp = I915_READ(SOUTH_CHICKEN2);
5166 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5167 I915_WRITE(SOUTH_CHICKEN2, tmp);
5168
5169 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5170 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5171 DRM_ERROR("FDI mPHY reset assert timeout\n");
5172
5173 tmp = I915_READ(SOUTH_CHICKEN2);
5174 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5175 I915_WRITE(SOUTH_CHICKEN2, tmp);
5176
5177 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5178 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5179 100))
5180 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5181 }
5182
5183 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5184 tmp &= ~(0xFF << 24);
5185 tmp |= (0x12 << 24);
5186 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5187
Paulo Zanonidde86e22012-12-01 12:04:25 -02005188 if (is_sdv) {
5189 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5190 tmp |= 0x7FFF;
5191 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5192 }
5193
5194 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5195 tmp |= (1 << 11);
5196 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5197
5198 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5199 tmp |= (1 << 11);
5200 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5201
5202 if (is_sdv) {
5203 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5204 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5205 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5206
5207 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5208 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5209 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5210
5211 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5212 tmp |= (0x3F << 8);
5213 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5214
5215 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5216 tmp |= (0x3F << 8);
5217 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5218 }
5219
5220 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5221 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5222 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5223
5224 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5225 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5226 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5227
5228 if (!is_sdv) {
5229 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5230 tmp &= ~(7 << 13);
5231 tmp |= (5 << 13);
5232 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5233
5234 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5235 tmp &= ~(7 << 13);
5236 tmp |= (5 << 13);
5237 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5238 }
5239
5240 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5241 tmp &= ~0xFF;
5242 tmp |= 0x1C;
5243 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5244
5245 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5246 tmp &= ~0xFF;
5247 tmp |= 0x1C;
5248 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5249
5250 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5251 tmp &= ~(0xFF << 16);
5252 tmp |= (0x1C << 16);
5253 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5254
5255 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5256 tmp &= ~(0xFF << 16);
5257 tmp |= (0x1C << 16);
5258 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5259
5260 if (!is_sdv) {
5261 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5262 tmp |= (1 << 27);
5263 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5264
5265 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5266 tmp |= (1 << 27);
5267 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5268
5269 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5270 tmp &= ~(0xF << 28);
5271 tmp |= (4 << 28);
5272 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5273
5274 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5275 tmp &= ~(0xF << 28);
5276 tmp |= (4 << 28);
5277 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5278 }
5279
5280 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5281 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5282 tmp |= SBI_DBUFF0_ENABLE;
5283 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005284
5285 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005286}
5287
5288/*
5289 * Initialize reference clocks when the driver loads
5290 */
5291void intel_init_pch_refclk(struct drm_device *dev)
5292{
5293 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5294 ironlake_init_pch_refclk(dev);
5295 else if (HAS_PCH_LPT(dev))
5296 lpt_init_pch_refclk(dev);
5297}
5298
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005299static int ironlake_get_refclk(struct drm_crtc *crtc)
5300{
5301 struct drm_device *dev = crtc->dev;
5302 struct drm_i915_private *dev_priv = dev->dev_private;
5303 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005304 int num_connectors = 0;
5305 bool is_lvds = false;
5306
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005307 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005308 switch (encoder->type) {
5309 case INTEL_OUTPUT_LVDS:
5310 is_lvds = true;
5311 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005312 }
5313 num_connectors++;
5314 }
5315
5316 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5317 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005318 dev_priv->vbt.lvds_ssc_freq);
5319 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005320 }
5321
5322 return 120000;
5323}
5324
Daniel Vetter6ff93602013-04-19 11:24:36 +02005325static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005326{
5327 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5329 int pipe = intel_crtc->pipe;
5330 uint32_t val;
5331
5332 val = I915_READ(PIPECONF(pipe));
5333
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005334 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005335 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005336 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005337 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005338 break;
5339 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005340 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005341 break;
5342 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005343 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005344 break;
5345 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005346 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005347 break;
5348 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005349 /* Case prevented by intel_choose_pipe_bpp_dither. */
5350 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005351 }
5352
5353 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005354 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005355 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5356
5357 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005358 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005359 val |= PIPECONF_INTERLACED_ILK;
5360 else
5361 val |= PIPECONF_PROGRESSIVE;
5362
Daniel Vetter50f3b012013-03-27 00:44:56 +01005363 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005364 val |= PIPECONF_COLOR_RANGE_SELECT;
5365 else
5366 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5367
Paulo Zanonic8203562012-09-12 10:06:29 -03005368 I915_WRITE(PIPECONF(pipe), val);
5369 POSTING_READ(PIPECONF(pipe));
5370}
5371
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005372/*
5373 * Set up the pipe CSC unit.
5374 *
5375 * Currently only full range RGB to limited range RGB conversion
5376 * is supported, but eventually this should handle various
5377 * RGB<->YCbCr scenarios as well.
5378 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005379static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005380{
5381 struct drm_device *dev = crtc->dev;
5382 struct drm_i915_private *dev_priv = dev->dev_private;
5383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5384 int pipe = intel_crtc->pipe;
5385 uint16_t coeff = 0x7800; /* 1.0 */
5386
5387 /*
5388 * TODO: Check what kind of values actually come out of the pipe
5389 * with these coeff/postoff values and adjust to get the best
5390 * accuracy. Perhaps we even need to take the bpc value into
5391 * consideration.
5392 */
5393
Daniel Vetter50f3b012013-03-27 00:44:56 +01005394 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005395 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5396
5397 /*
5398 * GY/GU and RY/RU should be the other way around according
5399 * to BSpec, but reality doesn't agree. Just set them up in
5400 * a way that results in the correct picture.
5401 */
5402 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5403 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5404
5405 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5406 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5407
5408 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5409 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5410
5411 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5412 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5413 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5414
5415 if (INTEL_INFO(dev)->gen > 6) {
5416 uint16_t postoff = 0;
5417
Daniel Vetter50f3b012013-03-27 00:44:56 +01005418 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005419 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5420
5421 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5422 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5423 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5424
5425 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5426 } else {
5427 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5428
Daniel Vetter50f3b012013-03-27 00:44:56 +01005429 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005430 mode |= CSC_BLACK_SCREEN_OFFSET;
5431
5432 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5433 }
5434}
5435
Daniel Vetter6ff93602013-04-19 11:24:36 +02005436static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005437{
5438 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005440 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005441 uint32_t val;
5442
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005443 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005444
5445 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005446 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005447 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5448
5449 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005450 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005451 val |= PIPECONF_INTERLACED_ILK;
5452 else
5453 val |= PIPECONF_PROGRESSIVE;
5454
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005455 I915_WRITE(PIPECONF(cpu_transcoder), val);
5456 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005457}
5458
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005459static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5460 struct drm_display_mode *adjusted_mode,
5461 intel_clock_t *clock,
5462 bool *has_reduced_clock,
5463 intel_clock_t *reduced_clock)
5464{
5465 struct drm_device *dev = crtc->dev;
5466 struct drm_i915_private *dev_priv = dev->dev_private;
5467 struct intel_encoder *intel_encoder;
5468 int refclk;
5469 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005470 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005471
5472 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5473 switch (intel_encoder->type) {
5474 case INTEL_OUTPUT_LVDS:
5475 is_lvds = true;
5476 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005477 }
5478 }
5479
5480 refclk = ironlake_get_refclk(crtc);
5481
5482 /*
5483 * Returns a set of divisors for the desired target clock with the given
5484 * refclk, or FALSE. The returned values represent the clock equation:
5485 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5486 */
5487 limit = intel_limit(crtc, refclk);
5488 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5489 clock);
5490 if (!ret)
5491 return false;
5492
5493 if (is_lvds && dev_priv->lvds_downclock_avail) {
5494 /*
5495 * Ensure we match the reduced clock's P to the target clock.
5496 * If the clocks don't match, we can't switch the display clock
5497 * by using the FP0/FP1. In such case we will disable the LVDS
5498 * downclock feature.
5499 */
5500 *has_reduced_clock = limit->find_pll(limit, crtc,
5501 dev_priv->lvds_downclock,
5502 refclk,
5503 clock,
5504 reduced_clock);
5505 }
5506
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005507 return true;
5508}
5509
Daniel Vetter01a415f2012-10-27 15:58:40 +02005510static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5511{
5512 struct drm_i915_private *dev_priv = dev->dev_private;
5513 uint32_t temp;
5514
5515 temp = I915_READ(SOUTH_CHICKEN1);
5516 if (temp & FDI_BC_BIFURCATION_SELECT)
5517 return;
5518
5519 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5520 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5521
5522 temp |= FDI_BC_BIFURCATION_SELECT;
5523 DRM_DEBUG_KMS("enabling fdi C rx\n");
5524 I915_WRITE(SOUTH_CHICKEN1, temp);
5525 POSTING_READ(SOUTH_CHICKEN1);
5526}
5527
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005528static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5529{
5530 struct drm_device *dev = intel_crtc->base.dev;
5531 struct drm_i915_private *dev_priv = dev->dev_private;
5532
5533 switch (intel_crtc->pipe) {
5534 case PIPE_A:
5535 break;
5536 case PIPE_B:
5537 if (intel_crtc->config.fdi_lanes > 2)
5538 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5539 else
5540 cpt_enable_fdi_bc_bifurcation(dev);
5541
5542 break;
5543 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005544 cpt_enable_fdi_bc_bifurcation(dev);
5545
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005546 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005547 default:
5548 BUG();
5549 }
5550}
5551
Paulo Zanonid4b19312012-11-29 11:29:32 -02005552int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5553{
5554 /*
5555 * Account for spread spectrum to avoid
5556 * oversubscribing the link. Max center spread
5557 * is 2.5%; use 5% for safety's sake.
5558 */
5559 u32 bps = target_clock * bpp * 21 / 20;
5560 return bps / (link_bw * 8) + 1;
5561}
5562
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005563static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5564{
5565 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5566}
5567
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005568static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005569 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005570 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005571{
5572 struct drm_crtc *crtc = &intel_crtc->base;
5573 struct drm_device *dev = crtc->dev;
5574 struct drm_i915_private *dev_priv = dev->dev_private;
5575 struct intel_encoder *intel_encoder;
5576 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005577 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005578 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005579
5580 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5581 switch (intel_encoder->type) {
5582 case INTEL_OUTPUT_LVDS:
5583 is_lvds = true;
5584 break;
5585 case INTEL_OUTPUT_SDVO:
5586 case INTEL_OUTPUT_HDMI:
5587 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005588 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005589 }
5590
5591 num_connectors++;
5592 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005593
Chris Wilsonc1858122010-12-03 21:35:48 +00005594 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005595 factor = 21;
5596 if (is_lvds) {
5597 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005598 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005599 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005600 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005601 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005602 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005603
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005604 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005605 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005606
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005607 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5608 *fp2 |= FP_CB_TUNE;
5609
Chris Wilson5eddb702010-09-11 13:48:45 +01005610 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005611
Eric Anholta07d6782011-03-30 13:01:08 -07005612 if (is_lvds)
5613 dpll |= DPLLB_MODE_LVDS;
5614 else
5615 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005616
5617 if (intel_crtc->config.pixel_multiplier > 1) {
5618 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5619 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005620 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005621
5622 if (is_sdvo)
5623 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005624 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005625 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005626
Eric Anholta07d6782011-03-30 13:01:08 -07005627 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005628 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005629 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005630 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005631
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005632 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005633 case 5:
5634 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5635 break;
5636 case 7:
5637 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5638 break;
5639 case 10:
5640 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5641 break;
5642 case 14:
5643 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5644 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005645 }
5646
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005647 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005648 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005649 else
5650 dpll |= PLL_REF_INPUT_DREFCLK;
5651
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005652 return dpll;
5653}
5654
Jesse Barnes79e53942008-11-07 14:24:08 -08005655static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005656 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005657 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005658{
5659 struct drm_device *dev = crtc->dev;
5660 struct drm_i915_private *dev_priv = dev->dev_private;
5661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005662 struct drm_display_mode *adjusted_mode =
5663 &intel_crtc->config.adjusted_mode;
5664 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005665 int pipe = intel_crtc->pipe;
5666 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005667 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005668 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005669 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005670 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005671 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005672 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005673 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005674
5675 for_each_encoder_on_crtc(dev, crtc, encoder) {
5676 switch (encoder->type) {
5677 case INTEL_OUTPUT_LVDS:
5678 is_lvds = true;
5679 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005680 }
5681
5682 num_connectors++;
5683 }
5684
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005685 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5686 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5687
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005688 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5689 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005690 if (!ok) {
5691 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5692 return -EINVAL;
5693 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005694 /* Compat-code for transition, will disappear. */
5695 if (!intel_crtc->config.clock_set) {
5696 intel_crtc->config.dpll.n = clock.n;
5697 intel_crtc->config.dpll.m1 = clock.m1;
5698 intel_crtc->config.dpll.m2 = clock.m2;
5699 intel_crtc->config.dpll.p1 = clock.p1;
5700 intel_crtc->config.dpll.p2 = clock.p2;
5701 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005702
5703 /* Ensure that the cursor is valid for the new mode before changing... */
5704 intel_crtc_update_cursor(crtc, true);
5705
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005706 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005707 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005708 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005709
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005710 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005711 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005712 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005713
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005714 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005715 &fp, &reduced_clock,
5716 has_reduced_clock ? &fp2 : NULL);
5717
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005718 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5719 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005720 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5721 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005722 return -EINVAL;
5723 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005724 } else
5725 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005726
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005727 if (intel_crtc->config.has_dp_encoder)
5728 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005729
Daniel Vetterdafd2262012-11-26 17:22:07 +01005730 for_each_encoder_on_crtc(dev, crtc, encoder)
5731 if (encoder->pre_pll_enable)
5732 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005733
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005734 if (intel_crtc->pch_pll) {
5735 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005736
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005737 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005738 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005739 udelay(150);
5740
Eric Anholt8febb292011-03-30 13:01:07 -07005741 /* The pixel multiplier can only be updated once the
5742 * DPLL is enabled and the clocks are stable.
5743 *
5744 * So write it again.
5745 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005746 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005747 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005748
Chris Wilson5eddb702010-09-11 13:48:45 +01005749 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005750 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005751 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005752 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005753 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005754 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005755 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005756 }
5757 }
5758
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005759 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005760
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005761 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005762 intel_cpu_transcoder_set_m_n(intel_crtc,
5763 &intel_crtc->config.fdi_m_n);
5764 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005765
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005766 if (IS_IVYBRIDGE(dev))
5767 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005768
Daniel Vetter6ff93602013-04-19 11:24:36 +02005769 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005770
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005771 /* Set up the display plane register */
5772 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005773 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005774
Daniel Vetter94352cf2012-07-05 22:51:56 +02005775 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005776
5777 intel_update_watermarks(dev);
5778
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005779 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005780}
5781
Daniel Vetter72419202013-04-04 13:28:53 +02005782static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5783 struct intel_crtc_config *pipe_config)
5784{
5785 struct drm_device *dev = crtc->base.dev;
5786 struct drm_i915_private *dev_priv = dev->dev_private;
5787 enum transcoder transcoder = pipe_config->cpu_transcoder;
5788
5789 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5790 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5791 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5792 & ~TU_SIZE_MASK;
5793 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5794 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5795 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5796}
5797
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005798static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5799 struct intel_crtc_config *pipe_config)
5800{
5801 struct drm_device *dev = crtc->base.dev;
5802 struct drm_i915_private *dev_priv = dev->dev_private;
5803 uint32_t tmp;
5804
5805 tmp = I915_READ(PF_CTL(crtc->pipe));
5806
5807 if (tmp & PF_ENABLE) {
5808 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5809 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
5810 }
5811}
5812
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005813static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5814 struct intel_crtc_config *pipe_config)
5815{
5816 struct drm_device *dev = crtc->base.dev;
5817 struct drm_i915_private *dev_priv = dev->dev_private;
5818 uint32_t tmp;
5819
Daniel Vettereccb1402013-05-22 00:50:22 +02005820 pipe_config->cpu_transcoder = crtc->pipe;
5821
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005822 tmp = I915_READ(PIPECONF(crtc->pipe));
5823 if (!(tmp & PIPECONF_ENABLE))
5824 return false;
5825
Daniel Vetterab9412b2013-05-03 11:49:46 +02005826 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005827 pipe_config->has_pch_encoder = true;
5828
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005829 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5830 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5831 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005832
5833 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005834 }
5835
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005836 intel_get_pipe_timings(crtc, pipe_config);
5837
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005838 ironlake_get_pfit_config(crtc, pipe_config);
5839
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005840 return true;
5841}
5842
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005843static void haswell_modeset_global_resources(struct drm_device *dev)
5844{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005845 bool enable = false;
5846 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005847
5848 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005849 if (!crtc->base.enabled)
5850 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005851
Daniel Vettere7a639c2013-05-31 17:49:17 +02005852 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5853 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005854 enable = true;
5855 }
5856
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005857 intel_set_power_well(dev, enable);
5858}
5859
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005860static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005861 int x, int y,
5862 struct drm_framebuffer *fb)
5863{
5864 struct drm_device *dev = crtc->dev;
5865 struct drm_i915_private *dev_priv = dev->dev_private;
5866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005867 struct drm_display_mode *adjusted_mode =
5868 &intel_crtc->config.adjusted_mode;
5869 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005870 int pipe = intel_crtc->pipe;
5871 int plane = intel_crtc->plane;
5872 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005873 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005874 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005875 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005876
5877 for_each_encoder_on_crtc(dev, crtc, encoder) {
5878 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005879 case INTEL_OUTPUT_EDP:
Imre Deakd8e8b582013-05-08 13:14:03 +03005880 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005881 is_cpu_edp = true;
5882 break;
5883 }
5884
5885 num_connectors++;
5886 }
5887
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005888 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5889 num_connectors, pipe_name(pipe));
5890
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005891 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5892 return -EINVAL;
5893
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005894 /* Ensure that the cursor is valid for the new mode before changing... */
5895 intel_crtc_update_cursor(crtc, true);
5896
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005897 if (intel_crtc->config.has_dp_encoder)
5898 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005899
5900 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005901
5902 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5903
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005904 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005905 intel_cpu_transcoder_set_m_n(intel_crtc,
5906 &intel_crtc->config.fdi_m_n);
5907 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005908
Daniel Vetter6ff93602013-04-19 11:24:36 +02005909 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005910
Daniel Vetter50f3b012013-03-27 00:44:56 +01005911 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005912
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005913 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005914 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005915 POSTING_READ(DSPCNTR(plane));
5916
5917 ret = intel_pipe_set_base(crtc, x, y, fb);
5918
5919 intel_update_watermarks(dev);
5920
Jesse Barnes79e53942008-11-07 14:24:08 -08005921 return ret;
5922}
5923
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005924static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5925 struct intel_crtc_config *pipe_config)
5926{
5927 struct drm_device *dev = crtc->base.dev;
5928 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005929 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005930 uint32_t tmp;
5931
Daniel Vettereccb1402013-05-22 00:50:22 +02005932 pipe_config->cpu_transcoder = crtc->pipe;
5933 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5934 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5935 enum pipe trans_edp_pipe;
5936 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5937 default:
5938 WARN(1, "unknown pipe linked to edp transcoder\n");
5939 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5940 case TRANS_DDI_EDP_INPUT_A_ON:
5941 trans_edp_pipe = PIPE_A;
5942 break;
5943 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5944 trans_edp_pipe = PIPE_B;
5945 break;
5946 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5947 trans_edp_pipe = PIPE_C;
5948 break;
5949 }
5950
5951 if (trans_edp_pipe == crtc->pipe)
5952 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5953 }
5954
Paulo Zanonib97186f2013-05-03 12:15:36 -03005955 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005956 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005957 return false;
5958
Daniel Vettereccb1402013-05-22 00:50:22 +02005959 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005960 if (!(tmp & PIPECONF_ENABLE))
5961 return false;
5962
Daniel Vetter88adfff2013-03-28 10:42:01 +01005963 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005964 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005965 * DDI E. So just check whether this pipe is wired to DDI E and whether
5966 * the PCH transcoder is on.
5967 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005968 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005969 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005970 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005971 pipe_config->has_pch_encoder = true;
5972
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005973 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5974 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5975 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005976
5977 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005978 }
5979
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005980 intel_get_pipe_timings(crtc, pipe_config);
5981
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005982 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5983 if (intel_display_power_enabled(dev, pfit_domain))
5984 ironlake_get_pfit_config(crtc, pipe_config);
5985
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005986 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
5987 (I915_READ(IPS_CTL) & IPS_ENABLE);
5988
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005989 return true;
5990}
5991
Eric Anholtf564048e2011-03-30 13:01:02 -07005992static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005993 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005994 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005995{
5996 struct drm_device *dev = crtc->dev;
5997 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005998 struct drm_encoder_helper_funcs *encoder_funcs;
5999 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006001 struct drm_display_mode *adjusted_mode =
6002 &intel_crtc->config.adjusted_mode;
6003 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006004 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006005 int ret;
6006
Eric Anholt0b701d22011-03-30 13:01:03 -07006007 drm_vblank_pre_modeset(dev, pipe);
6008
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006009 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6010
Jesse Barnes79e53942008-11-07 14:24:08 -08006011 drm_vblank_post_modeset(dev, pipe);
6012
Daniel Vetter9256aa12012-10-31 19:26:13 +01006013 if (ret != 0)
6014 return ret;
6015
6016 for_each_encoder_on_crtc(dev, crtc, encoder) {
6017 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6018 encoder->base.base.id,
6019 drm_get_encoder_name(&encoder->base),
6020 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006021 if (encoder->mode_set) {
6022 encoder->mode_set(encoder);
6023 } else {
6024 encoder_funcs = encoder->base.helper_private;
6025 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6026 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006027 }
6028
6029 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006030}
6031
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006032static bool intel_eld_uptodate(struct drm_connector *connector,
6033 int reg_eldv, uint32_t bits_eldv,
6034 int reg_elda, uint32_t bits_elda,
6035 int reg_edid)
6036{
6037 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6038 uint8_t *eld = connector->eld;
6039 uint32_t i;
6040
6041 i = I915_READ(reg_eldv);
6042 i &= bits_eldv;
6043
6044 if (!eld[0])
6045 return !i;
6046
6047 if (!i)
6048 return false;
6049
6050 i = I915_READ(reg_elda);
6051 i &= ~bits_elda;
6052 I915_WRITE(reg_elda, i);
6053
6054 for (i = 0; i < eld[2]; i++)
6055 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6056 return false;
6057
6058 return true;
6059}
6060
Wu Fengguange0dac652011-09-05 14:25:34 +08006061static void g4x_write_eld(struct drm_connector *connector,
6062 struct drm_crtc *crtc)
6063{
6064 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6065 uint8_t *eld = connector->eld;
6066 uint32_t eldv;
6067 uint32_t len;
6068 uint32_t i;
6069
6070 i = I915_READ(G4X_AUD_VID_DID);
6071
6072 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6073 eldv = G4X_ELDV_DEVCL_DEVBLC;
6074 else
6075 eldv = G4X_ELDV_DEVCTG;
6076
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006077 if (intel_eld_uptodate(connector,
6078 G4X_AUD_CNTL_ST, eldv,
6079 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6080 G4X_HDMIW_HDMIEDID))
6081 return;
6082
Wu Fengguange0dac652011-09-05 14:25:34 +08006083 i = I915_READ(G4X_AUD_CNTL_ST);
6084 i &= ~(eldv | G4X_ELD_ADDR);
6085 len = (i >> 9) & 0x1f; /* ELD buffer size */
6086 I915_WRITE(G4X_AUD_CNTL_ST, i);
6087
6088 if (!eld[0])
6089 return;
6090
6091 len = min_t(uint8_t, eld[2], len);
6092 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6093 for (i = 0; i < len; i++)
6094 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6095
6096 i = I915_READ(G4X_AUD_CNTL_ST);
6097 i |= eldv;
6098 I915_WRITE(G4X_AUD_CNTL_ST, i);
6099}
6100
Wang Xingchao83358c852012-08-16 22:43:37 +08006101static void haswell_write_eld(struct drm_connector *connector,
6102 struct drm_crtc *crtc)
6103{
6104 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6105 uint8_t *eld = connector->eld;
6106 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006108 uint32_t eldv;
6109 uint32_t i;
6110 int len;
6111 int pipe = to_intel_crtc(crtc)->pipe;
6112 int tmp;
6113
6114 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6115 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6116 int aud_config = HSW_AUD_CFG(pipe);
6117 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6118
6119
6120 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6121
6122 /* Audio output enable */
6123 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6124 tmp = I915_READ(aud_cntrl_st2);
6125 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6126 I915_WRITE(aud_cntrl_st2, tmp);
6127
6128 /* Wait for 1 vertical blank */
6129 intel_wait_for_vblank(dev, pipe);
6130
6131 /* Set ELD valid state */
6132 tmp = I915_READ(aud_cntrl_st2);
6133 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6134 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6135 I915_WRITE(aud_cntrl_st2, tmp);
6136 tmp = I915_READ(aud_cntrl_st2);
6137 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6138
6139 /* Enable HDMI mode */
6140 tmp = I915_READ(aud_config);
6141 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6142 /* clear N_programing_enable and N_value_index */
6143 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6144 I915_WRITE(aud_config, tmp);
6145
6146 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6147
6148 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006149 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006150
6151 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6152 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6153 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6154 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6155 } else
6156 I915_WRITE(aud_config, 0);
6157
6158 if (intel_eld_uptodate(connector,
6159 aud_cntrl_st2, eldv,
6160 aud_cntl_st, IBX_ELD_ADDRESS,
6161 hdmiw_hdmiedid))
6162 return;
6163
6164 i = I915_READ(aud_cntrl_st2);
6165 i &= ~eldv;
6166 I915_WRITE(aud_cntrl_st2, i);
6167
6168 if (!eld[0])
6169 return;
6170
6171 i = I915_READ(aud_cntl_st);
6172 i &= ~IBX_ELD_ADDRESS;
6173 I915_WRITE(aud_cntl_st, i);
6174 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6175 DRM_DEBUG_DRIVER("port num:%d\n", i);
6176
6177 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6178 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6179 for (i = 0; i < len; i++)
6180 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6181
6182 i = I915_READ(aud_cntrl_st2);
6183 i |= eldv;
6184 I915_WRITE(aud_cntrl_st2, i);
6185
6186}
6187
Wu Fengguange0dac652011-09-05 14:25:34 +08006188static void ironlake_write_eld(struct drm_connector *connector,
6189 struct drm_crtc *crtc)
6190{
6191 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6192 uint8_t *eld = connector->eld;
6193 uint32_t eldv;
6194 uint32_t i;
6195 int len;
6196 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006197 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006198 int aud_cntl_st;
6199 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006200 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006201
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006202 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006203 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6204 aud_config = IBX_AUD_CFG(pipe);
6205 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006206 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006207 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006208 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6209 aud_config = CPT_AUD_CFG(pipe);
6210 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006211 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006212 }
6213
Wang Xingchao9b138a82012-08-09 16:52:18 +08006214 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006215
6216 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006217 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006218 if (!i) {
6219 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6220 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006221 eldv = IBX_ELD_VALIDB;
6222 eldv |= IBX_ELD_VALIDB << 4;
6223 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006224 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006225 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006226 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006227 }
6228
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006229 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6230 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6231 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006232 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6233 } else
6234 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006235
6236 if (intel_eld_uptodate(connector,
6237 aud_cntrl_st2, eldv,
6238 aud_cntl_st, IBX_ELD_ADDRESS,
6239 hdmiw_hdmiedid))
6240 return;
6241
Wu Fengguange0dac652011-09-05 14:25:34 +08006242 i = I915_READ(aud_cntrl_st2);
6243 i &= ~eldv;
6244 I915_WRITE(aud_cntrl_st2, i);
6245
6246 if (!eld[0])
6247 return;
6248
Wu Fengguange0dac652011-09-05 14:25:34 +08006249 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006250 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006251 I915_WRITE(aud_cntl_st, i);
6252
6253 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6254 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6255 for (i = 0; i < len; i++)
6256 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6257
6258 i = I915_READ(aud_cntrl_st2);
6259 i |= eldv;
6260 I915_WRITE(aud_cntrl_st2, i);
6261}
6262
6263void intel_write_eld(struct drm_encoder *encoder,
6264 struct drm_display_mode *mode)
6265{
6266 struct drm_crtc *crtc = encoder->crtc;
6267 struct drm_connector *connector;
6268 struct drm_device *dev = encoder->dev;
6269 struct drm_i915_private *dev_priv = dev->dev_private;
6270
6271 connector = drm_select_eld(encoder, mode);
6272 if (!connector)
6273 return;
6274
6275 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6276 connector->base.id,
6277 drm_get_connector_name(connector),
6278 connector->encoder->base.id,
6279 drm_get_encoder_name(connector->encoder));
6280
6281 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6282
6283 if (dev_priv->display.write_eld)
6284 dev_priv->display.write_eld(connector, crtc);
6285}
6286
Jesse Barnes79e53942008-11-07 14:24:08 -08006287/** Loads the palette/gamma unit for the CRTC with the prepared values */
6288void intel_crtc_load_lut(struct drm_crtc *crtc)
6289{
6290 struct drm_device *dev = crtc->dev;
6291 struct drm_i915_private *dev_priv = dev->dev_private;
6292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006293 enum pipe pipe = intel_crtc->pipe;
6294 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006295 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006296 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006297
6298 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006299 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006300 return;
6301
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006302 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006303 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006304 palreg = LGC_PALETTE(pipe);
6305
6306 /* Workaround : Do not read or write the pipe palette/gamma data while
6307 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6308 */
6309 if (intel_crtc->config.ips_enabled &&
6310 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6311 GAMMA_MODE_MODE_SPLIT)) {
6312 hsw_disable_ips(intel_crtc);
6313 reenable_ips = true;
6314 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006315
Jesse Barnes79e53942008-11-07 14:24:08 -08006316 for (i = 0; i < 256; i++) {
6317 I915_WRITE(palreg + 4 * i,
6318 (intel_crtc->lut_r[i] << 16) |
6319 (intel_crtc->lut_g[i] << 8) |
6320 intel_crtc->lut_b[i]);
6321 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006322
6323 if (reenable_ips)
6324 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006325}
6326
Chris Wilson560b85b2010-08-07 11:01:38 +01006327static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6328{
6329 struct drm_device *dev = crtc->dev;
6330 struct drm_i915_private *dev_priv = dev->dev_private;
6331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6332 bool visible = base != 0;
6333 u32 cntl;
6334
6335 if (intel_crtc->cursor_visible == visible)
6336 return;
6337
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006338 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006339 if (visible) {
6340 /* On these chipsets we can only modify the base whilst
6341 * the cursor is disabled.
6342 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006343 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006344
6345 cntl &= ~(CURSOR_FORMAT_MASK);
6346 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6347 cntl |= CURSOR_ENABLE |
6348 CURSOR_GAMMA_ENABLE |
6349 CURSOR_FORMAT_ARGB;
6350 } else
6351 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006352 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006353
6354 intel_crtc->cursor_visible = visible;
6355}
6356
6357static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6358{
6359 struct drm_device *dev = crtc->dev;
6360 struct drm_i915_private *dev_priv = dev->dev_private;
6361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6362 int pipe = intel_crtc->pipe;
6363 bool visible = base != 0;
6364
6365 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006366 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006367 if (base) {
6368 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6369 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6370 cntl |= pipe << 28; /* Connect to correct pipe */
6371 } else {
6372 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6373 cntl |= CURSOR_MODE_DISABLE;
6374 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006375 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006376
6377 intel_crtc->cursor_visible = visible;
6378 }
6379 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006380 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006381}
6382
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006383static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6384{
6385 struct drm_device *dev = crtc->dev;
6386 struct drm_i915_private *dev_priv = dev->dev_private;
6387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6388 int pipe = intel_crtc->pipe;
6389 bool visible = base != 0;
6390
6391 if (intel_crtc->cursor_visible != visible) {
6392 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6393 if (base) {
6394 cntl &= ~CURSOR_MODE;
6395 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6396 } else {
6397 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6398 cntl |= CURSOR_MODE_DISABLE;
6399 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006400 if (IS_HASWELL(dev))
6401 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006402 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6403
6404 intel_crtc->cursor_visible = visible;
6405 }
6406 /* and commit changes on next vblank */
6407 I915_WRITE(CURBASE_IVB(pipe), base);
6408}
6409
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006410/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006411static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6412 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006413{
6414 struct drm_device *dev = crtc->dev;
6415 struct drm_i915_private *dev_priv = dev->dev_private;
6416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6417 int pipe = intel_crtc->pipe;
6418 int x = intel_crtc->cursor_x;
6419 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006420 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006421 bool visible;
6422
6423 pos = 0;
6424
Chris Wilson6b383a72010-09-13 13:54:26 +01006425 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006426 base = intel_crtc->cursor_addr;
6427 if (x > (int) crtc->fb->width)
6428 base = 0;
6429
6430 if (y > (int) crtc->fb->height)
6431 base = 0;
6432 } else
6433 base = 0;
6434
6435 if (x < 0) {
6436 if (x + intel_crtc->cursor_width < 0)
6437 base = 0;
6438
6439 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6440 x = -x;
6441 }
6442 pos |= x << CURSOR_X_SHIFT;
6443
6444 if (y < 0) {
6445 if (y + intel_crtc->cursor_height < 0)
6446 base = 0;
6447
6448 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6449 y = -y;
6450 }
6451 pos |= y << CURSOR_Y_SHIFT;
6452
6453 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006454 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006455 return;
6456
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006457 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006458 I915_WRITE(CURPOS_IVB(pipe), pos);
6459 ivb_update_cursor(crtc, base);
6460 } else {
6461 I915_WRITE(CURPOS(pipe), pos);
6462 if (IS_845G(dev) || IS_I865G(dev))
6463 i845_update_cursor(crtc, base);
6464 else
6465 i9xx_update_cursor(crtc, base);
6466 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006467}
6468
Jesse Barnes79e53942008-11-07 14:24:08 -08006469static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006470 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006471 uint32_t handle,
6472 uint32_t width, uint32_t height)
6473{
6474 struct drm_device *dev = crtc->dev;
6475 struct drm_i915_private *dev_priv = dev->dev_private;
6476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006477 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006478 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006479 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006480
Jesse Barnes79e53942008-11-07 14:24:08 -08006481 /* if we want to turn off the cursor ignore width and height */
6482 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006483 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006484 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006485 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006486 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006487 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006488 }
6489
6490 /* Currently we only support 64x64 cursors */
6491 if (width != 64 || height != 64) {
6492 DRM_ERROR("we currently only support 64x64 cursors\n");
6493 return -EINVAL;
6494 }
6495
Chris Wilson05394f32010-11-08 19:18:58 +00006496 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006497 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006498 return -ENOENT;
6499
Chris Wilson05394f32010-11-08 19:18:58 +00006500 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006501 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006502 ret = -ENOMEM;
6503 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006504 }
6505
Dave Airlie71acb5e2008-12-30 20:31:46 +10006506 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006507 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006508 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006509 unsigned alignment;
6510
Chris Wilsond9e86c02010-11-10 16:40:20 +00006511 if (obj->tiling_mode) {
6512 DRM_ERROR("cursor cannot be tiled\n");
6513 ret = -EINVAL;
6514 goto fail_locked;
6515 }
6516
Chris Wilson693db182013-03-05 14:52:39 +00006517 /* Note that the w/a also requires 2 PTE of padding following
6518 * the bo. We currently fill all unused PTE with the shadow
6519 * page and so we should always have valid PTE following the
6520 * cursor preventing the VT-d warning.
6521 */
6522 alignment = 0;
6523 if (need_vtd_wa(dev))
6524 alignment = 64*1024;
6525
6526 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006527 if (ret) {
6528 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006529 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006530 }
6531
Chris Wilsond9e86c02010-11-10 16:40:20 +00006532 ret = i915_gem_object_put_fence(obj);
6533 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006534 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006535 goto fail_unpin;
6536 }
6537
Chris Wilson05394f32010-11-08 19:18:58 +00006538 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006539 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006540 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006541 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006542 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6543 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006544 if (ret) {
6545 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006546 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006547 }
Chris Wilson05394f32010-11-08 19:18:58 +00006548 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006549 }
6550
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006551 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006552 I915_WRITE(CURSIZE, (height << 12) | width);
6553
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006554 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006555 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006556 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006557 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006558 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6559 } else
6560 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006561 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006562 }
Jesse Barnes80824002009-09-10 15:28:06 -07006563
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006564 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006565
6566 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006567 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006568 intel_crtc->cursor_width = width;
6569 intel_crtc->cursor_height = height;
6570
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006571 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006572
Jesse Barnes79e53942008-11-07 14:24:08 -08006573 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006574fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006575 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006576fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006577 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006578fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006579 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006580 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006581}
6582
6583static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6584{
Jesse Barnes79e53942008-11-07 14:24:08 -08006585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006586
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006587 intel_crtc->cursor_x = x;
6588 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006589
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006590 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006591
6592 return 0;
6593}
6594
6595/** Sets the color ramps on behalf of RandR */
6596void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6597 u16 blue, int regno)
6598{
6599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6600
6601 intel_crtc->lut_r[regno] = red >> 8;
6602 intel_crtc->lut_g[regno] = green >> 8;
6603 intel_crtc->lut_b[regno] = blue >> 8;
6604}
6605
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006606void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6607 u16 *blue, int regno)
6608{
6609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6610
6611 *red = intel_crtc->lut_r[regno] << 8;
6612 *green = intel_crtc->lut_g[regno] << 8;
6613 *blue = intel_crtc->lut_b[regno] << 8;
6614}
6615
Jesse Barnes79e53942008-11-07 14:24:08 -08006616static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006617 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006618{
James Simmons72034252010-08-03 01:33:19 +01006619 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006621
James Simmons72034252010-08-03 01:33:19 +01006622 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006623 intel_crtc->lut_r[i] = red[i] >> 8;
6624 intel_crtc->lut_g[i] = green[i] >> 8;
6625 intel_crtc->lut_b[i] = blue[i] >> 8;
6626 }
6627
6628 intel_crtc_load_lut(crtc);
6629}
6630
Jesse Barnes79e53942008-11-07 14:24:08 -08006631/* VESA 640x480x72Hz mode to set on the pipe */
6632static struct drm_display_mode load_detect_mode = {
6633 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6634 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6635};
6636
Chris Wilsond2dff872011-04-19 08:36:26 +01006637static struct drm_framebuffer *
6638intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006639 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006640 struct drm_i915_gem_object *obj)
6641{
6642 struct intel_framebuffer *intel_fb;
6643 int ret;
6644
6645 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6646 if (!intel_fb) {
6647 drm_gem_object_unreference_unlocked(&obj->base);
6648 return ERR_PTR(-ENOMEM);
6649 }
6650
6651 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6652 if (ret) {
6653 drm_gem_object_unreference_unlocked(&obj->base);
6654 kfree(intel_fb);
6655 return ERR_PTR(ret);
6656 }
6657
6658 return &intel_fb->base;
6659}
6660
6661static u32
6662intel_framebuffer_pitch_for_width(int width, int bpp)
6663{
6664 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6665 return ALIGN(pitch, 64);
6666}
6667
6668static u32
6669intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6670{
6671 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6672 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6673}
6674
6675static struct drm_framebuffer *
6676intel_framebuffer_create_for_mode(struct drm_device *dev,
6677 struct drm_display_mode *mode,
6678 int depth, int bpp)
6679{
6680 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006681 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006682
6683 obj = i915_gem_alloc_object(dev,
6684 intel_framebuffer_size_for_mode(mode, bpp));
6685 if (obj == NULL)
6686 return ERR_PTR(-ENOMEM);
6687
6688 mode_cmd.width = mode->hdisplay;
6689 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006690 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6691 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006692 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006693
6694 return intel_framebuffer_create(dev, &mode_cmd, obj);
6695}
6696
6697static struct drm_framebuffer *
6698mode_fits_in_fbdev(struct drm_device *dev,
6699 struct drm_display_mode *mode)
6700{
6701 struct drm_i915_private *dev_priv = dev->dev_private;
6702 struct drm_i915_gem_object *obj;
6703 struct drm_framebuffer *fb;
6704
6705 if (dev_priv->fbdev == NULL)
6706 return NULL;
6707
6708 obj = dev_priv->fbdev->ifb.obj;
6709 if (obj == NULL)
6710 return NULL;
6711
6712 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006713 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6714 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006715 return NULL;
6716
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006717 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006718 return NULL;
6719
6720 return fb;
6721}
6722
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006723bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006724 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006725 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006726{
6727 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006728 struct intel_encoder *intel_encoder =
6729 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006730 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006731 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006732 struct drm_crtc *crtc = NULL;
6733 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006734 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006735 int i = -1;
6736
Chris Wilsond2dff872011-04-19 08:36:26 +01006737 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6738 connector->base.id, drm_get_connector_name(connector),
6739 encoder->base.id, drm_get_encoder_name(encoder));
6740
Jesse Barnes79e53942008-11-07 14:24:08 -08006741 /*
6742 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006743 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006744 * - if the connector already has an assigned crtc, use it (but make
6745 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006746 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006747 * - try to find the first unused crtc that can drive this connector,
6748 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006749 */
6750
6751 /* See if we already have a CRTC for this connector */
6752 if (encoder->crtc) {
6753 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006754
Daniel Vetter7b240562012-12-12 00:35:33 +01006755 mutex_lock(&crtc->mutex);
6756
Daniel Vetter24218aa2012-08-12 19:27:11 +02006757 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006758 old->load_detect_temp = false;
6759
6760 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006761 if (connector->dpms != DRM_MODE_DPMS_ON)
6762 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006763
Chris Wilson71731882011-04-19 23:10:58 +01006764 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006765 }
6766
6767 /* Find an unused one (if possible) */
6768 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6769 i++;
6770 if (!(encoder->possible_crtcs & (1 << i)))
6771 continue;
6772 if (!possible_crtc->enabled) {
6773 crtc = possible_crtc;
6774 break;
6775 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006776 }
6777
6778 /*
6779 * If we didn't find an unused CRTC, don't use any.
6780 */
6781 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006782 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6783 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006784 }
6785
Daniel Vetter7b240562012-12-12 00:35:33 +01006786 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006787 intel_encoder->new_crtc = to_intel_crtc(crtc);
6788 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006789
6790 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006791 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006792 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006793 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006794
Chris Wilson64927112011-04-20 07:25:26 +01006795 if (!mode)
6796 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006797
Chris Wilsond2dff872011-04-19 08:36:26 +01006798 /* We need a framebuffer large enough to accommodate all accesses
6799 * that the plane may generate whilst we perform load detection.
6800 * We can not rely on the fbcon either being present (we get called
6801 * during its initialisation to detect all boot displays, or it may
6802 * not even exist) or that it is large enough to satisfy the
6803 * requested mode.
6804 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006805 fb = mode_fits_in_fbdev(dev, mode);
6806 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006807 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006808 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6809 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006810 } else
6811 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006812 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006813 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006814 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006815 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006816 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006817
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006818 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006819 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006820 if (old->release_fb)
6821 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006822 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006823 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006824 }
Chris Wilson71731882011-04-19 23:10:58 +01006825
Jesse Barnes79e53942008-11-07 14:24:08 -08006826 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006827 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006828 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006829}
6830
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006831void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006832 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006833{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006834 struct intel_encoder *intel_encoder =
6835 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006836 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006837 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006838
Chris Wilsond2dff872011-04-19 08:36:26 +01006839 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6840 connector->base.id, drm_get_connector_name(connector),
6841 encoder->base.id, drm_get_encoder_name(encoder));
6842
Chris Wilson8261b192011-04-19 23:18:09 +01006843 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006844 to_intel_connector(connector)->new_encoder = NULL;
6845 intel_encoder->new_crtc = NULL;
6846 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006847
Daniel Vetter36206362012-12-10 20:42:17 +01006848 if (old->release_fb) {
6849 drm_framebuffer_unregister_private(old->release_fb);
6850 drm_framebuffer_unreference(old->release_fb);
6851 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006852
Daniel Vetter67c96402013-01-23 16:25:09 +00006853 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006854 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006855 }
6856
Eric Anholtc751ce42010-03-25 11:48:48 -07006857 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006858 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6859 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006860
6861 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006862}
6863
6864/* Returns the clock of the currently programmed mode of the given pipe. */
6865static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6866{
6867 struct drm_i915_private *dev_priv = dev->dev_private;
6868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6869 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006870 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006871 u32 fp;
6872 intel_clock_t clock;
6873
6874 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006875 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006876 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006877 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006878
6879 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006880 if (IS_PINEVIEW(dev)) {
6881 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6882 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006883 } else {
6884 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6885 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6886 }
6887
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006888 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006889 if (IS_PINEVIEW(dev))
6890 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6891 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006892 else
6893 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006894 DPLL_FPA01_P1_POST_DIV_SHIFT);
6895
6896 switch (dpll & DPLL_MODE_MASK) {
6897 case DPLLB_MODE_DAC_SERIAL:
6898 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6899 5 : 10;
6900 break;
6901 case DPLLB_MODE_LVDS:
6902 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6903 7 : 14;
6904 break;
6905 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006906 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006907 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6908 return 0;
6909 }
6910
6911 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006912 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006913 } else {
6914 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6915
6916 if (is_lvds) {
6917 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6918 DPLL_FPA01_P1_POST_DIV_SHIFT);
6919 clock.p2 = 14;
6920
6921 if ((dpll & PLL_REF_INPUT_MASK) ==
6922 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6923 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006924 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006925 } else
Shaohua Li21778322009-02-23 15:19:16 +08006926 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006927 } else {
6928 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6929 clock.p1 = 2;
6930 else {
6931 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6932 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6933 }
6934 if (dpll & PLL_P2_DIVIDE_BY_4)
6935 clock.p2 = 4;
6936 else
6937 clock.p2 = 2;
6938
Shaohua Li21778322009-02-23 15:19:16 +08006939 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006940 }
6941 }
6942
6943 /* XXX: It would be nice to validate the clocks, but we can't reuse
6944 * i830PllIsValid() because it relies on the xf86_config connector
6945 * configuration being accurate, which it isn't necessarily.
6946 */
6947
6948 return clock.dot;
6949}
6950
6951/** Returns the currently programmed mode of the given pipe. */
6952struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6953 struct drm_crtc *crtc)
6954{
Jesse Barnes548f2452011-02-17 10:40:53 -08006955 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006957 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006958 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006959 int htot = I915_READ(HTOTAL(cpu_transcoder));
6960 int hsync = I915_READ(HSYNC(cpu_transcoder));
6961 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6962 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006963
6964 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6965 if (!mode)
6966 return NULL;
6967
6968 mode->clock = intel_crtc_clock_get(dev, crtc);
6969 mode->hdisplay = (htot & 0xffff) + 1;
6970 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6971 mode->hsync_start = (hsync & 0xffff) + 1;
6972 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6973 mode->vdisplay = (vtot & 0xffff) + 1;
6974 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6975 mode->vsync_start = (vsync & 0xffff) + 1;
6976 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6977
6978 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006979
6980 return mode;
6981}
6982
Daniel Vetter3dec0092010-08-20 21:40:52 +02006983static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006984{
6985 struct drm_device *dev = crtc->dev;
6986 drm_i915_private_t *dev_priv = dev->dev_private;
6987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6988 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006989 int dpll_reg = DPLL(pipe);
6990 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006991
Eric Anholtbad720f2009-10-22 16:11:14 -07006992 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006993 return;
6994
6995 if (!dev_priv->lvds_downclock_avail)
6996 return;
6997
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006998 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006999 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007000 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007001
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007002 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007003
7004 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7005 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007006 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007007
Jesse Barnes652c3932009-08-17 13:31:43 -07007008 dpll = I915_READ(dpll_reg);
7009 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007010 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007011 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007012}
7013
7014static void intel_decrease_pllclock(struct drm_crtc *crtc)
7015{
7016 struct drm_device *dev = crtc->dev;
7017 drm_i915_private_t *dev_priv = dev->dev_private;
7018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007019
Eric Anholtbad720f2009-10-22 16:11:14 -07007020 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007021 return;
7022
7023 if (!dev_priv->lvds_downclock_avail)
7024 return;
7025
7026 /*
7027 * Since this is called by a timer, we should never get here in
7028 * the manual case.
7029 */
7030 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007031 int pipe = intel_crtc->pipe;
7032 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007033 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007034
Zhao Yakui44d98a62009-10-09 11:39:40 +08007035 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007036
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007037 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007038
Chris Wilson074b5e12012-05-02 12:07:06 +01007039 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007040 dpll |= DISPLAY_RATE_SELECT_FPA1;
7041 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007042 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007043 dpll = I915_READ(dpll_reg);
7044 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007045 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007046 }
7047
7048}
7049
Chris Wilsonf047e392012-07-21 12:31:41 +01007050void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007051{
Chris Wilsonf047e392012-07-21 12:31:41 +01007052 i915_update_gfx_val(dev->dev_private);
7053}
7054
7055void intel_mark_idle(struct drm_device *dev)
7056{
Chris Wilson725a5b52013-01-08 11:02:57 +00007057 struct drm_crtc *crtc;
7058
7059 if (!i915_powersave)
7060 return;
7061
7062 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7063 if (!crtc->fb)
7064 continue;
7065
7066 intel_decrease_pllclock(crtc);
7067 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007068}
7069
7070void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7071{
7072 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007073 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007074
7075 if (!i915_powersave)
7076 return;
7077
Jesse Barnes652c3932009-08-17 13:31:43 -07007078 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007079 if (!crtc->fb)
7080 continue;
7081
Chris Wilsonf047e392012-07-21 12:31:41 +01007082 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7083 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007084 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007085}
7086
Jesse Barnes79e53942008-11-07 14:24:08 -08007087static void intel_crtc_destroy(struct drm_crtc *crtc)
7088{
7089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007090 struct drm_device *dev = crtc->dev;
7091 struct intel_unpin_work *work;
7092 unsigned long flags;
7093
7094 spin_lock_irqsave(&dev->event_lock, flags);
7095 work = intel_crtc->unpin_work;
7096 intel_crtc->unpin_work = NULL;
7097 spin_unlock_irqrestore(&dev->event_lock, flags);
7098
7099 if (work) {
7100 cancel_work_sync(&work->work);
7101 kfree(work);
7102 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007103
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007104 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7105
Jesse Barnes79e53942008-11-07 14:24:08 -08007106 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007107
Jesse Barnes79e53942008-11-07 14:24:08 -08007108 kfree(intel_crtc);
7109}
7110
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007111static void intel_unpin_work_fn(struct work_struct *__work)
7112{
7113 struct intel_unpin_work *work =
7114 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007115 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007116
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007117 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007118 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007119 drm_gem_object_unreference(&work->pending_flip_obj->base);
7120 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007121
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007122 intel_update_fbc(dev);
7123 mutex_unlock(&dev->struct_mutex);
7124
7125 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7126 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7127
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007128 kfree(work);
7129}
7130
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007131static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007132 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007133{
7134 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7136 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007137 unsigned long flags;
7138
7139 /* Ignore early vblank irqs */
7140 if (intel_crtc == NULL)
7141 return;
7142
7143 spin_lock_irqsave(&dev->event_lock, flags);
7144 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007145
7146 /* Ensure we don't miss a work->pending update ... */
7147 smp_rmb();
7148
7149 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007150 spin_unlock_irqrestore(&dev->event_lock, flags);
7151 return;
7152 }
7153
Chris Wilsone7d841c2012-12-03 11:36:30 +00007154 /* and that the unpin work is consistent wrt ->pending. */
7155 smp_rmb();
7156
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007157 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007158
Rob Clark45a066e2012-10-08 14:50:40 -05007159 if (work->event)
7160 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007161
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007162 drm_vblank_put(dev, intel_crtc->pipe);
7163
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007164 spin_unlock_irqrestore(&dev->event_lock, flags);
7165
Daniel Vetter2c10d572012-12-20 21:24:07 +01007166 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007167
7168 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007169
7170 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007171}
7172
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007173void intel_finish_page_flip(struct drm_device *dev, int pipe)
7174{
7175 drm_i915_private_t *dev_priv = dev->dev_private;
7176 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7177
Mario Kleiner49b14a52010-12-09 07:00:07 +01007178 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007179}
7180
7181void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7182{
7183 drm_i915_private_t *dev_priv = dev->dev_private;
7184 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7185
Mario Kleiner49b14a52010-12-09 07:00:07 +01007186 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007187}
7188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007189void intel_prepare_page_flip(struct drm_device *dev, int plane)
7190{
7191 drm_i915_private_t *dev_priv = dev->dev_private;
7192 struct intel_crtc *intel_crtc =
7193 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7194 unsigned long flags;
7195
Chris Wilsone7d841c2012-12-03 11:36:30 +00007196 /* NB: An MMIO update of the plane base pointer will also
7197 * generate a page-flip completion irq, i.e. every modeset
7198 * is also accompanied by a spurious intel_prepare_page_flip().
7199 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007200 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007201 if (intel_crtc->unpin_work)
7202 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007203 spin_unlock_irqrestore(&dev->event_lock, flags);
7204}
7205
Chris Wilsone7d841c2012-12-03 11:36:30 +00007206inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7207{
7208 /* Ensure that the work item is consistent when activating it ... */
7209 smp_wmb();
7210 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7211 /* and that it is marked active as soon as the irq could fire. */
7212 smp_wmb();
7213}
7214
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007215static int intel_gen2_queue_flip(struct drm_device *dev,
7216 struct drm_crtc *crtc,
7217 struct drm_framebuffer *fb,
7218 struct drm_i915_gem_object *obj)
7219{
7220 struct drm_i915_private *dev_priv = dev->dev_private;
7221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007222 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007223 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007224 int ret;
7225
Daniel Vetter6d90c952012-04-26 23:28:05 +02007226 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007227 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007228 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007229
Daniel Vetter6d90c952012-04-26 23:28:05 +02007230 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007231 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007232 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007233
7234 /* Can't queue multiple flips, so wait for the previous
7235 * one to finish before executing the next.
7236 */
7237 if (intel_crtc->plane)
7238 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7239 else
7240 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007241 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7242 intel_ring_emit(ring, MI_NOOP);
7243 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7244 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7245 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007246 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007247 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007248
7249 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007250 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007251 return 0;
7252
7253err_unpin:
7254 intel_unpin_fb_obj(obj);
7255err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007256 return ret;
7257}
7258
7259static int intel_gen3_queue_flip(struct drm_device *dev,
7260 struct drm_crtc *crtc,
7261 struct drm_framebuffer *fb,
7262 struct drm_i915_gem_object *obj)
7263{
7264 struct drm_i915_private *dev_priv = dev->dev_private;
7265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007266 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007267 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007268 int ret;
7269
Daniel Vetter6d90c952012-04-26 23:28:05 +02007270 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007271 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007272 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007273
Daniel Vetter6d90c952012-04-26 23:28:05 +02007274 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007275 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007276 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007277
7278 if (intel_crtc->plane)
7279 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7280 else
7281 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007282 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7283 intel_ring_emit(ring, MI_NOOP);
7284 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7285 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7286 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007287 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007288 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007289
Chris Wilsone7d841c2012-12-03 11:36:30 +00007290 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007291 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007292 return 0;
7293
7294err_unpin:
7295 intel_unpin_fb_obj(obj);
7296err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007297 return ret;
7298}
7299
7300static int intel_gen4_queue_flip(struct drm_device *dev,
7301 struct drm_crtc *crtc,
7302 struct drm_framebuffer *fb,
7303 struct drm_i915_gem_object *obj)
7304{
7305 struct drm_i915_private *dev_priv = dev->dev_private;
7306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7307 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007308 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007309 int ret;
7310
Daniel Vetter6d90c952012-04-26 23:28:05 +02007311 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007312 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007313 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007314
Daniel Vetter6d90c952012-04-26 23:28:05 +02007315 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007316 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007317 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007318
7319 /* i965+ uses the linear or tiled offsets from the
7320 * Display Registers (which do not change across a page-flip)
7321 * so we need only reprogram the base address.
7322 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007323 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7324 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7325 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007326 intel_ring_emit(ring,
7327 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7328 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007329
7330 /* XXX Enabling the panel-fitter across page-flip is so far
7331 * untested on non-native modes, so ignore it for now.
7332 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7333 */
7334 pf = 0;
7335 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007336 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007337
7338 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007339 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007340 return 0;
7341
7342err_unpin:
7343 intel_unpin_fb_obj(obj);
7344err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007345 return ret;
7346}
7347
7348static int intel_gen6_queue_flip(struct drm_device *dev,
7349 struct drm_crtc *crtc,
7350 struct drm_framebuffer *fb,
7351 struct drm_i915_gem_object *obj)
7352{
7353 struct drm_i915_private *dev_priv = dev->dev_private;
7354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007355 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007356 uint32_t pf, pipesrc;
7357 int ret;
7358
Daniel Vetter6d90c952012-04-26 23:28:05 +02007359 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007360 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007361 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007362
Daniel Vetter6d90c952012-04-26 23:28:05 +02007363 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007364 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007365 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007366
Daniel Vetter6d90c952012-04-26 23:28:05 +02007367 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7368 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7369 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007370 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007371
Chris Wilson99d9acd2012-04-17 20:37:00 +01007372 /* Contrary to the suggestions in the documentation,
7373 * "Enable Panel Fitter" does not seem to be required when page
7374 * flipping with a non-native mode, and worse causes a normal
7375 * modeset to fail.
7376 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7377 */
7378 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007379 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007380 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007381
7382 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007383 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007384 return 0;
7385
7386err_unpin:
7387 intel_unpin_fb_obj(obj);
7388err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007389 return ret;
7390}
7391
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007392/*
7393 * On gen7 we currently use the blit ring because (in early silicon at least)
7394 * the render ring doesn't give us interrpts for page flip completion, which
7395 * means clients will hang after the first flip is queued. Fortunately the
7396 * blit ring generates interrupts properly, so use it instead.
7397 */
7398static int intel_gen7_queue_flip(struct drm_device *dev,
7399 struct drm_crtc *crtc,
7400 struct drm_framebuffer *fb,
7401 struct drm_i915_gem_object *obj)
7402{
7403 struct drm_i915_private *dev_priv = dev->dev_private;
7404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7405 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007406 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007407 int ret;
7408
7409 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7410 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007411 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007412
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007413 switch(intel_crtc->plane) {
7414 case PLANE_A:
7415 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7416 break;
7417 case PLANE_B:
7418 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7419 break;
7420 case PLANE_C:
7421 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7422 break;
7423 default:
7424 WARN_ONCE(1, "unknown plane in flip command\n");
7425 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007426 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007427 }
7428
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007429 ret = intel_ring_begin(ring, 4);
7430 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007431 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007432
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007433 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007434 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007435 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007436 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007437
7438 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007439 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007440 return 0;
7441
7442err_unpin:
7443 intel_unpin_fb_obj(obj);
7444err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007445 return ret;
7446}
7447
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007448static int intel_default_queue_flip(struct drm_device *dev,
7449 struct drm_crtc *crtc,
7450 struct drm_framebuffer *fb,
7451 struct drm_i915_gem_object *obj)
7452{
7453 return -ENODEV;
7454}
7455
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007456static int intel_crtc_page_flip(struct drm_crtc *crtc,
7457 struct drm_framebuffer *fb,
7458 struct drm_pending_vblank_event *event)
7459{
7460 struct drm_device *dev = crtc->dev;
7461 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007462 struct drm_framebuffer *old_fb = crtc->fb;
7463 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7465 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007466 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007467 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007468
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007469 /* Can't change pixel format via MI display flips. */
7470 if (fb->pixel_format != crtc->fb->pixel_format)
7471 return -EINVAL;
7472
7473 /*
7474 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7475 * Note that pitch changes could also affect these register.
7476 */
7477 if (INTEL_INFO(dev)->gen > 3 &&
7478 (fb->offsets[0] != crtc->fb->offsets[0] ||
7479 fb->pitches[0] != crtc->fb->pitches[0]))
7480 return -EINVAL;
7481
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007482 work = kzalloc(sizeof *work, GFP_KERNEL);
7483 if (work == NULL)
7484 return -ENOMEM;
7485
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007486 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007487 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007488 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007489 INIT_WORK(&work->work, intel_unpin_work_fn);
7490
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007491 ret = drm_vblank_get(dev, intel_crtc->pipe);
7492 if (ret)
7493 goto free_work;
7494
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007495 /* We borrow the event spin lock for protecting unpin_work */
7496 spin_lock_irqsave(&dev->event_lock, flags);
7497 if (intel_crtc->unpin_work) {
7498 spin_unlock_irqrestore(&dev->event_lock, flags);
7499 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007500 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007501
7502 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007503 return -EBUSY;
7504 }
7505 intel_crtc->unpin_work = work;
7506 spin_unlock_irqrestore(&dev->event_lock, flags);
7507
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007508 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7509 flush_workqueue(dev_priv->wq);
7510
Chris Wilson79158102012-05-23 11:13:58 +01007511 ret = i915_mutex_lock_interruptible(dev);
7512 if (ret)
7513 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007514
Jesse Barnes75dfca82010-02-10 15:09:44 -08007515 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007516 drm_gem_object_reference(&work->old_fb_obj->base);
7517 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007518
7519 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007520
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007521 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007522
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007523 work->enable_stall_check = true;
7524
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007525 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007526 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007527
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007528 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7529 if (ret)
7530 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007531
Chris Wilson7782de32011-07-08 12:22:41 +01007532 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007533 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007534 mutex_unlock(&dev->struct_mutex);
7535
Jesse Barnese5510fa2010-07-01 16:48:37 -07007536 trace_i915_flip_request(intel_crtc->plane, obj);
7537
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007538 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007539
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007540cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007541 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007542 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007543 drm_gem_object_unreference(&work->old_fb_obj->base);
7544 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007545 mutex_unlock(&dev->struct_mutex);
7546
Chris Wilson79158102012-05-23 11:13:58 +01007547cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007548 spin_lock_irqsave(&dev->event_lock, flags);
7549 intel_crtc->unpin_work = NULL;
7550 spin_unlock_irqrestore(&dev->event_lock, flags);
7551
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007552 drm_vblank_put(dev, intel_crtc->pipe);
7553free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007554 kfree(work);
7555
7556 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007557}
7558
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007559static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007560 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7561 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007562};
7563
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007564bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7565{
7566 struct intel_encoder *other_encoder;
7567 struct drm_crtc *crtc = &encoder->new_crtc->base;
7568
7569 if (WARN_ON(!crtc))
7570 return false;
7571
7572 list_for_each_entry(other_encoder,
7573 &crtc->dev->mode_config.encoder_list,
7574 base.head) {
7575
7576 if (&other_encoder->new_crtc->base != crtc ||
7577 encoder == other_encoder)
7578 continue;
7579 else
7580 return true;
7581 }
7582
7583 return false;
7584}
7585
Daniel Vetter50f56112012-07-02 09:35:43 +02007586static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7587 struct drm_crtc *crtc)
7588{
7589 struct drm_device *dev;
7590 struct drm_crtc *tmp;
7591 int crtc_mask = 1;
7592
7593 WARN(!crtc, "checking null crtc?\n");
7594
7595 dev = crtc->dev;
7596
7597 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7598 if (tmp == crtc)
7599 break;
7600 crtc_mask <<= 1;
7601 }
7602
7603 if (encoder->possible_crtcs & crtc_mask)
7604 return true;
7605 return false;
7606}
7607
Daniel Vetter9a935852012-07-05 22:34:27 +02007608/**
7609 * intel_modeset_update_staged_output_state
7610 *
7611 * Updates the staged output configuration state, e.g. after we've read out the
7612 * current hw state.
7613 */
7614static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7615{
7616 struct intel_encoder *encoder;
7617 struct intel_connector *connector;
7618
7619 list_for_each_entry(connector, &dev->mode_config.connector_list,
7620 base.head) {
7621 connector->new_encoder =
7622 to_intel_encoder(connector->base.encoder);
7623 }
7624
7625 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7626 base.head) {
7627 encoder->new_crtc =
7628 to_intel_crtc(encoder->base.crtc);
7629 }
7630}
7631
7632/**
7633 * intel_modeset_commit_output_state
7634 *
7635 * This function copies the stage display pipe configuration to the real one.
7636 */
7637static void intel_modeset_commit_output_state(struct drm_device *dev)
7638{
7639 struct intel_encoder *encoder;
7640 struct intel_connector *connector;
7641
7642 list_for_each_entry(connector, &dev->mode_config.connector_list,
7643 base.head) {
7644 connector->base.encoder = &connector->new_encoder->base;
7645 }
7646
7647 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7648 base.head) {
7649 encoder->base.crtc = &encoder->new_crtc->base;
7650 }
7651}
7652
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007653static int
7654pipe_config_set_bpp(struct drm_crtc *crtc,
7655 struct drm_framebuffer *fb,
7656 struct intel_crtc_config *pipe_config)
7657{
7658 struct drm_device *dev = crtc->dev;
7659 struct drm_connector *connector;
7660 int bpp;
7661
Daniel Vetterd42264b2013-03-28 16:38:08 +01007662 switch (fb->pixel_format) {
7663 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007664 bpp = 8*3; /* since we go through a colormap */
7665 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007666 case DRM_FORMAT_XRGB1555:
7667 case DRM_FORMAT_ARGB1555:
7668 /* checked in intel_framebuffer_init already */
7669 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7670 return -EINVAL;
7671 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007672 bpp = 6*3; /* min is 18bpp */
7673 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007674 case DRM_FORMAT_XBGR8888:
7675 case DRM_FORMAT_ABGR8888:
7676 /* checked in intel_framebuffer_init already */
7677 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7678 return -EINVAL;
7679 case DRM_FORMAT_XRGB8888:
7680 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007681 bpp = 8*3;
7682 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007683 case DRM_FORMAT_XRGB2101010:
7684 case DRM_FORMAT_ARGB2101010:
7685 case DRM_FORMAT_XBGR2101010:
7686 case DRM_FORMAT_ABGR2101010:
7687 /* checked in intel_framebuffer_init already */
7688 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007689 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007690 bpp = 10*3;
7691 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007692 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007693 default:
7694 DRM_DEBUG_KMS("unsupported depth\n");
7695 return -EINVAL;
7696 }
7697
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007698 pipe_config->pipe_bpp = bpp;
7699
7700 /* Clamp display bpp to EDID value */
7701 list_for_each_entry(connector, &dev->mode_config.connector_list,
7702 head) {
7703 if (connector->encoder && connector->encoder->crtc != crtc)
7704 continue;
7705
7706 /* Don't use an invalid EDID bpc value */
7707 if (connector->display_info.bpc &&
7708 connector->display_info.bpc * 3 < bpp) {
7709 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7710 bpp, connector->display_info.bpc*3);
7711 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7712 }
Daniel Vetter996a2232013-04-19 11:24:34 +02007713
7714 /* Clamp bpp to 8 on screens without EDID 1.4 */
7715 if (connector->display_info.bpc == 0 && bpp > 24) {
7716 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7717 bpp);
7718 pipe_config->pipe_bpp = 24;
7719 }
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007720 }
7721
7722 return bpp;
7723}
7724
Daniel Vetterc0b03412013-05-28 12:05:54 +02007725static void intel_dump_pipe_config(struct intel_crtc *crtc,
7726 struct intel_crtc_config *pipe_config,
7727 const char *context)
7728{
7729 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7730 context, pipe_name(crtc->pipe));
7731
7732 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7733 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7734 pipe_config->pipe_bpp, pipe_config->dither);
7735 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7736 pipe_config->has_pch_encoder,
7737 pipe_config->fdi_lanes,
7738 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7739 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7740 pipe_config->fdi_m_n.tu);
7741 DRM_DEBUG_KMS("requested mode:\n");
7742 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7743 DRM_DEBUG_KMS("adjusted mode:\n");
7744 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7745 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7746 pipe_config->gmch_pfit.control,
7747 pipe_config->gmch_pfit.pgm_ratios,
7748 pipe_config->gmch_pfit.lvds_border_bits);
7749 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7750 pipe_config->pch_pfit.pos,
7751 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007752 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007753}
7754
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007755static struct intel_crtc_config *
7756intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007757 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007758 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007759{
7760 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007761 struct drm_encoder_helper_funcs *encoder_funcs;
7762 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007763 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007764 int plane_bpp, ret = -EINVAL;
7765 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007766
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007767 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7768 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007769 return ERR_PTR(-ENOMEM);
7770
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007771 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7772 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007773 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007774
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007775 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7776 if (plane_bpp < 0)
7777 goto fail;
7778
Daniel Vettere29c22c2013-02-21 00:00:16 +01007779encoder_retry:
Daniel Vetter7758a112012-07-08 19:40:39 +02007780 /* Pass our mode to the connectors and the CRTC to give them a chance to
7781 * adjust it according to limitations or connector properties, and also
7782 * a chance to reject the mode entirely.
7783 */
7784 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7785 base.head) {
7786
7787 if (&encoder->new_crtc->base != crtc)
7788 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007789
7790 if (encoder->compute_config) {
7791 if (!(encoder->compute_config(encoder, pipe_config))) {
7792 DRM_DEBUG_KMS("Encoder config failure\n");
7793 goto fail;
7794 }
7795
7796 continue;
7797 }
7798
Daniel Vetter7758a112012-07-08 19:40:39 +02007799 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007800 if (!(encoder_funcs->mode_fixup(&encoder->base,
7801 &pipe_config->requested_mode,
7802 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007803 DRM_DEBUG_KMS("Encoder fixup failed\n");
7804 goto fail;
7805 }
7806 }
7807
Daniel Vettere29c22c2013-02-21 00:00:16 +01007808 ret = intel_crtc_compute_config(crtc, pipe_config);
7809 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007810 DRM_DEBUG_KMS("CRTC fixup failed\n");
7811 goto fail;
7812 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007813
7814 if (ret == RETRY) {
7815 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7816 ret = -EINVAL;
7817 goto fail;
7818 }
7819
7820 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7821 retry = false;
7822 goto encoder_retry;
7823 }
7824
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007825 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7826 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7827 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7828
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007829 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007830fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007831 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007832 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007833}
7834
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007835/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7836 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7837static void
7838intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7839 unsigned *prepare_pipes, unsigned *disable_pipes)
7840{
7841 struct intel_crtc *intel_crtc;
7842 struct drm_device *dev = crtc->dev;
7843 struct intel_encoder *encoder;
7844 struct intel_connector *connector;
7845 struct drm_crtc *tmp_crtc;
7846
7847 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7848
7849 /* Check which crtcs have changed outputs connected to them, these need
7850 * to be part of the prepare_pipes mask. We don't (yet) support global
7851 * modeset across multiple crtcs, so modeset_pipes will only have one
7852 * bit set at most. */
7853 list_for_each_entry(connector, &dev->mode_config.connector_list,
7854 base.head) {
7855 if (connector->base.encoder == &connector->new_encoder->base)
7856 continue;
7857
7858 if (connector->base.encoder) {
7859 tmp_crtc = connector->base.encoder->crtc;
7860
7861 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7862 }
7863
7864 if (connector->new_encoder)
7865 *prepare_pipes |=
7866 1 << connector->new_encoder->new_crtc->pipe;
7867 }
7868
7869 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7870 base.head) {
7871 if (encoder->base.crtc == &encoder->new_crtc->base)
7872 continue;
7873
7874 if (encoder->base.crtc) {
7875 tmp_crtc = encoder->base.crtc;
7876
7877 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7878 }
7879
7880 if (encoder->new_crtc)
7881 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7882 }
7883
7884 /* Check for any pipes that will be fully disabled ... */
7885 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7886 base.head) {
7887 bool used = false;
7888
7889 /* Don't try to disable disabled crtcs. */
7890 if (!intel_crtc->base.enabled)
7891 continue;
7892
7893 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7894 base.head) {
7895 if (encoder->new_crtc == intel_crtc)
7896 used = true;
7897 }
7898
7899 if (!used)
7900 *disable_pipes |= 1 << intel_crtc->pipe;
7901 }
7902
7903
7904 /* set_mode is also used to update properties on life display pipes. */
7905 intel_crtc = to_intel_crtc(crtc);
7906 if (crtc->enabled)
7907 *prepare_pipes |= 1 << intel_crtc->pipe;
7908
Daniel Vetterb6c51642013-04-12 18:48:43 +02007909 /*
7910 * For simplicity do a full modeset on any pipe where the output routing
7911 * changed. We could be more clever, but that would require us to be
7912 * more careful with calling the relevant encoder->mode_set functions.
7913 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007914 if (*prepare_pipes)
7915 *modeset_pipes = *prepare_pipes;
7916
7917 /* ... and mask these out. */
7918 *modeset_pipes &= ~(*disable_pipes);
7919 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007920
7921 /*
7922 * HACK: We don't (yet) fully support global modesets. intel_set_config
7923 * obies this rule, but the modeset restore mode of
7924 * intel_modeset_setup_hw_state does not.
7925 */
7926 *modeset_pipes &= 1 << intel_crtc->pipe;
7927 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007928
7929 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7930 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007931}
7932
Daniel Vetterea9d7582012-07-10 10:42:52 +02007933static bool intel_crtc_in_use(struct drm_crtc *crtc)
7934{
7935 struct drm_encoder *encoder;
7936 struct drm_device *dev = crtc->dev;
7937
7938 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7939 if (encoder->crtc == crtc)
7940 return true;
7941
7942 return false;
7943}
7944
7945static void
7946intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7947{
7948 struct intel_encoder *intel_encoder;
7949 struct intel_crtc *intel_crtc;
7950 struct drm_connector *connector;
7951
7952 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7953 base.head) {
7954 if (!intel_encoder->base.crtc)
7955 continue;
7956
7957 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7958
7959 if (prepare_pipes & (1 << intel_crtc->pipe))
7960 intel_encoder->connectors_active = false;
7961 }
7962
7963 intel_modeset_commit_output_state(dev);
7964
7965 /* Update computed state. */
7966 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7967 base.head) {
7968 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7969 }
7970
7971 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7972 if (!connector->encoder || !connector->encoder->crtc)
7973 continue;
7974
7975 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7976
7977 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007978 struct drm_property *dpms_property =
7979 dev->mode_config.dpms_property;
7980
Daniel Vetterea9d7582012-07-10 10:42:52 +02007981 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007982 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007983 dpms_property,
7984 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007985
7986 intel_encoder = to_intel_encoder(connector->encoder);
7987 intel_encoder->connectors_active = true;
7988 }
7989 }
7990
7991}
7992
Daniel Vetter25c5b262012-07-08 22:08:04 +02007993#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7994 list_for_each_entry((intel_crtc), \
7995 &(dev)->mode_config.crtc_list, \
7996 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02007997 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02007998
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007999static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008000intel_pipe_config_compare(struct drm_device *dev,
8001 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008002 struct intel_crtc_config *pipe_config)
8003{
Daniel Vetter08a24032013-04-19 11:25:34 +02008004#define PIPE_CONF_CHECK_I(name) \
8005 if (current_config->name != pipe_config->name) { \
8006 DRM_ERROR("mismatch in " #name " " \
8007 "(expected %i, found %i)\n", \
8008 current_config->name, \
8009 pipe_config->name); \
8010 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008011 }
8012
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008013#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8014 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8015 DRM_ERROR("mismatch in " #name " " \
8016 "(expected %i, found %i)\n", \
8017 current_config->name & (mask), \
8018 pipe_config->name & (mask)); \
8019 return false; \
8020 }
8021
Daniel Vettereccb1402013-05-22 00:50:22 +02008022 PIPE_CONF_CHECK_I(cpu_transcoder);
8023
Daniel Vetter08a24032013-04-19 11:25:34 +02008024 PIPE_CONF_CHECK_I(has_pch_encoder);
8025 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008026 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8027 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8028 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8029 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8030 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008031
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008032 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8033 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8034 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8035 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8036 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8037 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8038
8039 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8040 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8041 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8042 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8043 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8044 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8045
8046 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8047 DRM_MODE_FLAG_INTERLACE);
8048
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008049 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8050 DRM_MODE_FLAG_PHSYNC);
8051 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8052 DRM_MODE_FLAG_NHSYNC);
8053 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8054 DRM_MODE_FLAG_PVSYNC);
8055 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8056 DRM_MODE_FLAG_NVSYNC);
8057
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008058 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8059 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8060
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008061 PIPE_CONF_CHECK_I(gmch_pfit.control);
8062 /* pfit ratios are autocomputed by the hw on gen4+ */
8063 if (INTEL_INFO(dev)->gen < 4)
8064 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8065 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8066 PIPE_CONF_CHECK_I(pch_pfit.pos);
8067 PIPE_CONF_CHECK_I(pch_pfit.size);
8068
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008069 PIPE_CONF_CHECK_I(ips_enabled);
8070
Daniel Vetter08a24032013-04-19 11:25:34 +02008071#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008072#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008073
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008074 return true;
8075}
8076
Daniel Vetterb9805142012-08-31 17:37:33 +02008077void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008078intel_modeset_check_state(struct drm_device *dev)
8079{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008080 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008081 struct intel_crtc *crtc;
8082 struct intel_encoder *encoder;
8083 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008084 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008085
8086 list_for_each_entry(connector, &dev->mode_config.connector_list,
8087 base.head) {
8088 /* This also checks the encoder/connector hw state with the
8089 * ->get_hw_state callbacks. */
8090 intel_connector_check_state(connector);
8091
8092 WARN(&connector->new_encoder->base != connector->base.encoder,
8093 "connector's staged encoder doesn't match current encoder\n");
8094 }
8095
8096 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8097 base.head) {
8098 bool enabled = false;
8099 bool active = false;
8100 enum pipe pipe, tracked_pipe;
8101
8102 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8103 encoder->base.base.id,
8104 drm_get_encoder_name(&encoder->base));
8105
8106 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8107 "encoder's stage crtc doesn't match current crtc\n");
8108 WARN(encoder->connectors_active && !encoder->base.crtc,
8109 "encoder's active_connectors set, but no crtc\n");
8110
8111 list_for_each_entry(connector, &dev->mode_config.connector_list,
8112 base.head) {
8113 if (connector->base.encoder != &encoder->base)
8114 continue;
8115 enabled = true;
8116 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8117 active = true;
8118 }
8119 WARN(!!encoder->base.crtc != enabled,
8120 "encoder's enabled state mismatch "
8121 "(expected %i, found %i)\n",
8122 !!encoder->base.crtc, enabled);
8123 WARN(active && !encoder->base.crtc,
8124 "active encoder with no crtc\n");
8125
8126 WARN(encoder->connectors_active != active,
8127 "encoder's computed active state doesn't match tracked active state "
8128 "(expected %i, found %i)\n", active, encoder->connectors_active);
8129
8130 active = encoder->get_hw_state(encoder, &pipe);
8131 WARN(active != encoder->connectors_active,
8132 "encoder's hw state doesn't match sw tracking "
8133 "(expected %i, found %i)\n",
8134 encoder->connectors_active, active);
8135
8136 if (!encoder->base.crtc)
8137 continue;
8138
8139 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8140 WARN(active && pipe != tracked_pipe,
8141 "active encoder's pipe doesn't match"
8142 "(expected %i, found %i)\n",
8143 tracked_pipe, pipe);
8144
8145 }
8146
8147 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8148 base.head) {
8149 bool enabled = false;
8150 bool active = false;
8151
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008152 memset(&pipe_config, 0, sizeof(pipe_config));
8153
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008154 DRM_DEBUG_KMS("[CRTC:%d]\n",
8155 crtc->base.base.id);
8156
8157 WARN(crtc->active && !crtc->base.enabled,
8158 "active crtc, but not enabled in sw tracking\n");
8159
8160 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8161 base.head) {
8162 if (encoder->base.crtc != &crtc->base)
8163 continue;
8164 enabled = true;
8165 if (encoder->connectors_active)
8166 active = true;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008167 if (encoder->get_config)
8168 encoder->get_config(encoder, &pipe_config);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008169 }
8170 WARN(active != crtc->active,
8171 "crtc's computed active state doesn't match tracked active state "
8172 "(expected %i, found %i)\n", active, crtc->active);
8173 WARN(enabled != crtc->base.enabled,
8174 "crtc's computed enabled state doesn't match tracked enabled state "
8175 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8176
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008177 active = dev_priv->display.get_pipe_config(crtc,
8178 &pipe_config);
8179 WARN(crtc->active != active,
8180 "crtc active state doesn't match with hw state "
8181 "(expected %i, found %i)\n", crtc->active, active);
8182
Daniel Vetterc0b03412013-05-28 12:05:54 +02008183 if (active &&
8184 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8185 WARN(1, "pipe state doesn't match!\n");
8186 intel_dump_pipe_config(crtc, &pipe_config,
8187 "[hw state]");
8188 intel_dump_pipe_config(crtc, &crtc->config,
8189 "[sw state]");
8190 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008191 }
8192}
8193
Daniel Vetterf30da182013-04-11 20:22:50 +02008194static int __intel_set_mode(struct drm_crtc *crtc,
8195 struct drm_display_mode *mode,
8196 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008197{
8198 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008199 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008200 struct drm_display_mode *saved_mode, *saved_hwmode;
8201 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008202 struct intel_crtc *intel_crtc;
8203 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008204 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008205
Tim Gardner3ac18232012-12-07 07:54:26 -07008206 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008207 if (!saved_mode)
8208 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008209 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008210
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008211 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008212 &prepare_pipes, &disable_pipes);
8213
Tim Gardner3ac18232012-12-07 07:54:26 -07008214 *saved_hwmode = crtc->hwmode;
8215 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008216
Daniel Vetter25c5b262012-07-08 22:08:04 +02008217 /* Hack: Because we don't (yet) support global modeset on multiple
8218 * crtcs, we don't keep track of the new mode for more than one crtc.
8219 * Hence simply check whether any bit is set in modeset_pipes in all the
8220 * pieces of code that are not yet converted to deal with mutliple crtcs
8221 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008222 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008223 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008224 if (IS_ERR(pipe_config)) {
8225 ret = PTR_ERR(pipe_config);
8226 pipe_config = NULL;
8227
Tim Gardner3ac18232012-12-07 07:54:26 -07008228 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008229 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008230 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8231 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008232 }
8233
Daniel Vetter460da9162013-03-27 00:44:51 +01008234 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8235 intel_crtc_disable(&intel_crtc->base);
8236
Daniel Vetterea9d7582012-07-10 10:42:52 +02008237 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8238 if (intel_crtc->base.enabled)
8239 dev_priv->display.crtc_disable(&intel_crtc->base);
8240 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008241
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008242 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8243 * to set it here already despite that we pass it down the callchain.
8244 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008245 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008246 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008247 /* mode_set/enable/disable functions rely on a correct pipe
8248 * config. */
8249 to_intel_crtc(crtc)->config = *pipe_config;
8250 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008251
Daniel Vetterea9d7582012-07-10 10:42:52 +02008252 /* Only after disabling all output pipelines that will be changed can we
8253 * update the the output configuration. */
8254 intel_modeset_update_state(dev, prepare_pipes);
8255
Daniel Vetter47fab732012-10-26 10:58:18 +02008256 if (dev_priv->display.modeset_global_resources)
8257 dev_priv->display.modeset_global_resources(dev);
8258
Daniel Vettera6778b32012-07-02 09:56:42 +02008259 /* Set up the DPLL and any encoders state that needs to adjust or depend
8260 * on the DPLL.
8261 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008262 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008263 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008264 x, y, fb);
8265 if (ret)
8266 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008267 }
8268
8269 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008270 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8271 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008272
Daniel Vetter25c5b262012-07-08 22:08:04 +02008273 if (modeset_pipes) {
8274 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008275 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008276
Daniel Vetter25c5b262012-07-08 22:08:04 +02008277 /* Calculate and store various constants which
8278 * are later needed by vblank and swap-completion
8279 * timestamping. They are derived from true hwmode.
8280 */
8281 drm_calc_timestamping_constants(crtc);
8282 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008283
8284 /* FIXME: add subpixel order */
8285done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008286 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008287 crtc->hwmode = *saved_hwmode;
8288 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008289 }
8290
Tim Gardner3ac18232012-12-07 07:54:26 -07008291out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008292 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008293 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008294 return ret;
8295}
8296
Daniel Vetterf30da182013-04-11 20:22:50 +02008297int intel_set_mode(struct drm_crtc *crtc,
8298 struct drm_display_mode *mode,
8299 int x, int y, struct drm_framebuffer *fb)
8300{
8301 int ret;
8302
8303 ret = __intel_set_mode(crtc, mode, x, y, fb);
8304
8305 if (ret == 0)
8306 intel_modeset_check_state(crtc->dev);
8307
8308 return ret;
8309}
8310
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008311void intel_crtc_restore_mode(struct drm_crtc *crtc)
8312{
8313 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8314}
8315
Daniel Vetter25c5b262012-07-08 22:08:04 +02008316#undef for_each_intel_crtc_masked
8317
Daniel Vetterd9e55602012-07-04 22:16:09 +02008318static void intel_set_config_free(struct intel_set_config *config)
8319{
8320 if (!config)
8321 return;
8322
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008323 kfree(config->save_connector_encoders);
8324 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008325 kfree(config);
8326}
8327
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008328static int intel_set_config_save_state(struct drm_device *dev,
8329 struct intel_set_config *config)
8330{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008331 struct drm_encoder *encoder;
8332 struct drm_connector *connector;
8333 int count;
8334
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008335 config->save_encoder_crtcs =
8336 kcalloc(dev->mode_config.num_encoder,
8337 sizeof(struct drm_crtc *), GFP_KERNEL);
8338 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008339 return -ENOMEM;
8340
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008341 config->save_connector_encoders =
8342 kcalloc(dev->mode_config.num_connector,
8343 sizeof(struct drm_encoder *), GFP_KERNEL);
8344 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008345 return -ENOMEM;
8346
8347 /* Copy data. Note that driver private data is not affected.
8348 * Should anything bad happen only the expected state is
8349 * restored, not the drivers personal bookkeeping.
8350 */
8351 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008352 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008353 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008354 }
8355
8356 count = 0;
8357 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008358 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008359 }
8360
8361 return 0;
8362}
8363
8364static void intel_set_config_restore_state(struct drm_device *dev,
8365 struct intel_set_config *config)
8366{
Daniel Vetter9a935852012-07-05 22:34:27 +02008367 struct intel_encoder *encoder;
8368 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008369 int count;
8370
8371 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008372 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8373 encoder->new_crtc =
8374 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008375 }
8376
8377 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008378 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8379 connector->new_encoder =
8380 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008381 }
8382}
8383
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008384static void
8385intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8386 struct intel_set_config *config)
8387{
8388
8389 /* We should be able to check here if the fb has the same properties
8390 * and then just flip_or_move it */
8391 if (set->crtc->fb != set->fb) {
8392 /* If we have no fb then treat it as a full mode set */
8393 if (set->crtc->fb == NULL) {
8394 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8395 config->mode_changed = true;
8396 } else if (set->fb == NULL) {
8397 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008398 } else if (set->fb->pixel_format !=
8399 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008400 config->mode_changed = true;
8401 } else
8402 config->fb_changed = true;
8403 }
8404
Daniel Vetter835c5872012-07-10 18:11:08 +02008405 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008406 config->fb_changed = true;
8407
8408 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8409 DRM_DEBUG_KMS("modes are different, full mode set\n");
8410 drm_mode_debug_printmodeline(&set->crtc->mode);
8411 drm_mode_debug_printmodeline(set->mode);
8412 config->mode_changed = true;
8413 }
8414}
8415
Daniel Vetter2e431052012-07-04 22:42:15 +02008416static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008417intel_modeset_stage_output_state(struct drm_device *dev,
8418 struct drm_mode_set *set,
8419 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008420{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008421 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008422 struct intel_connector *connector;
8423 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008424 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008425
Damien Lespiau9abdda72013-02-13 13:29:23 +00008426 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008427 * of connectors. For paranoia, double-check this. */
8428 WARN_ON(!set->fb && (set->num_connectors != 0));
8429 WARN_ON(set->fb && (set->num_connectors == 0));
8430
Daniel Vetter50f56112012-07-02 09:35:43 +02008431 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008432 list_for_each_entry(connector, &dev->mode_config.connector_list,
8433 base.head) {
8434 /* Otherwise traverse passed in connector list and get encoders
8435 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008436 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008437 if (set->connectors[ro] == &connector->base) {
8438 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008439 break;
8440 }
8441 }
8442
Daniel Vetter9a935852012-07-05 22:34:27 +02008443 /* If we disable the crtc, disable all its connectors. Also, if
8444 * the connector is on the changing crtc but not on the new
8445 * connector list, disable it. */
8446 if ((!set->fb || ro == set->num_connectors) &&
8447 connector->base.encoder &&
8448 connector->base.encoder->crtc == set->crtc) {
8449 connector->new_encoder = NULL;
8450
8451 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8452 connector->base.base.id,
8453 drm_get_connector_name(&connector->base));
8454 }
8455
8456
8457 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008458 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008459 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008460 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008461 }
8462 /* connector->new_encoder is now updated for all connectors. */
8463
8464 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008465 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008466 list_for_each_entry(connector, &dev->mode_config.connector_list,
8467 base.head) {
8468 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008469 continue;
8470
Daniel Vetter9a935852012-07-05 22:34:27 +02008471 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008472
8473 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008474 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008475 new_crtc = set->crtc;
8476 }
8477
8478 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008479 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8480 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008481 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008482 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008483 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8484
8485 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8486 connector->base.base.id,
8487 drm_get_connector_name(&connector->base),
8488 new_crtc->base.id);
8489 }
8490
8491 /* Check for any encoders that needs to be disabled. */
8492 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8493 base.head) {
8494 list_for_each_entry(connector,
8495 &dev->mode_config.connector_list,
8496 base.head) {
8497 if (connector->new_encoder == encoder) {
8498 WARN_ON(!connector->new_encoder->new_crtc);
8499
8500 goto next_encoder;
8501 }
8502 }
8503 encoder->new_crtc = NULL;
8504next_encoder:
8505 /* Only now check for crtc changes so we don't miss encoders
8506 * that will be disabled. */
8507 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008508 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008509 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008510 }
8511 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008512 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008513
Daniel Vetter2e431052012-07-04 22:42:15 +02008514 return 0;
8515}
8516
8517static int intel_crtc_set_config(struct drm_mode_set *set)
8518{
8519 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008520 struct drm_mode_set save_set;
8521 struct intel_set_config *config;
8522 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008523
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008524 BUG_ON(!set);
8525 BUG_ON(!set->crtc);
8526 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008527
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008528 /* Enforce sane interface api - has been abused by the fb helper. */
8529 BUG_ON(!set->mode && set->fb);
8530 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008531
Daniel Vetter2e431052012-07-04 22:42:15 +02008532 if (set->fb) {
8533 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8534 set->crtc->base.id, set->fb->base.id,
8535 (int)set->num_connectors, set->x, set->y);
8536 } else {
8537 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008538 }
8539
8540 dev = set->crtc->dev;
8541
8542 ret = -ENOMEM;
8543 config = kzalloc(sizeof(*config), GFP_KERNEL);
8544 if (!config)
8545 goto out_config;
8546
8547 ret = intel_set_config_save_state(dev, config);
8548 if (ret)
8549 goto out_config;
8550
8551 save_set.crtc = set->crtc;
8552 save_set.mode = &set->crtc->mode;
8553 save_set.x = set->crtc->x;
8554 save_set.y = set->crtc->y;
8555 save_set.fb = set->crtc->fb;
8556
8557 /* Compute whether we need a full modeset, only an fb base update or no
8558 * change at all. In the future we might also check whether only the
8559 * mode changed, e.g. for LVDS where we only change the panel fitter in
8560 * such cases. */
8561 intel_set_config_compute_mode_changes(set, config);
8562
Daniel Vetter9a935852012-07-05 22:34:27 +02008563 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008564 if (ret)
8565 goto fail;
8566
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008567 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008568 ret = intel_set_mode(set->crtc, set->mode,
8569 set->x, set->y, set->fb);
8570 if (ret) {
8571 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8572 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008573 goto fail;
8574 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008575 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008576 intel_crtc_wait_for_pending_flips(set->crtc);
8577
Daniel Vetter4f660f42012-07-02 09:47:37 +02008578 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008579 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008580 }
8581
Daniel Vetterd9e55602012-07-04 22:16:09 +02008582 intel_set_config_free(config);
8583
Daniel Vetter50f56112012-07-02 09:35:43 +02008584 return 0;
8585
8586fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008587 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008588
8589 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008590 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008591 intel_set_mode(save_set.crtc, save_set.mode,
8592 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008593 DRM_ERROR("failed to restore config after modeset failure\n");
8594
Daniel Vetterd9e55602012-07-04 22:16:09 +02008595out_config:
8596 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008597 return ret;
8598}
8599
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008600static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008601 .cursor_set = intel_crtc_cursor_set,
8602 .cursor_move = intel_crtc_cursor_move,
8603 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008604 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008605 .destroy = intel_crtc_destroy,
8606 .page_flip = intel_crtc_page_flip,
8607};
8608
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008609static void intel_cpu_pll_init(struct drm_device *dev)
8610{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008611 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008612 intel_ddi_pll_init(dev);
8613}
8614
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008615static void intel_pch_pll_init(struct drm_device *dev)
8616{
8617 drm_i915_private_t *dev_priv = dev->dev_private;
8618 int i;
8619
8620 if (dev_priv->num_pch_pll == 0) {
8621 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8622 return;
8623 }
8624
8625 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8626 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8627 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8628 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8629 }
8630}
8631
Hannes Ederb358d0a2008-12-18 21:18:47 +01008632static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008633{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008634 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008635 struct intel_crtc *intel_crtc;
8636 int i;
8637
8638 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8639 if (intel_crtc == NULL)
8640 return;
8641
8642 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8643
8644 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008645 for (i = 0; i < 256; i++) {
8646 intel_crtc->lut_r[i] = i;
8647 intel_crtc->lut_g[i] = i;
8648 intel_crtc->lut_b[i] = i;
8649 }
8650
Jesse Barnes80824002009-09-10 15:28:06 -07008651 /* Swap pipes & planes for FBC on pre-965 */
8652 intel_crtc->pipe = pipe;
8653 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008654 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008655 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008656 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008657 }
8658
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008659 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8660 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8661 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8662 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8663
Jesse Barnes79e53942008-11-07 14:24:08 -08008664 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008665}
8666
Carl Worth08d7b3d2009-04-29 14:43:54 -07008667int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008668 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008669{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008670 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008671 struct drm_mode_object *drmmode_obj;
8672 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008673
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008674 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8675 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008676
Daniel Vetterc05422d2009-08-11 16:05:30 +02008677 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8678 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008679
Daniel Vetterc05422d2009-08-11 16:05:30 +02008680 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008681 DRM_ERROR("no such CRTC id\n");
8682 return -EINVAL;
8683 }
8684
Daniel Vetterc05422d2009-08-11 16:05:30 +02008685 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8686 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008687
Daniel Vetterc05422d2009-08-11 16:05:30 +02008688 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008689}
8690
Daniel Vetter66a92782012-07-12 20:08:18 +02008691static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008692{
Daniel Vetter66a92782012-07-12 20:08:18 +02008693 struct drm_device *dev = encoder->base.dev;
8694 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008695 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008696 int entry = 0;
8697
Daniel Vetter66a92782012-07-12 20:08:18 +02008698 list_for_each_entry(source_encoder,
8699 &dev->mode_config.encoder_list, base.head) {
8700
8701 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008702 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008703
8704 /* Intel hw has only one MUX where enocoders could be cloned. */
8705 if (encoder->cloneable && source_encoder->cloneable)
8706 index_mask |= (1 << entry);
8707
Jesse Barnes79e53942008-11-07 14:24:08 -08008708 entry++;
8709 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008710
Jesse Barnes79e53942008-11-07 14:24:08 -08008711 return index_mask;
8712}
8713
Chris Wilson4d302442010-12-14 19:21:29 +00008714static bool has_edp_a(struct drm_device *dev)
8715{
8716 struct drm_i915_private *dev_priv = dev->dev_private;
8717
8718 if (!IS_MOBILE(dev))
8719 return false;
8720
8721 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8722 return false;
8723
8724 if (IS_GEN5(dev) &&
8725 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8726 return false;
8727
8728 return true;
8729}
8730
Jesse Barnes79e53942008-11-07 14:24:08 -08008731static void intel_setup_outputs(struct drm_device *dev)
8732{
Eric Anholt725e30a2009-01-22 13:01:02 -08008733 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008734 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008735 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008736 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008737
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008738 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008739 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8740 /* disable the panel fitter on everything but LVDS */
8741 I915_WRITE(PFIT_CONTROL, 0);
8742 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008743
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008744 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008745 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008746
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008747 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008748 int found;
8749
8750 /* Haswell uses DDI functions to detect digital outputs */
8751 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8752 /* DDI A only supports eDP */
8753 if (found)
8754 intel_ddi_init(dev, PORT_A);
8755
8756 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8757 * register */
8758 found = I915_READ(SFUSE_STRAP);
8759
8760 if (found & SFUSE_STRAP_DDIB_DETECTED)
8761 intel_ddi_init(dev, PORT_B);
8762 if (found & SFUSE_STRAP_DDIC_DETECTED)
8763 intel_ddi_init(dev, PORT_C);
8764 if (found & SFUSE_STRAP_DDID_DETECTED)
8765 intel_ddi_init(dev, PORT_D);
8766 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008767 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008768 dpd_is_edp = intel_dpd_is_edp(dev);
8769
8770 if (has_edp_a(dev))
8771 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008772
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008773 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008774 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008775 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008776 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008777 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008778 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008779 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008780 }
8781
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008782 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008783 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008784
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008785 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008786 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008787
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008788 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008789 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008790
Daniel Vetter270b3042012-10-27 15:52:05 +02008791 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008792 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008793 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308794 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008795 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8796 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308797
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008798 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008799 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8800 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008801 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8802 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008803 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008804 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008805 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008806
Paulo Zanonie2debe92013-02-18 19:00:27 -03008807 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008808 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008809 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008810 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8811 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008812 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008813 }
Ma Ling27185ae2009-08-24 13:50:23 +08008814
Imre Deake7281ea2013-05-08 13:14:08 +03008815 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008816 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008817 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008818
8819 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008820
Paulo Zanonie2debe92013-02-18 19:00:27 -03008821 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008822 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008823 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008824 }
Ma Ling27185ae2009-08-24 13:50:23 +08008825
Paulo Zanonie2debe92013-02-18 19:00:27 -03008826 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008827
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008828 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8829 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008830 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008831 }
Imre Deake7281ea2013-05-08 13:14:08 +03008832 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008833 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008834 }
Ma Ling27185ae2009-08-24 13:50:23 +08008835
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008836 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008837 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008838 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008839 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008840 intel_dvo_init(dev);
8841
Zhenyu Wang103a1962009-11-27 11:44:36 +08008842 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008843 intel_tv_init(dev);
8844
Chris Wilson4ef69c72010-09-09 15:14:28 +01008845 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8846 encoder->base.possible_crtcs = encoder->crtc_mask;
8847 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008848 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008849 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008850
Paulo Zanonidde86e22012-12-01 12:04:25 -02008851 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008852
8853 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008854}
8855
8856static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8857{
8858 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008859
8860 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008861 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008862
8863 kfree(intel_fb);
8864}
8865
8866static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008867 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008868 unsigned int *handle)
8869{
8870 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008871 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008872
Chris Wilson05394f32010-11-08 19:18:58 +00008873 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008874}
8875
8876static const struct drm_framebuffer_funcs intel_fb_funcs = {
8877 .destroy = intel_user_framebuffer_destroy,
8878 .create_handle = intel_user_framebuffer_create_handle,
8879};
8880
Dave Airlie38651672010-03-30 05:34:13 +00008881int intel_framebuffer_init(struct drm_device *dev,
8882 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008883 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008884 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008885{
Jesse Barnes79e53942008-11-07 14:24:08 -08008886 int ret;
8887
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008888 if (obj->tiling_mode == I915_TILING_Y) {
8889 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008890 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008891 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008892
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008893 if (mode_cmd->pitches[0] & 63) {
8894 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8895 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008896 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008897 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008898
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008899 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008900 if (mode_cmd->pitches[0] > 32768) {
8901 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8902 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008903 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008904 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008905
8906 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008907 mode_cmd->pitches[0] != obj->stride) {
8908 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8909 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008910 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008911 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008912
Ville Syrjälä57779d02012-10-31 17:50:14 +02008913 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008914 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008915 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008916 case DRM_FORMAT_RGB565:
8917 case DRM_FORMAT_XRGB8888:
8918 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008919 break;
8920 case DRM_FORMAT_XRGB1555:
8921 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008922 if (INTEL_INFO(dev)->gen > 3) {
8923 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008924 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008925 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008926 break;
8927 case DRM_FORMAT_XBGR8888:
8928 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008929 case DRM_FORMAT_XRGB2101010:
8930 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008931 case DRM_FORMAT_XBGR2101010:
8932 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008933 if (INTEL_INFO(dev)->gen < 4) {
8934 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008935 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008936 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008937 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008938 case DRM_FORMAT_YUYV:
8939 case DRM_FORMAT_UYVY:
8940 case DRM_FORMAT_YVYU:
8941 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008942 if (INTEL_INFO(dev)->gen < 5) {
8943 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008944 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008945 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008946 break;
8947 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008948 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008949 return -EINVAL;
8950 }
8951
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008952 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8953 if (mode_cmd->offsets[0] != 0)
8954 return -EINVAL;
8955
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008956 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8957 intel_fb->obj = obj;
8958
Jesse Barnes79e53942008-11-07 14:24:08 -08008959 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8960 if (ret) {
8961 DRM_ERROR("framebuffer init failed %d\n", ret);
8962 return ret;
8963 }
8964
Jesse Barnes79e53942008-11-07 14:24:08 -08008965 return 0;
8966}
8967
Jesse Barnes79e53942008-11-07 14:24:08 -08008968static struct drm_framebuffer *
8969intel_user_framebuffer_create(struct drm_device *dev,
8970 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008971 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008972{
Chris Wilson05394f32010-11-08 19:18:58 +00008973 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008974
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008975 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8976 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008977 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008978 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008979
Chris Wilsond2dff872011-04-19 08:36:26 +01008980 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008981}
8982
Jesse Barnes79e53942008-11-07 14:24:08 -08008983static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008984 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008985 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008986};
8987
Jesse Barnese70236a2009-09-21 10:42:27 -07008988/* Set up chip specific display functions */
8989static void intel_init_display(struct drm_device *dev)
8990{
8991 struct drm_i915_private *dev_priv = dev->dev_private;
8992
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008993 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008994 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008995 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008996 dev_priv->display.crtc_enable = haswell_crtc_enable;
8997 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008998 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008999 dev_priv->display.update_plane = ironlake_update_plane;
9000 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009001 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009002 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009003 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9004 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009005 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009006 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009007 } else if (IS_VALLEYVIEW(dev)) {
9008 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9009 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9010 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9011 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9012 dev_priv->display.off = i9xx_crtc_off;
9013 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009014 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009015 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009016 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009017 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9018 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009019 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009020 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009021 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009022
Jesse Barnese70236a2009-09-21 10:42:27 -07009023 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009024 if (IS_VALLEYVIEW(dev))
9025 dev_priv->display.get_display_clock_speed =
9026 valleyview_get_display_clock_speed;
9027 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009028 dev_priv->display.get_display_clock_speed =
9029 i945_get_display_clock_speed;
9030 else if (IS_I915G(dev))
9031 dev_priv->display.get_display_clock_speed =
9032 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009033 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009034 dev_priv->display.get_display_clock_speed =
9035 i9xx_misc_get_display_clock_speed;
9036 else if (IS_I915GM(dev))
9037 dev_priv->display.get_display_clock_speed =
9038 i915gm_get_display_clock_speed;
9039 else if (IS_I865G(dev))
9040 dev_priv->display.get_display_clock_speed =
9041 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009042 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009043 dev_priv->display.get_display_clock_speed =
9044 i855_get_display_clock_speed;
9045 else /* 852, 830 */
9046 dev_priv->display.get_display_clock_speed =
9047 i830_get_display_clock_speed;
9048
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009049 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009050 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009051 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009052 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009053 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009054 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009055 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009056 } else if (IS_IVYBRIDGE(dev)) {
9057 /* FIXME: detect B0+ stepping and use auto training */
9058 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009059 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009060 dev_priv->display.modeset_global_resources =
9061 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009062 } else if (IS_HASWELL(dev)) {
9063 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009064 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009065 dev_priv->display.modeset_global_resources =
9066 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009067 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009068 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009069 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009070 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009071
9072 /* Default just returns -ENODEV to indicate unsupported */
9073 dev_priv->display.queue_flip = intel_default_queue_flip;
9074
9075 switch (INTEL_INFO(dev)->gen) {
9076 case 2:
9077 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9078 break;
9079
9080 case 3:
9081 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9082 break;
9083
9084 case 4:
9085 case 5:
9086 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9087 break;
9088
9089 case 6:
9090 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9091 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009092 case 7:
9093 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9094 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009095 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009096}
9097
Jesse Barnesb690e962010-07-19 13:53:12 -07009098/*
9099 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9100 * resume, or other times. This quirk makes sure that's the case for
9101 * affected systems.
9102 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009103static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009104{
9105 struct drm_i915_private *dev_priv = dev->dev_private;
9106
9107 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009108 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009109}
9110
Keith Packard435793d2011-07-12 14:56:22 -07009111/*
9112 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9113 */
9114static void quirk_ssc_force_disable(struct drm_device *dev)
9115{
9116 struct drm_i915_private *dev_priv = dev->dev_private;
9117 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009118 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009119}
9120
Carsten Emde4dca20e2012-03-15 15:56:26 +01009121/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009122 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9123 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009124 */
9125static void quirk_invert_brightness(struct drm_device *dev)
9126{
9127 struct drm_i915_private *dev_priv = dev->dev_private;
9128 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009129 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009130}
9131
9132struct intel_quirk {
9133 int device;
9134 int subsystem_vendor;
9135 int subsystem_device;
9136 void (*hook)(struct drm_device *dev);
9137};
9138
Egbert Eich5f85f172012-10-14 15:46:38 +02009139/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9140struct intel_dmi_quirk {
9141 void (*hook)(struct drm_device *dev);
9142 const struct dmi_system_id (*dmi_id_list)[];
9143};
9144
9145static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9146{
9147 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9148 return 1;
9149}
9150
9151static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9152 {
9153 .dmi_id_list = &(const struct dmi_system_id[]) {
9154 {
9155 .callback = intel_dmi_reverse_brightness,
9156 .ident = "NCR Corporation",
9157 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9158 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9159 },
9160 },
9161 { } /* terminating entry */
9162 },
9163 .hook = quirk_invert_brightness,
9164 },
9165};
9166
Ben Widawskyc43b5632012-04-16 14:07:40 -07009167static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009168 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009169 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009170
Jesse Barnesb690e962010-07-19 13:53:12 -07009171 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9172 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9173
Jesse Barnesb690e962010-07-19 13:53:12 -07009174 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9175 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9176
Daniel Vetterccd0d362012-10-10 23:13:59 +02009177 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009178 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009179 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009180
9181 /* Lenovo U160 cannot use SSC on LVDS */
9182 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009183
9184 /* Sony Vaio Y cannot use SSC on LVDS */
9185 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009186
9187 /* Acer Aspire 5734Z must invert backlight brightness */
9188 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009189
9190 /* Acer/eMachines G725 */
9191 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009192
9193 /* Acer/eMachines e725 */
9194 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009195
9196 /* Acer/Packard Bell NCL20 */
9197 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009198
9199 /* Acer Aspire 4736Z */
9200 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009201};
9202
9203static void intel_init_quirks(struct drm_device *dev)
9204{
9205 struct pci_dev *d = dev->pdev;
9206 int i;
9207
9208 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9209 struct intel_quirk *q = &intel_quirks[i];
9210
9211 if (d->device == q->device &&
9212 (d->subsystem_vendor == q->subsystem_vendor ||
9213 q->subsystem_vendor == PCI_ANY_ID) &&
9214 (d->subsystem_device == q->subsystem_device ||
9215 q->subsystem_device == PCI_ANY_ID))
9216 q->hook(dev);
9217 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009218 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9219 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9220 intel_dmi_quirks[i].hook(dev);
9221 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009222}
9223
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009224/* Disable the VGA plane that we never use */
9225static void i915_disable_vga(struct drm_device *dev)
9226{
9227 struct drm_i915_private *dev_priv = dev->dev_private;
9228 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009229 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009230
9231 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009232 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009233 sr1 = inb(VGA_SR_DATA);
9234 outb(sr1 | 1<<5, VGA_SR_DATA);
9235 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9236 udelay(300);
9237
9238 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9239 POSTING_READ(vga_reg);
9240}
9241
Daniel Vetterf8175862012-04-10 15:50:11 +02009242void intel_modeset_init_hw(struct drm_device *dev)
9243{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009244 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009245
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009246 intel_prepare_ddi(dev);
9247
Daniel Vetterf8175862012-04-10 15:50:11 +02009248 intel_init_clock_gating(dev);
9249
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009250 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009251 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009252 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009253}
9254
Imre Deak7d708ee2013-04-17 14:04:50 +03009255void intel_modeset_suspend_hw(struct drm_device *dev)
9256{
9257 intel_suspend_hw(dev);
9258}
9259
Jesse Barnes79e53942008-11-07 14:24:08 -08009260void intel_modeset_init(struct drm_device *dev)
9261{
Jesse Barnes652c3932009-08-17 13:31:43 -07009262 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009263 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009264
9265 drm_mode_config_init(dev);
9266
9267 dev->mode_config.min_width = 0;
9268 dev->mode_config.min_height = 0;
9269
Dave Airlie019d96c2011-09-29 16:20:42 +01009270 dev->mode_config.preferred_depth = 24;
9271 dev->mode_config.prefer_shadow = 1;
9272
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009273 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009274
Jesse Barnesb690e962010-07-19 13:53:12 -07009275 intel_init_quirks(dev);
9276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009277 intel_init_pm(dev);
9278
Ben Widawskye3c74752013-04-05 13:12:39 -07009279 if (INTEL_INFO(dev)->num_pipes == 0)
9280 return;
9281
Jesse Barnese70236a2009-09-21 10:42:27 -07009282 intel_init_display(dev);
9283
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009284 if (IS_GEN2(dev)) {
9285 dev->mode_config.max_width = 2048;
9286 dev->mode_config.max_height = 2048;
9287 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009288 dev->mode_config.max_width = 4096;
9289 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009290 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009291 dev->mode_config.max_width = 8192;
9292 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009293 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009294 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009295
Zhao Yakui28c97732009-10-09 11:39:41 +08009296 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009297 INTEL_INFO(dev)->num_pipes,
9298 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009299
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009300 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009301 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009302 for (j = 0; j < dev_priv->num_plane; j++) {
9303 ret = intel_plane_init(dev, i, j);
9304 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009305 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9306 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009307 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009308 }
9309
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009310 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009311 intel_pch_pll_init(dev);
9312
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009313 /* Just disable it once at startup */
9314 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009315 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009316
9317 /* Just in case the BIOS is doing something questionable. */
9318 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009319}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009320
Daniel Vetter24929352012-07-02 20:28:59 +02009321static void
9322intel_connector_break_all_links(struct intel_connector *connector)
9323{
9324 connector->base.dpms = DRM_MODE_DPMS_OFF;
9325 connector->base.encoder = NULL;
9326 connector->encoder->connectors_active = false;
9327 connector->encoder->base.crtc = NULL;
9328}
9329
Daniel Vetter7fad7982012-07-04 17:51:47 +02009330static void intel_enable_pipe_a(struct drm_device *dev)
9331{
9332 struct intel_connector *connector;
9333 struct drm_connector *crt = NULL;
9334 struct intel_load_detect_pipe load_detect_temp;
9335
9336 /* We can't just switch on the pipe A, we need to set things up with a
9337 * proper mode and output configuration. As a gross hack, enable pipe A
9338 * by enabling the load detect pipe once. */
9339 list_for_each_entry(connector,
9340 &dev->mode_config.connector_list,
9341 base.head) {
9342 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9343 crt = &connector->base;
9344 break;
9345 }
9346 }
9347
9348 if (!crt)
9349 return;
9350
9351 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9352 intel_release_load_detect_pipe(crt, &load_detect_temp);
9353
9354
9355}
9356
Daniel Vetterfa555832012-10-10 23:14:00 +02009357static bool
9358intel_check_plane_mapping(struct intel_crtc *crtc)
9359{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009360 struct drm_device *dev = crtc->base.dev;
9361 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009362 u32 reg, val;
9363
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009364 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009365 return true;
9366
9367 reg = DSPCNTR(!crtc->plane);
9368 val = I915_READ(reg);
9369
9370 if ((val & DISPLAY_PLANE_ENABLE) &&
9371 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9372 return false;
9373
9374 return true;
9375}
9376
Daniel Vetter24929352012-07-02 20:28:59 +02009377static void intel_sanitize_crtc(struct intel_crtc *crtc)
9378{
9379 struct drm_device *dev = crtc->base.dev;
9380 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009381 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009382
Daniel Vetter24929352012-07-02 20:28:59 +02009383 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009384 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009385 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9386
9387 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009388 * disable the crtc (and hence change the state) if it is wrong. Note
9389 * that gen4+ has a fixed plane -> pipe mapping. */
9390 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009391 struct intel_connector *connector;
9392 bool plane;
9393
Daniel Vetter24929352012-07-02 20:28:59 +02009394 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9395 crtc->base.base.id);
9396
9397 /* Pipe has the wrong plane attached and the plane is active.
9398 * Temporarily change the plane mapping and disable everything
9399 * ... */
9400 plane = crtc->plane;
9401 crtc->plane = !plane;
9402 dev_priv->display.crtc_disable(&crtc->base);
9403 crtc->plane = plane;
9404
9405 /* ... and break all links. */
9406 list_for_each_entry(connector, &dev->mode_config.connector_list,
9407 base.head) {
9408 if (connector->encoder->base.crtc != &crtc->base)
9409 continue;
9410
9411 intel_connector_break_all_links(connector);
9412 }
9413
9414 WARN_ON(crtc->active);
9415 crtc->base.enabled = false;
9416 }
Daniel Vetter24929352012-07-02 20:28:59 +02009417
Daniel Vetter7fad7982012-07-04 17:51:47 +02009418 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9419 crtc->pipe == PIPE_A && !crtc->active) {
9420 /* BIOS forgot to enable pipe A, this mostly happens after
9421 * resume. Force-enable the pipe to fix this, the update_dpms
9422 * call below we restore the pipe to the right state, but leave
9423 * the required bits on. */
9424 intel_enable_pipe_a(dev);
9425 }
9426
Daniel Vetter24929352012-07-02 20:28:59 +02009427 /* Adjust the state of the output pipe according to whether we
9428 * have active connectors/encoders. */
9429 intel_crtc_update_dpms(&crtc->base);
9430
9431 if (crtc->active != crtc->base.enabled) {
9432 struct intel_encoder *encoder;
9433
9434 /* This can happen either due to bugs in the get_hw_state
9435 * functions or because the pipe is force-enabled due to the
9436 * pipe A quirk. */
9437 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9438 crtc->base.base.id,
9439 crtc->base.enabled ? "enabled" : "disabled",
9440 crtc->active ? "enabled" : "disabled");
9441
9442 crtc->base.enabled = crtc->active;
9443
9444 /* Because we only establish the connector -> encoder ->
9445 * crtc links if something is active, this means the
9446 * crtc is now deactivated. Break the links. connector
9447 * -> encoder links are only establish when things are
9448 * actually up, hence no need to break them. */
9449 WARN_ON(crtc->active);
9450
9451 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9452 WARN_ON(encoder->connectors_active);
9453 encoder->base.crtc = NULL;
9454 }
9455 }
9456}
9457
9458static void intel_sanitize_encoder(struct intel_encoder *encoder)
9459{
9460 struct intel_connector *connector;
9461 struct drm_device *dev = encoder->base.dev;
9462
9463 /* We need to check both for a crtc link (meaning that the
9464 * encoder is active and trying to read from a pipe) and the
9465 * pipe itself being active. */
9466 bool has_active_crtc = encoder->base.crtc &&
9467 to_intel_crtc(encoder->base.crtc)->active;
9468
9469 if (encoder->connectors_active && !has_active_crtc) {
9470 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9471 encoder->base.base.id,
9472 drm_get_encoder_name(&encoder->base));
9473
9474 /* Connector is active, but has no active pipe. This is
9475 * fallout from our resume register restoring. Disable
9476 * the encoder manually again. */
9477 if (encoder->base.crtc) {
9478 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9479 encoder->base.base.id,
9480 drm_get_encoder_name(&encoder->base));
9481 encoder->disable(encoder);
9482 }
9483
9484 /* Inconsistent output/port/pipe state happens presumably due to
9485 * a bug in one of the get_hw_state functions. Or someplace else
9486 * in our code, like the register restore mess on resume. Clamp
9487 * things to off as a safer default. */
9488 list_for_each_entry(connector,
9489 &dev->mode_config.connector_list,
9490 base.head) {
9491 if (connector->encoder != encoder)
9492 continue;
9493
9494 intel_connector_break_all_links(connector);
9495 }
9496 }
9497 /* Enabled encoders without active connectors will be fixed in
9498 * the crtc fixup. */
9499}
9500
Daniel Vetter44cec742013-01-25 17:53:21 +01009501void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009502{
9503 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009504 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009505
9506 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9507 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009508 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009509 }
9510}
9511
Daniel Vetter24929352012-07-02 20:28:59 +02009512/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9513 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009514void intel_modeset_setup_hw_state(struct drm_device *dev,
9515 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009516{
9517 struct drm_i915_private *dev_priv = dev->dev_private;
9518 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009519 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009520 struct intel_crtc *crtc;
9521 struct intel_encoder *encoder;
9522 struct intel_connector *connector;
9523
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009524 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9525 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009526 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009527
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009528 crtc->active = dev_priv->display.get_pipe_config(crtc,
9529 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009530
9531 crtc->base.enabled = crtc->active;
9532
9533 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9534 crtc->base.base.id,
9535 crtc->active ? "enabled" : "disabled");
9536 }
9537
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009538 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009539 intel_ddi_setup_hw_pll_state(dev);
9540
Daniel Vetter24929352012-07-02 20:28:59 +02009541 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9542 base.head) {
9543 pipe = 0;
9544
9545 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009546 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9547 encoder->base.crtc = &crtc->base;
9548 if (encoder->get_config)
9549 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009550 } else {
9551 encoder->base.crtc = NULL;
9552 }
9553
9554 encoder->connectors_active = false;
9555 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9556 encoder->base.base.id,
9557 drm_get_encoder_name(&encoder->base),
9558 encoder->base.crtc ? "enabled" : "disabled",
9559 pipe);
9560 }
9561
9562 list_for_each_entry(connector, &dev->mode_config.connector_list,
9563 base.head) {
9564 if (connector->get_hw_state(connector)) {
9565 connector->base.dpms = DRM_MODE_DPMS_ON;
9566 connector->encoder->connectors_active = true;
9567 connector->base.encoder = &connector->encoder->base;
9568 } else {
9569 connector->base.dpms = DRM_MODE_DPMS_OFF;
9570 connector->base.encoder = NULL;
9571 }
9572 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9573 connector->base.base.id,
9574 drm_get_connector_name(&connector->base),
9575 connector->base.encoder ? "enabled" : "disabled");
9576 }
9577
9578 /* HW state is read out, now we need to sanitize this mess. */
9579 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9580 base.head) {
9581 intel_sanitize_encoder(encoder);
9582 }
9583
9584 for_each_pipe(pipe) {
9585 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9586 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009587 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009588 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009589
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009590 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009591 /*
9592 * We need to use raw interfaces for restoring state to avoid
9593 * checking (bogus) intermediate states.
9594 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009595 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009596 struct drm_crtc *crtc =
9597 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009598
9599 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9600 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009601 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009602 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9603 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009604
9605 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009606 } else {
9607 intel_modeset_update_staged_output_state(dev);
9608 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009609
9610 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009611
9612 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009613}
9614
9615void intel_modeset_gem_init(struct drm_device *dev)
9616{
Chris Wilson1833b132012-05-09 11:56:28 +01009617 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009618
9619 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009620
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009621 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009622}
9623
9624void intel_modeset_cleanup(struct drm_device *dev)
9625{
Jesse Barnes652c3932009-08-17 13:31:43 -07009626 struct drm_i915_private *dev_priv = dev->dev_private;
9627 struct drm_crtc *crtc;
9628 struct intel_crtc *intel_crtc;
9629
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009630 /*
9631 * Interrupts and polling as the first thing to avoid creating havoc.
9632 * Too much stuff here (turning of rps, connectors, ...) would
9633 * experience fancy races otherwise.
9634 */
9635 drm_irq_uninstall(dev);
9636 cancel_work_sync(&dev_priv->hotplug_work);
9637 /*
9638 * Due to the hpd irq storm handling the hotplug work can re-arm the
9639 * poll handlers. Hence disable polling after hpd handling is shut down.
9640 */
Keith Packardf87ea762010-10-03 19:36:26 -07009641 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009642
Jesse Barnes652c3932009-08-17 13:31:43 -07009643 mutex_lock(&dev->struct_mutex);
9644
Jesse Barnes723bfd72010-10-07 16:01:13 -07009645 intel_unregister_dsm_handler();
9646
Jesse Barnes652c3932009-08-17 13:31:43 -07009647 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9648 /* Skip inactive CRTCs */
9649 if (!crtc->fb)
9650 continue;
9651
9652 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009653 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009654 }
9655
Chris Wilson973d04f2011-07-08 12:22:37 +01009656 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009657
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009658 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009659
Daniel Vetter930ebb42012-06-29 23:32:16 +02009660 ironlake_teardown_rc6(dev);
9661
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009662 mutex_unlock(&dev->struct_mutex);
9663
Chris Wilson1630fe72011-07-08 12:22:42 +01009664 /* flush any delayed tasks or pending work */
9665 flush_scheduled_work();
9666
Jani Nikuladc652f92013-04-12 15:18:38 +03009667 /* destroy backlight, if any, before the connectors */
9668 intel_panel_destroy_backlight(dev);
9669
Jesse Barnes79e53942008-11-07 14:24:08 -08009670 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009671
9672 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009673}
9674
Dave Airlie28d52042009-09-21 14:33:58 +10009675/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009676 * Return which encoder is currently attached for connector.
9677 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009678struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009679{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009680 return &intel_attached_encoder(connector)->base;
9681}
Jesse Barnes79e53942008-11-07 14:24:08 -08009682
Chris Wilsondf0e9242010-09-09 16:20:55 +01009683void intel_connector_attach_encoder(struct intel_connector *connector,
9684 struct intel_encoder *encoder)
9685{
9686 connector->encoder = encoder;
9687 drm_mode_connector_attach_encoder(&connector->base,
9688 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009689}
Dave Airlie28d52042009-09-21 14:33:58 +10009690
9691/*
9692 * set vga decode state - true == enable VGA decode
9693 */
9694int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9695{
9696 struct drm_i915_private *dev_priv = dev->dev_private;
9697 u16 gmch_ctrl;
9698
9699 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9700 if (state)
9701 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9702 else
9703 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9704 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9705 return 0;
9706}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009707
9708#ifdef CONFIG_DEBUG_FS
9709#include <linux/seq_file.h>
9710
9711struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009712
9713 u32 power_well_driver;
9714
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009715 struct intel_cursor_error_state {
9716 u32 control;
9717 u32 position;
9718 u32 base;
9719 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009720 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009721
9722 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009723 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009724 u32 conf;
9725 u32 source;
9726
9727 u32 htotal;
9728 u32 hblank;
9729 u32 hsync;
9730 u32 vtotal;
9731 u32 vblank;
9732 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009733 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009734
9735 struct intel_plane_error_state {
9736 u32 control;
9737 u32 stride;
9738 u32 size;
9739 u32 pos;
9740 u32 addr;
9741 u32 surface;
9742 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009743 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009744};
9745
9746struct intel_display_error_state *
9747intel_display_capture_error_state(struct drm_device *dev)
9748{
Akshay Joshi0206e352011-08-16 15:34:10 -04009749 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009750 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009751 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009752 int i;
9753
9754 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9755 if (error == NULL)
9756 return NULL;
9757
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009758 if (HAS_POWER_WELL(dev))
9759 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9760
Damien Lespiau52331302012-08-15 19:23:25 +01009761 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009762 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009763 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009764
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009765 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9766 error->cursor[i].control = I915_READ(CURCNTR(i));
9767 error->cursor[i].position = I915_READ(CURPOS(i));
9768 error->cursor[i].base = I915_READ(CURBASE(i));
9769 } else {
9770 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9771 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9772 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9773 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009774
9775 error->plane[i].control = I915_READ(DSPCNTR(i));
9776 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009777 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009778 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009779 error->plane[i].pos = I915_READ(DSPPOS(i));
9780 }
Paulo Zanonica291362013-03-06 20:03:14 -03009781 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9782 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009783 if (INTEL_INFO(dev)->gen >= 4) {
9784 error->plane[i].surface = I915_READ(DSPSURF(i));
9785 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9786 }
9787
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009788 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009789 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009790 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9791 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9792 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9793 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9794 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9795 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009796 }
9797
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009798 /* In the code above we read the registers without checking if the power
9799 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9800 * prevent the next I915_WRITE from detecting it and printing an error
9801 * message. */
9802 if (HAS_POWER_WELL(dev))
9803 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9804
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009805 return error;
9806}
9807
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009808#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9809
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009810void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009811intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009812 struct drm_device *dev,
9813 struct intel_display_error_state *error)
9814{
9815 int i;
9816
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009817 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009818 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009819 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009820 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009821 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009822 err_printf(m, "Pipe [%d]:\n", i);
9823 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009824 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009825 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9826 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9827 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9828 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9829 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9830 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9831 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9832 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009833
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009834 err_printf(m, "Plane [%d]:\n", i);
9835 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9836 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009837 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009838 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9839 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009840 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009841 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009842 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009843 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009844 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9845 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009846 }
9847
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009848 err_printf(m, "Cursor [%d]:\n", i);
9849 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9850 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9851 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009852 }
9853}
9854#endif