blob: 3ec0ea5ea3db904b2a6438a49faa08564499e3f2 [file] [log] [blame]
Greg Rose5321a212013-12-21 06:13:06 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Greg Rose5321a212013-12-21 06:13:06 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rose5321a212013-12-21 06:13:06 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_TXRX_H_
28#define _I40E_TXRX_H_
29
Jesse Brandeburgaee80872014-04-09 05:59:02 +000030/* Interrupt Throttling and Rate Limiting Goodies */
Greg Rose5321a212013-12-21 06:13:06 +000031
32#define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
Jesse Brandeburg79442d32014-10-25 03:24:32 +000033#define I40E_MIN_ITR 0x0001 /* reg uses 2 usec resolution */
Greg Rose5321a212013-12-21 06:13:06 +000034#define I40E_ITR_100K 0x0005
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040035#define I40E_ITR_50K 0x000A
Greg Rose5321a212013-12-21 06:13:06 +000036#define I40E_ITR_20K 0x0019
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040037#define I40E_ITR_18K 0x001B
Greg Rose5321a212013-12-21 06:13:06 +000038#define I40E_ITR_8K 0x003E
39#define I40E_ITR_4K 0x007A
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040040#define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -040041#define I40E_ITR_RX_DEF I40E_ITR_20K
42#define I40E_ITR_TX_DEF I40E_ITR_20K
Greg Rose5321a212013-12-21 06:13:06 +000043#define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
44#define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
45#define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
46#define I40E_DEFAULT_IRQ_WORK 256
47#define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
48#define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
49#define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040050/* 0x40 is the enable bit for interrupt rate limiting, and must be set if
51 * the value of the rate limit is non-zero
52 */
53#define INTRL_ENA BIT(6)
54#define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
55#define INTRL_USEC_TO_REG(set) ((set) ? ((set) >> 2) | INTRL_ENA : 0)
56#define I40E_INTRL_8K 125 /* 8000 ints/sec */
57#define I40E_INTRL_62K 16 /* 62500 ints/sec */
58#define I40E_INTRL_83K 12 /* 83333 ints/sec */
Greg Rose5321a212013-12-21 06:13:06 +000059
60#define I40E_QUEUE_END_OF_LIST 0x7FF
61
62/* this enum matches hardware bits and is meant to be used by DYN_CTLN
63 * registers and QINT registers or more generally anywhere in the manual
64 * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
65 * register but instead is a special value meaning "don't update" ITR0/1/2.
66 */
67enum i40e_dyn_idx_t {
68 I40E_IDX_ITR0 = 0,
69 I40E_IDX_ITR1 = 1,
70 I40E_IDX_ITR2 = 2,
71 I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
72};
73
74/* these are indexes into ITRN registers */
75#define I40E_RX_ITR I40E_IDX_ITR0
76#define I40E_TX_ITR I40E_IDX_ITR1
77#define I40E_PE_ITR I40E_IDX_ITR2
78
79/* Supported RSS offloads */
80#define I40E_DEFAULT_RSS_HENA ( \
Jesse Brandeburg41a1d042015-06-04 16:24:02 -040081 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
82 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
83 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
84 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
85 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
86 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
87 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
88 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
89 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
90 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
91 BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
Greg Rose5321a212013-12-21 06:13:06 +000092
Anjali Singhai Jaine25d00b2015-06-23 19:00:04 -040093#define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
Jesse Brandeburgd08f5552015-09-16 19:01:08 -070094 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
95 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
96 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
97 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
98 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
99 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
Anjali Singhai Jaine25d00b2015-06-23 19:00:04 -0400100
101#define i40e_pf_get_default_rss_hena(pf) \
102 (((pf)->flags & I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
Jesse Brandeburgd08f5552015-09-16 19:01:08 -0700103 I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
Anjali Singhai Jaine25d00b2015-06-23 19:00:04 -0400104
Greg Rose5321a212013-12-21 06:13:06 +0000105/* Supported Rx Buffer Sizes */
106#define I40E_RXBUFFER_512 512 /* Used for packet split */
107#define I40E_RXBUFFER_2048 2048
108#define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */
109#define I40E_RXBUFFER_4096 4096
110#define I40E_RXBUFFER_8192 8192
111#define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
112
113/* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
114 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
115 * this adds up to 512 bytes of extra data meaning the smallest allocation
116 * we could have is 1K.
117 * i.e. RXBUFFER_512 --> size-1024 slab
118 */
119#define I40E_RX_HDR_SIZE I40E_RXBUFFER_512
120
121/* How many Rx Buffers do we bundle into one write to the hardware ? */
122#define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Mitch Williamsa132af22015-01-24 09:58:35 +0000123#define I40E_RX_INCREMENT(r, i) \
124 do { \
125 (i)++; \
126 if ((i) == (r)->count) \
127 i = 0; \
128 r->next_to_clean = i; \
129 } while (0)
130
Greg Rose5321a212013-12-21 06:13:06 +0000131#define I40E_RX_NEXT_DESC(r, i, n) \
132 do { \
133 (i)++; \
134 if ((i) == (r)->count) \
135 i = 0; \
136 (n) = I40E_RX_DESC((r), (i)); \
137 } while (0)
138
139#define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
140 do { \
141 I40E_RX_NEXT_DESC((r), (i), (n)); \
142 prefetch((n)); \
143 } while (0)
144
145#define i40e_rx_desc i40e_32byte_rx_desc
146
Anjali Singhai71da6192015-02-21 06:42:35 +0000147#define I40E_MAX_BUFFER_TXD 8
Greg Rose5321a212013-12-21 06:13:06 +0000148#define I40E_MIN_TX_LEN 17
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800149
150/* The size limit for a transmit buffer in a descriptor is (16K - 1).
151 * In order to align with the read requests we will align the value to
152 * the nearest 4K which represents our maximum read request size.
153 */
154#define I40E_MAX_READ_REQ_SIZE 4096
155#define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
156#define I40E_MAX_DATA_PER_TXD_ALIGNED \
157 (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
158
159/* This ugly bit of math is equivalent to DIV_ROUNDUP(size, X) where X is
160 * the value I40E_MAX_DATA_PER_TXD_ALIGNED. It is needed due to the fact
161 * that 12K is not a power of 2 and division is expensive. It is used to
162 * approximate the number of descriptors used per linear buffer. Note
163 * that this will overestimate in some cases as it doesn't account for the
164 * fact that we will add up to 4K - 1 in aligning the 12K buffer, however
165 * the error should not impact things much as large buffers usually mean
166 * we will use fewer descriptors then there are frags in an skb.
167 */
168static inline unsigned int i40e_txd_use_count(unsigned int size)
169{
170 const unsigned int max = I40E_MAX_DATA_PER_TXD_ALIGNED;
171 const unsigned int reciprocal = ((1ull << 32) - 1 + (max / 2)) / max;
172 unsigned int adjust = ~(u32)0;
173
174 /* if we rounded up on the reciprocal pull down the adjustment */
175 if ((max * reciprocal) > adjust)
176 adjust = ~(u32)(reciprocal - 1);
177
178 return (u32)((((u64)size * reciprocal) + adjust) >> 32);
179}
Greg Rose5321a212013-12-21 06:13:06 +0000180
181/* Tx Descriptors needed, worst case */
Jesse Brandeburg980093e2014-05-10 04:49:12 +0000182#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000183#define I40E_MIN_DESC_PENDING 4
Greg Rose5321a212013-12-21 06:13:06 +0000184
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400185#define I40E_TX_FLAGS_HW_VLAN BIT(1)
186#define I40E_TX_FLAGS_SW_VLAN BIT(2)
187#define I40E_TX_FLAGS_TSO BIT(3)
188#define I40E_TX_FLAGS_IPV4 BIT(4)
189#define I40E_TX_FLAGS_IPV6 BIT(5)
190#define I40E_TX_FLAGS_FCCRC BIT(6)
191#define I40E_TX_FLAGS_FSO BIT(7)
192#define I40E_TX_FLAGS_FD_SB BIT(9)
193#define I40E_TX_FLAGS_VXLAN_TUNNEL BIT(10)
Greg Rose5321a212013-12-21 06:13:06 +0000194#define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
195#define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
196#define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
197#define I40E_TX_FLAGS_VLAN_SHIFT 16
198
199struct i40e_tx_buffer {
200 struct i40e_tx_desc *next_to_watch;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 union {
202 struct sk_buff *skb;
203 void *raw_buf;
204 };
Greg Rose5321a212013-12-21 06:13:06 +0000205 unsigned int bytecount;
206 unsigned short gso_segs;
Jesse Brandeburg6995b362015-08-28 17:55:54 -0400207
Greg Rose5321a212013-12-21 06:13:06 +0000208 DEFINE_DMA_UNMAP_ADDR(dma);
209 DEFINE_DMA_UNMAP_LEN(len);
210 u32 tx_flags;
211};
212
213struct i40e_rx_buffer {
214 struct sk_buff *skb;
Mitch Williamsa132af22015-01-24 09:58:35 +0000215 void *hdr_buf;
Greg Rose5321a212013-12-21 06:13:06 +0000216 dma_addr_t dma;
217 struct page *page;
218 dma_addr_t page_dma;
219 unsigned int page_offset;
220};
221
222struct i40e_queue_stats {
223 u64 packets;
224 u64 bytes;
225};
226
227struct i40e_tx_queue_stats {
228 u64 restart_queue;
229 u64 tx_busy;
230 u64 tx_done_old;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400231 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400232 u64 tx_force_wb;
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800233 u64 tx_lost_interrupt;
Greg Rose5321a212013-12-21 06:13:06 +0000234};
235
236struct i40e_rx_queue_stats {
237 u64 non_eop_descs;
238 u64 alloc_page_failed;
239 u64 alloc_buff_failed;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800240 u64 page_reuse_count;
241 u64 realloc_count;
Greg Rose5321a212013-12-21 06:13:06 +0000242};
243
244enum i40e_ring_state_t {
245 __I40E_TX_FDIR_INIT_DONE,
246 __I40E_TX_XPS_INIT_DONE,
Greg Rose5321a212013-12-21 06:13:06 +0000247 __I40E_RX_PS_ENABLED,
Greg Rose5321a212013-12-21 06:13:06 +0000248 __I40E_RX_16BYTE_DESC_ENABLED,
249};
250
251#define ring_is_ps_enabled(ring) \
252 test_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
253#define set_ring_ps_enabled(ring) \
254 set_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
255#define clear_ring_ps_enabled(ring) \
256 clear_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
Greg Rose5321a212013-12-21 06:13:06 +0000257#define ring_is_16byte_desc_enabled(ring) \
258 test_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
259#define set_ring_16byte_desc_enabled(ring) \
260 set_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
261#define clear_ring_16byte_desc_enabled(ring) \
262 clear_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
263
264/* struct that defines a descriptor ring, associated with a VSI */
265struct i40e_ring {
266 struct i40e_ring *next; /* pointer to next ring in q_vector */
267 void *desc; /* Descriptor ring memory */
268 struct device *dev; /* Used for DMA mapping */
269 struct net_device *netdev; /* netdev ring maps to */
270 union {
271 struct i40e_tx_buffer *tx_bi;
272 struct i40e_rx_buffer *rx_bi;
273 };
274 unsigned long state;
275 u16 queue_index; /* Queue number of ring */
276 u8 dcb_tc; /* Traffic class of ring */
277 u8 __iomem *tail;
278
279 u16 count; /* Number of descriptors */
280 u16 reg_idx; /* HW register index of the ring */
281 u16 rx_hdr_len;
282 u16 rx_buf_len;
283 u8 dtype;
284#define I40E_RX_DTYPE_NO_SPLIT 0
Mitch Williamsa132af22015-01-24 09:58:35 +0000285#define I40E_RX_DTYPE_HEADER_SPLIT 1
286#define I40E_RX_DTYPE_SPLIT_ALWAYS 2
Greg Rose5321a212013-12-21 06:13:06 +0000287#define I40E_RX_SPLIT_L2 0x1
288#define I40E_RX_SPLIT_IP 0x2
289#define I40E_RX_SPLIT_TCP_UDP 0x4
290#define I40E_RX_SPLIT_SCTP 0x8
291
292 /* used in interrupt processing */
293 u16 next_to_use;
294 u16 next_to_clean;
295
296 u8 atr_sample_rate;
297 u8 atr_count;
298
299 bool ring_active; /* is ring online or not */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000300 bool arm_wb; /* do something to arm write back */
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -0400301 u8 packet_stride;
302#define I40E_TXR_FLAGS_LAST_XMIT_MORE_SET BIT(2)
Greg Rose5321a212013-12-21 06:13:06 +0000303
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400304 u16 flags;
305#define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
Anjali Singhai Jain527274c2015-06-05 12:20:31 -0400306
Greg Rose5321a212013-12-21 06:13:06 +0000307 /* stats structs */
308 struct i40e_queue_stats stats;
309 struct u64_stats_sync syncp;
310 union {
311 struct i40e_tx_queue_stats tx_stats;
312 struct i40e_rx_queue_stats rx_stats;
313 };
314
315 unsigned int size; /* length of descriptor ring in bytes */
316 dma_addr_t dma; /* physical address of ring */
317
318 struct i40e_vsi *vsi; /* Backreference to associated VSI */
319 struct i40e_q_vector *q_vector; /* Backreference to associated vector */
320
321 struct rcu_head rcu; /* to avoid race on free */
322} ____cacheline_internodealigned_in_smp;
323
324enum i40e_latency_range {
325 I40E_LOWEST_LATENCY = 0,
326 I40E_LOW_LATENCY = 1,
327 I40E_BULK_LATENCY = 2,
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400328 I40E_ULTRA_LATENCY = 3,
Greg Rose5321a212013-12-21 06:13:06 +0000329};
330
331struct i40e_ring_container {
332 /* array of pointers to rings */
333 struct i40e_ring *ring;
334 unsigned int total_bytes; /* total bytes processed this int */
335 unsigned int total_packets; /* total packets processed this int */
336 u16 count;
337 enum i40e_latency_range latency_range;
338 u16 itr;
339};
340
341/* iterator for handling rings in ring container */
342#define i40e_for_each_ring(pos, head) \
343 for (pos = (head).ring; pos != NULL; pos = pos->next)
344
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800345bool i40evf_alloc_rx_buffers_ps(struct i40e_ring *rxr, u16 cleaned_count);
346bool i40evf_alloc_rx_buffers_1buf(struct i40e_ring *rxr, u16 cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +0000347void i40evf_alloc_rx_headers(struct i40e_ring *rxr);
Greg Rose5321a212013-12-21 06:13:06 +0000348netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
349void i40evf_clean_tx_ring(struct i40e_ring *tx_ring);
350void i40evf_clean_rx_ring(struct i40e_ring *rx_ring);
351int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring);
352int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring);
353void i40evf_free_tx_resources(struct i40e_ring *tx_ring);
354void i40evf_free_rx_resources(struct i40e_ring *rx_ring);
355int i40evf_napi_poll(struct napi_struct *napi, int budget);
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800356void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800357u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800358int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
Alexander Duyck2d374902016-02-17 11:02:50 -0800359bool __i40evf_chk_linearize(struct sk_buff *skb);
Kiran Patil9c6c1252015-11-06 15:26:02 -0800360
361/**
362 * i40e_get_head - Retrieve head from head writeback
363 * @tx_ring: Tx ring to fetch head of
364 *
365 * Returns value of Tx ring head based on value stored
366 * in head write-back location
367 **/
368static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
369{
370 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
371
372 return le32_to_cpu(*(volatile __le32 *)head);
373}
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800374
375/**
376 * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
377 * @skb: send buffer
378 * @tx_ring: ring to send buffer on
379 *
380 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
381 * there is not enough descriptors available in this ring since we need at least
382 * one descriptor.
383 **/
384static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
385{
386 const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
387 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
388 int count = 0, size = skb_headlen(skb);
389
390 for (;;) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800391 count += i40e_txd_use_count(size);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800392
393 if (!nr_frags--)
394 break;
395
396 size = skb_frag_size(frag++);
397 }
398
399 return count;
400}
401
402/**
403 * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
404 * @tx_ring: the ring to be checked
405 * @size: the size buffer we want to assure is available
406 *
407 * Returns 0 if stop is not needed
408 **/
409static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
410{
411 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
412 return 0;
413 return __i40evf_maybe_stop_tx(tx_ring, size);
414}
Alexander Duyck2d374902016-02-17 11:02:50 -0800415
416/**
417 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
418 * @skb: send buffer
419 * @count: number of buffers used
420 *
421 * Note: Our HW can't scatter-gather more than 8 fragments to build
422 * a packet on the wire and so we need to figure out the cases where we
423 * need to linearize the skb.
424 **/
425static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
426{
427 /* we can only support up to 8 data buffers for a single send */
428 if (likely(count <= I40E_MAX_BUFFER_TXD))
429 return false;
430
431 return __i40evf_chk_linearize(skb);
432}
Greg Rose5321a212013-12-21 06:13:06 +0000433#endif /* _I40E_TXRX_H_ */