blob: dc459eb1246b16e9368dd0091d8b6bf50630eaba [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
Mark Rutlandd39976f2014-09-29 17:15:32 +010010 * on the x86 code.
Jamie Iles1b8873a2010-02-02 20:25:44 +010011 */
12#define pr_fmt(fmt) "hw perfevents: " fmt
13
Mark Rutland74cf0bc2015-05-26 17:23:39 +010014#include <linux/bitmap.h>
Mark Rutlandcc881162015-05-13 17:12:25 +010015#include <linux/cpumask.h>
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +000016#include <linux/cpu_pm.h>
Mark Rutland74cf0bc2015-05-26 17:23:39 +010017#include <linux/export.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010018#include <linux/kernel.h>
Mark Rutlandfa8ad782015-07-06 12:23:53 +010019#include <linux/perf/arm_pmu.h>
Will Deacon49c006b2010-04-29 17:13:24 +010020#include <linux/platform_device.h>
Mark Rutland74cf0bc2015-05-26 17:23:39 +010021#include <linux/slab.h>
Ingo Molnare6017572017-02-01 16:36:40 +010022#include <linux/sched/clock.h>
Mark Rutland74cf0bc2015-05-26 17:23:39 +010023#include <linux/spinlock.h>
Stephen Boydbbd64552014-02-07 21:01:19 +000024#include <linux/irq.h>
25#include <linux/irqdesc.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010026
Jamie Iles1b8873a2010-02-02 20:25:44 +010027#include <asm/irq_regs.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010028
Jamie Iles1b8873a2010-02-02 20:25:44 +010029static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010030armpmu_map_cache_event(const unsigned (*cache_map)
31 [PERF_COUNT_HW_CACHE_MAX]
32 [PERF_COUNT_HW_CACHE_OP_MAX]
33 [PERF_COUNT_HW_CACHE_RESULT_MAX],
34 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +010035{
36 unsigned int cache_type, cache_op, cache_result, ret;
37
38 cache_type = (config >> 0) & 0xff;
39 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
40 return -EINVAL;
41
42 cache_op = (config >> 8) & 0xff;
43 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
44 return -EINVAL;
45
46 cache_result = (config >> 16) & 0xff;
47 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
48 return -EINVAL;
49
Mark Rutlande1f431b2011-04-28 15:47:10 +010050 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +010051
52 if (ret == CACHE_OP_UNSUPPORTED)
53 return -ENOENT;
54
55 return ret;
56}
57
58static int
Will Deacon6dbc0022012-07-29 12:36:28 +010059armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +000060{
Stephen Boydd9f96632013-08-08 18:41:59 +010061 int mapping;
62
63 if (config >= PERF_COUNT_HW_MAX)
64 return -EINVAL;
65
66 mapping = (*event_map)[config];
Mark Rutlande1f431b2011-04-28 15:47:10 +010067 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +000068}
69
70static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010071armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +000072{
Mark Rutlande1f431b2011-04-28 15:47:10 +010073 return (int)(config & raw_event_mask);
74}
75
Will Deacon6dbc0022012-07-29 12:36:28 +010076int
77armpmu_map_event(struct perf_event *event,
78 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
79 const unsigned (*cache_map)
80 [PERF_COUNT_HW_CACHE_MAX]
81 [PERF_COUNT_HW_CACHE_OP_MAX]
82 [PERF_COUNT_HW_CACHE_RESULT_MAX],
83 u32 raw_event_mask)
Mark Rutlande1f431b2011-04-28 15:47:10 +010084{
85 u64 config = event->attr.config;
Mark Rutland67b43052012-09-12 10:53:23 +010086 int type = event->attr.type;
Mark Rutlande1f431b2011-04-28 15:47:10 +010087
Mark Rutland67b43052012-09-12 10:53:23 +010088 if (type == event->pmu->type)
89 return armpmu_map_raw_event(raw_event_mask, config);
90
91 switch (type) {
Mark Rutlande1f431b2011-04-28 15:47:10 +010092 case PERF_TYPE_HARDWARE:
Will Deacon6dbc0022012-07-29 12:36:28 +010093 return armpmu_map_hw_event(event_map, config);
Mark Rutlande1f431b2011-04-28 15:47:10 +010094 case PERF_TYPE_HW_CACHE:
95 return armpmu_map_cache_event(cache_map, config);
96 case PERF_TYPE_RAW:
97 return armpmu_map_raw_event(raw_event_mask, config);
98 }
99
100 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +0000101}
102
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100103int armpmu_event_set_period(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100104{
Mark Rutland8a16b342011-04-28 16:27:54 +0100105 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100106 struct hw_perf_event *hwc = &event->hw;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200107 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100108 s64 period = hwc->sample_period;
109 int ret = 0;
110
111 if (unlikely(left <= -period)) {
112 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200113 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100114 hwc->last_period = period;
115 ret = 1;
116 }
117
118 if (unlikely(left <= 0)) {
119 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200120 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100121 hwc->last_period = period;
122 ret = 1;
123 }
124
Daniel Thompson2d9ed742015-01-05 15:58:54 +0100125 /*
126 * Limit the maximum period to prevent the counter value
127 * from overtaking the one we are about to program. In
128 * effect we are reducing max_period to account for
129 * interrupt latency (and we are being very conservative).
130 */
131 if (left > (armpmu->max_period >> 1))
132 left = armpmu->max_period >> 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100133
Peter Zijlstrae7850592010-05-21 14:43:08 +0200134 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100135
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100136 armpmu->write_counter(event, (u64)(-left) & 0xffffffff);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100137
138 perf_event_update_userpage(event);
139
140 return ret;
141}
142
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100143u64 armpmu_event_update(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100144{
Mark Rutland8a16b342011-04-28 16:27:54 +0100145 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100146 struct hw_perf_event *hwc = &event->hw;
Will Deacona7378232011-03-25 17:12:37 +0100147 u64 delta, prev_raw_count, new_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100148
149again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200150 prev_raw_count = local64_read(&hwc->prev_count);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100151 new_raw_count = armpmu->read_counter(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100152
Peter Zijlstrae7850592010-05-21 14:43:08 +0200153 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100154 new_raw_count) != prev_raw_count)
155 goto again;
156
Will Deacon57273472012-03-06 17:33:17 +0100157 delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100158
Peter Zijlstrae7850592010-05-21 14:43:08 +0200159 local64_add(delta, &event->count);
160 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100161
162 return new_raw_count;
163}
164
165static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100166armpmu_read(struct perf_event *event)
167{
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100168 armpmu_event_update(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100169}
170
171static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200172armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100173{
Mark Rutland8a16b342011-04-28 16:27:54 +0100174 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100175 struct hw_perf_event *hwc = &event->hw;
176
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200177 /*
178 * ARM pmu always has to update the counter, so ignore
179 * PERF_EF_UPDATE, see comments in armpmu_start().
180 */
181 if (!(hwc->state & PERF_HES_STOPPED)) {
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100182 armpmu->disable(event);
183 armpmu_event_update(event);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200184 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
185 }
186}
187
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100188static void armpmu_start(struct perf_event *event, int flags)
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200189{
Mark Rutland8a16b342011-04-28 16:27:54 +0100190 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200191 struct hw_perf_event *hwc = &event->hw;
192
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200193 /*
194 * ARM pmu always has to reprogram the period, so ignore
195 * PERF_EF_RELOAD, see the comment below.
196 */
197 if (flags & PERF_EF_RELOAD)
198 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
199
200 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100201 /*
202 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200203 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100204 * may have been left counting. If we don't do this step then we may
205 * get an interrupt too soon or *way* too late if the overflow has
206 * happened since disabling.
207 */
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100208 armpmu_event_set_period(event);
209 armpmu->enable(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100210}
211
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200212static void
213armpmu_del(struct perf_event *event, int flags)
214{
Mark Rutland8a16b342011-04-28 16:27:54 +0100215 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland11679252014-05-13 19:36:31 +0100216 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200217 struct hw_perf_event *hwc = &event->hw;
218 int idx = hwc->idx;
219
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200220 armpmu_stop(event, PERF_EF_UPDATE);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100221 hw_events->events[idx] = NULL;
222 clear_bit(idx, hw_events->used_mask);
Stephen Boydeab443e2014-02-07 21:01:22 +0000223 if (armpmu->clear_event_idx)
224 armpmu->clear_event_idx(hw_events, event);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200225
226 perf_event_update_userpage(event);
227}
228
Jamie Iles1b8873a2010-02-02 20:25:44 +0100229static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200230armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100231{
Mark Rutland8a16b342011-04-28 16:27:54 +0100232 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland11679252014-05-13 19:36:31 +0100233 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100234 struct hw_perf_event *hwc = &event->hw;
235 int idx;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100236
Mark Rutlandcc881162015-05-13 17:12:25 +0100237 /* An event following a process won't be stopped earlier */
238 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
239 return -ENOENT;
240
Jamie Iles1b8873a2010-02-02 20:25:44 +0100241 /* If we don't have a space for the counter then finish early. */
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100242 idx = armpmu->get_event_idx(hw_events, event);
Mark Rutlanda9e469d2017-04-11 09:39:44 +0100243 if (idx < 0)
244 return idx;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100245
246 /*
247 * If there is an event in the counter we are going to use then make
248 * sure it is disabled.
249 */
250 event->hw.idx = idx;
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100251 armpmu->disable(event);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100252 hw_events->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100253
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200254 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
255 if (flags & PERF_EF_START)
256 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100257
258 /* Propagate our changes to the userspace mapping. */
259 perf_event_update_userpage(event);
260
Mark Rutlanda9e469d2017-04-11 09:39:44 +0100261 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100262}
263
Jamie Iles1b8873a2010-02-02 20:25:44 +0100264static int
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000265validate_event(struct pmu *pmu, struct pmu_hw_events *hw_events,
266 struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100267{
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000268 struct arm_pmu *armpmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100269
Will Deaconc95eb312013-08-07 23:39:41 +0100270 if (is_software_event(event))
271 return 1;
272
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000273 /*
274 * Reject groups spanning multiple HW PMUs (e.g. CPU + CCI). The
275 * core perf code won't check that the pmu->ctx == leader->ctx
276 * until after pmu->event_init(event).
277 */
278 if (event->pmu != pmu)
279 return 0;
280
Will Deacon2dfcb802013-10-09 13:51:29 +0100281 if (event->state < PERF_EVENT_STATE_OFF)
Will Deaconcb2d8b32013-04-12 19:04:19 +0100282 return 1;
283
284 if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
Will Deacon65b47112010-09-02 09:32:08 +0100285 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100286
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000287 armpmu = to_arm_pmu(event->pmu);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100288 return armpmu->get_event_idx(hw_events, event) >= 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100289}
290
291static int
292validate_group(struct perf_event *event)
293{
294 struct perf_event *sibling, *leader = event->group_leader;
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100295 struct pmu_hw_events fake_pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100296
Will Deaconbce34d12011-11-17 15:05:14 +0000297 /*
298 * Initialise the fake PMU. We only need to populate the
299 * used_mask for the purposes of validation.
300 */
Mark Rutlanda4560842014-05-13 19:08:19 +0100301 memset(&fake_pmu.used_mask, 0, sizeof(fake_pmu.used_mask));
Jamie Iles1b8873a2010-02-02 20:25:44 +0100302
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000303 if (!validate_event(event->pmu, &fake_pmu, leader))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100304 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100305
306 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000307 if (!validate_event(event->pmu, &fake_pmu, sibling))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100308 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100309 }
310
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000311 if (!validate_event(event->pmu, &fake_pmu, event))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100312 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100313
314 return 0;
315}
316
Mark Rutland76541372017-04-11 09:39:49 +0100317static struct arm_pmu_platdata *armpmu_get_platdata(struct arm_pmu *armpmu)
318{
319 struct platform_device *pdev = armpmu->plat_device;
320
321 return pdev ? dev_get_platdata(&pdev->dev) : NULL;
322}
323
Sudeep KarkadaNagesha051f1b12012-07-31 10:34:25 +0100324static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530325{
Stephen Boydbbd64552014-02-07 21:01:19 +0000326 struct arm_pmu *armpmu;
Stephen Boydbbd64552014-02-07 21:01:19 +0000327 struct arm_pmu_platdata *plat;
Will Deacon5f5092e2014-02-11 18:08:41 +0000328 int ret;
329 u64 start_clock, finish_clock;
Stephen Boydbbd64552014-02-07 21:01:19 +0000330
Mark Rutland5ebd9202014-05-13 19:46:10 +0100331 /*
332 * we request the IRQ with a (possibly percpu) struct arm_pmu**, but
333 * the handlers expect a struct arm_pmu*. The percpu_irq framework will
334 * do any necessary shifting, we just need to perform the first
335 * dereference.
336 */
337 armpmu = *(void **)dev;
Mark Rutland76541372017-04-11 09:39:49 +0100338
339 plat = armpmu_get_platdata(armpmu);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530340
Will Deacon5f5092e2014-02-11 18:08:41 +0000341 start_clock = sched_clock();
Sudeep KarkadaNagesha051f1b12012-07-31 10:34:25 +0100342 if (plat && plat->handle_irq)
Mark Rutland5ebd9202014-05-13 19:46:10 +0100343 ret = plat->handle_irq(irq, armpmu, armpmu->handle_irq);
Sudeep KarkadaNagesha051f1b12012-07-31 10:34:25 +0100344 else
Mark Rutland5ebd9202014-05-13 19:46:10 +0100345 ret = armpmu->handle_irq(irq, armpmu);
Will Deacon5f5092e2014-02-11 18:08:41 +0000346 finish_clock = sched_clock();
347
348 perf_sample_event_took(finish_clock - start_clock);
349 return ret;
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530350}
351
Jamie Iles1b8873a2010-02-02 20:25:44 +0100352static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100353event_requires_mode_exclusion(struct perf_event_attr *attr)
354{
355 return attr->exclude_idle || attr->exclude_user ||
356 attr->exclude_kernel || attr->exclude_hv;
357}
358
359static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100360__hw_perf_event_init(struct perf_event *event)
361{
Mark Rutland8a16b342011-04-28 16:27:54 +0100362 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100363 struct hw_perf_event *hwc = &event->hw;
Mark Rutland9dcbf462013-01-18 16:10:06 +0000364 int mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100365
Mark Rutlande1f431b2011-04-28 15:47:10 +0100366 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100367
368 if (mapping < 0) {
369 pr_debug("event %x:%llx not supported\n", event->attr.type,
370 event->attr.config);
371 return mapping;
372 }
373
374 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100375 * We don't assign an index until we actually place the event onto
376 * hardware. Use -1 to signify that we haven't decided where to put it
377 * yet. For SMP systems, each core has it's own PMU so we can't do any
378 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100379 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100380 hwc->idx = -1;
381 hwc->config_base = 0;
382 hwc->config = 0;
383 hwc->event_base = 0;
384
385 /*
386 * Check whether we need to exclude the counter from certain modes.
387 */
388 if ((!armpmu->set_event_filter ||
389 armpmu->set_event_filter(hwc, &event->attr)) &&
390 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100391 pr_debug("ARM performance counters do not support "
392 "mode exclusion\n");
Will Deaconfdeb8e32012-07-04 18:15:42 +0100393 return -EOPNOTSUPP;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100394 }
395
396 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100397 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100398 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100399 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100400
Vince Weaveredcb4d32014-05-16 17:15:49 -0400401 if (!is_sampling_event(event)) {
Will Deacon57273472012-03-06 17:33:17 +0100402 /*
403 * For non-sampling runs, limit the sample_period to half
404 * of the counter width. That way, the new counter value
405 * is far less likely to overtake the previous one unless
406 * you have some serious IRQ latency issues.
407 */
408 hwc->sample_period = armpmu->max_period >> 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100409 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200410 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100411 }
412
Jamie Iles1b8873a2010-02-02 20:25:44 +0100413 if (event->group_leader != event) {
Chen Gange595ede2013-02-28 17:51:29 +0100414 if (validate_group(event) != 0)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100415 return -EINVAL;
416 }
417
Mark Rutland9dcbf462013-01-18 16:10:06 +0000418 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100419}
420
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200421static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100422{
Mark Rutland8a16b342011-04-28 16:27:54 +0100423 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100424
Mark Rutlandcc881162015-05-13 17:12:25 +0100425 /*
426 * Reject CPU-affine events for CPUs that are of a different class to
427 * that which this PMU handles. Process-following events (where
428 * event->cpu == -1) can be migrated between CPUs, and thus we have to
429 * reject them later (in armpmu_add) if they're scheduled on a
430 * different class of CPU.
431 */
432 if (event->cpu != -1 &&
433 !cpumask_test_cpu(event->cpu, &armpmu->supported_cpus))
434 return -ENOENT;
435
Stephane Eranian2481c5f2012-02-09 23:20:59 +0100436 /* does not support taken branch sampling */
437 if (has_branch_stack(event))
438 return -EOPNOTSUPP;
439
Mark Rutlande1f431b2011-04-28 15:47:10 +0100440 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200441 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200442
Mark Rutlandc09adab2017-03-10 10:46:15 +0000443 return __hw_perf_event_init(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100444}
445
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200446static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100447{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100448 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland11679252014-05-13 19:36:31 +0100449 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
Mark Rutland7325eae2011-08-23 11:59:49 +0100450 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100451
Mark Rutlandcc881162015-05-13 17:12:25 +0100452 /* For task-bound events we may be called on other CPUs */
453 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
454 return;
455
Will Deaconf4f38432011-07-01 14:38:12 +0100456 if (enabled)
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100457 armpmu->start(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100458}
459
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200460static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100461{
Mark Rutland8a16b342011-04-28 16:27:54 +0100462 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutlandcc881162015-05-13 17:12:25 +0100463
464 /* For task-bound events we may be called on other CPUs */
465 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
466 return;
467
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100468 armpmu->stop(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100469}
470
Mark Rutlandc904e322015-05-13 17:12:26 +0100471/*
472 * In heterogeneous systems, events are specific to a particular
473 * microarchitecture, and aren't suitable for another. Thus, only match CPUs of
474 * the same microarchitecture.
475 */
476static int armpmu_filter_match(struct perf_event *event)
477{
478 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
479 unsigned int cpu = smp_processor_id();
480 return cpumask_test_cpu(cpu, &armpmu->supported_cpus);
481}
482
Mark Rutland48538b52016-09-09 14:08:30 +0100483static ssize_t armpmu_cpumask_show(struct device *dev,
484 struct device_attribute *attr, char *buf)
485{
486 struct arm_pmu *armpmu = to_arm_pmu(dev_get_drvdata(dev));
487 return cpumap_print_to_pagebuf(true, buf, &armpmu->supported_cpus);
488}
489
490static DEVICE_ATTR(cpus, S_IRUGO, armpmu_cpumask_show, NULL);
491
492static struct attribute *armpmu_common_attrs[] = {
493 &dev_attr_cpus.attr,
494 NULL,
495};
496
497static struct attribute_group armpmu_common_attr_group = {
498 .attrs = armpmu_common_attrs,
499};
500
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100501/* Set at runtime when we know what CPU type we are. */
502static struct arm_pmu *__oprofile_cpu_pmu;
503
504/*
505 * Despite the names, these two functions are CPU-specific and are used
506 * by the OProfile/perf code.
507 */
508const char *perf_pmu_name(void)
509{
510 if (!__oprofile_cpu_pmu)
511 return NULL;
512
513 return __oprofile_cpu_pmu->name;
514}
515EXPORT_SYMBOL_GPL(perf_pmu_name);
516
517int perf_num_counters(void)
518{
519 int max_events = 0;
520
521 if (__oprofile_cpu_pmu != NULL)
522 max_events = __oprofile_cpu_pmu->num_events;
523
524 return max_events;
525}
526EXPORT_SYMBOL_GPL(perf_num_counters);
527
Mark Rutland45736a72017-04-11 09:39:55 +0100528void armpmu_free_irq(struct arm_pmu *armpmu, int cpu)
Mark Rutland0e2663d2017-04-11 09:39:51 +0100529{
530 struct pmu_hw_events __percpu *hw_events = armpmu->hw_events;
531 int irq = per_cpu(hw_events->irq, cpu);
532
533 if (!cpumask_test_and_clear_cpu(cpu, &armpmu->active_irqs))
534 return;
535
536 if (irq_is_percpu(irq)) {
537 free_percpu_irq(irq, &hw_events->percpu_pmu);
538 cpumask_clear(&armpmu->active_irqs);
539 return;
540 }
541
542 free_irq(irq, per_cpu_ptr(&hw_events->percpu_pmu, cpu));
543}
544
Mark Rutland18bfcfe2017-04-11 09:39:53 +0100545void armpmu_free_irqs(struct arm_pmu *armpmu)
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100546{
Mark Rutland7ed98e02017-03-10 10:46:14 +0000547 int cpu;
Mark Rutland0e2663d2017-04-11 09:39:51 +0100548
549 for_each_cpu(cpu, &armpmu->supported_cpus)
550 armpmu_free_irq(armpmu, cpu);
551}
552
Mark Rutland45736a72017-04-11 09:39:55 +0100553int armpmu_request_irq(struct arm_pmu *armpmu, int cpu)
Mark Rutland0e2663d2017-04-11 09:39:51 +0100554{
555 int err = 0;
Mark Rutland3cf6111022017-04-11 09:39:50 +0100556 struct pmu_hw_events __percpu *hw_events = armpmu->hw_events;
Mark Rutland0e2663d2017-04-11 09:39:51 +0100557 const irq_handler_t handler = armpmu_dispatch_irq;
558 int irq = per_cpu(hw_events->irq, cpu);
559 if (!irq)
560 return 0;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100561
Mark Rutland0e2663d2017-04-11 09:39:51 +0100562 if (irq_is_percpu(irq) && cpumask_empty(&armpmu->active_irqs)) {
563 err = request_percpu_irq(irq, handler, "arm-pmu",
564 &hw_events->percpu_pmu);
565 } else if (irq_is_percpu(irq)) {
566 int other_cpu = cpumask_first(&armpmu->active_irqs);
567 int other_irq = per_cpu(hw_events->irq, other_cpu);
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100568
Mark Rutland0e2663d2017-04-11 09:39:51 +0100569 if (irq != other_irq) {
570 pr_warn("mismatched PPIs detected.\n");
571 err = -EINVAL;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100572 }
Mark Rutland0e2663d2017-04-11 09:39:51 +0100573 } else {
574 err = request_irq(irq, handler,
575 IRQF_NOBALANCING | IRQF_NO_THREAD, "arm-pmu",
576 per_cpu_ptr(&hw_events->percpu_pmu, cpu));
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100577 }
Mark Rutland0e2663d2017-04-11 09:39:51 +0100578
579 if (err) {
580 pr_err("unable to request IRQ%d for ARM PMU counters\n",
581 irq);
582 return err;
583 }
584
585 cpumask_set_cpu(cpu, &armpmu->active_irqs);
586
587 return 0;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100588}
589
Mark Rutland18bfcfe2017-04-11 09:39:53 +0100590int armpmu_request_irqs(struct arm_pmu *armpmu)
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100591{
Mark Rutland7ed98e02017-03-10 10:46:14 +0000592 int cpu, err;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100593
Mark Rutland3cf6111022017-04-11 09:39:50 +0100594 for_each_cpu(cpu, &armpmu->supported_cpus) {
Mark Rutland0e2663d2017-04-11 09:39:51 +0100595 err = armpmu_request_irq(armpmu, cpu);
596 if (err)
597 break;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100598 }
599
Mark Rutland0e2663d2017-04-11 09:39:51 +0100600 return err;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100601}
602
Mark Rutlandc09adab2017-03-10 10:46:15 +0000603static int armpmu_get_cpu_irq(struct arm_pmu *pmu, int cpu)
604{
605 struct pmu_hw_events __percpu *hw_events = pmu->hw_events;
606 return per_cpu(hw_events->irq, cpu);
607}
608
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100609/*
610 * PMU hardware loses all context when a CPU goes offline.
611 * When a CPU is hotplugged back in, since some hardware registers are
612 * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading
613 * junk values out of them.
614 */
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200615static int arm_perf_starting_cpu(unsigned int cpu, struct hlist_node *node)
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100616{
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200617 struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
Mark Rutlandc09adab2017-03-10 10:46:15 +0000618 int irq;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100619
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200620 if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
621 return 0;
622 if (pmu->reset)
623 pmu->reset(pmu);
Mark Rutlandc09adab2017-03-10 10:46:15 +0000624
625 irq = armpmu_get_cpu_irq(pmu, cpu);
626 if (irq) {
627 if (irq_is_percpu(irq)) {
628 enable_percpu_irq(irq, IRQ_TYPE_NONE);
629 return 0;
630 }
631
632 if (irq_force_affinity(irq, cpumask_of(cpu)) &&
633 num_possible_cpus() > 1) {
634 pr_warn("unable to set irq affinity (irq=%d, cpu=%u)\n",
635 irq, cpu);
636 }
637 }
638
639 return 0;
640}
641
642static int arm_perf_teardown_cpu(unsigned int cpu, struct hlist_node *node)
643{
644 struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
645 int irq;
646
647 if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
648 return 0;
649
650 irq = armpmu_get_cpu_irq(pmu, cpu);
651 if (irq && irq_is_percpu(irq))
652 disable_percpu_irq(irq);
653
Thomas Gleixner7d88eb62016-07-13 17:16:36 +0000654 return 0;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100655}
656
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000657#ifdef CONFIG_CPU_PM
658static void cpu_pm_pmu_setup(struct arm_pmu *armpmu, unsigned long cmd)
659{
660 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
661 struct perf_event *event;
662 int idx;
663
664 for (idx = 0; idx < armpmu->num_events; idx++) {
665 /*
666 * If the counter is not used skip it, there is no
667 * need of stopping/restarting it.
668 */
669 if (!test_bit(idx, hw_events->used_mask))
670 continue;
671
672 event = hw_events->events[idx];
673
674 switch (cmd) {
675 case CPU_PM_ENTER:
676 /*
677 * Stop and update the counter
678 */
679 armpmu_stop(event, PERF_EF_UPDATE);
680 break;
681 case CPU_PM_EXIT:
682 case CPU_PM_ENTER_FAILED:
Lorenzo Pieralisicbcc72e2016-04-21 10:24:34 +0100683 /*
684 * Restore and enable the counter.
685 * armpmu_start() indirectly calls
686 *
687 * perf_event_update_userpage()
688 *
689 * that requires RCU read locking to be functional,
690 * wrap the call within RCU_NONIDLE to make the
691 * RCU subsystem aware this cpu is not idle from
692 * an RCU perspective for the armpmu_start() call
693 * duration.
694 */
695 RCU_NONIDLE(armpmu_start(event, PERF_EF_RELOAD));
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000696 break;
697 default:
698 break;
699 }
700 }
701}
702
703static int cpu_pm_pmu_notify(struct notifier_block *b, unsigned long cmd,
704 void *v)
705{
706 struct arm_pmu *armpmu = container_of(b, struct arm_pmu, cpu_pm_nb);
707 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
708 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
709
710 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
711 return NOTIFY_DONE;
712
713 /*
714 * Always reset the PMU registers on power-up even if
715 * there are no events running.
716 */
717 if (cmd == CPU_PM_EXIT && armpmu->reset)
718 armpmu->reset(armpmu);
719
720 if (!enabled)
721 return NOTIFY_OK;
722
723 switch (cmd) {
724 case CPU_PM_ENTER:
725 armpmu->stop(armpmu);
726 cpu_pm_pmu_setup(armpmu, cmd);
727 break;
728 case CPU_PM_EXIT:
729 cpu_pm_pmu_setup(armpmu, cmd);
730 case CPU_PM_ENTER_FAILED:
731 armpmu->start(armpmu);
732 break;
733 default:
734 return NOTIFY_DONE;
735 }
736
737 return NOTIFY_OK;
738}
739
740static int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu)
741{
742 cpu_pmu->cpu_pm_nb.notifier_call = cpu_pm_pmu_notify;
743 return cpu_pm_register_notifier(&cpu_pmu->cpu_pm_nb);
744}
745
746static void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu)
747{
748 cpu_pm_unregister_notifier(&cpu_pmu->cpu_pm_nb);
749}
750#else
751static inline int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu) { return 0; }
752static inline void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu) { }
753#endif
754
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100755static int cpu_pmu_init(struct arm_pmu *cpu_pmu)
756{
757 int err;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100758
Mark Rutlandc09adab2017-03-10 10:46:15 +0000759 err = cpuhp_state_add_instance(CPUHP_AP_PERF_ARM_STARTING,
760 &cpu_pmu->node);
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200761 if (err)
Mark Rutland2681f012017-03-10 10:46:13 +0000762 goto out;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100763
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000764 err = cpu_pm_pmu_register(cpu_pmu);
765 if (err)
766 goto out_unregister;
767
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100768 return 0;
769
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000770out_unregister:
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200771 cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
772 &cpu_pmu->node);
Mark Rutland2681f012017-03-10 10:46:13 +0000773out:
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100774 return err;
775}
776
777static void cpu_pmu_destroy(struct arm_pmu *cpu_pmu)
778{
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000779 cpu_pm_pmu_unregister(cpu_pmu);
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200780 cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
781 &cpu_pmu->node);
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100782}
783
Mark Rutland18bfcfe2017-04-11 09:39:53 +0100784struct arm_pmu *armpmu_alloc(void)
Mark Rutland2681f012017-03-10 10:46:13 +0000785{
786 struct arm_pmu *pmu;
787 int cpu;
788
789 pmu = kzalloc(sizeof(*pmu), GFP_KERNEL);
790 if (!pmu) {
791 pr_info("failed to allocate PMU device!\n");
792 goto out;
793 }
794
795 pmu->hw_events = alloc_percpu(struct pmu_hw_events);
796 if (!pmu->hw_events) {
797 pr_info("failed to allocate per-cpu PMU data.\n");
798 goto out_free_pmu;
799 }
800
Mark Rutland70cd9082017-04-11 09:39:46 +0100801 pmu->pmu = (struct pmu) {
802 .pmu_enable = armpmu_enable,
803 .pmu_disable = armpmu_disable,
804 .event_init = armpmu_event_init,
805 .add = armpmu_add,
806 .del = armpmu_del,
807 .start = armpmu_start,
808 .stop = armpmu_stop,
809 .read = armpmu_read,
810 .filter_match = armpmu_filter_match,
811 .attr_groups = pmu->attr_groups,
812 /*
813 * This is a CPU PMU potentially in a heterogeneous
814 * configuration (e.g. big.LITTLE). This is not an uncore PMU,
815 * and we have taken ctx sharing into account (e.g. with our
816 * pmu::filter_match callback and pmu::event_init group
817 * validation).
818 */
819 .capabilities = PERF_PMU_CAP_HETEROGENEOUS_CPUS,
820 };
821
822 pmu->attr_groups[ARMPMU_ATTR_GROUP_COMMON] =
823 &armpmu_common_attr_group;
824
Mark Rutland2681f012017-03-10 10:46:13 +0000825 for_each_possible_cpu(cpu) {
826 struct pmu_hw_events *events;
827
828 events = per_cpu_ptr(pmu->hw_events, cpu);
829 raw_spin_lock_init(&events->pmu_lock);
830 events->percpu_pmu = pmu;
831 }
832
833 return pmu;
834
835out_free_pmu:
836 kfree(pmu);
837out:
838 return NULL;
839}
840
Mark Rutland18bfcfe2017-04-11 09:39:53 +0100841void armpmu_free(struct arm_pmu *pmu)
Mark Rutland2681f012017-03-10 10:46:13 +0000842{
843 free_percpu(pmu->hw_events);
844 kfree(pmu);
845}
846
Mark Rutland74a2b3e2017-04-11 09:39:47 +0100847int armpmu_register(struct arm_pmu *pmu)
848{
849 int ret;
850
851 ret = cpu_pmu_init(pmu);
852 if (ret)
853 return ret;
854
855 ret = perf_pmu_register(&pmu->pmu, pmu->name, -1);
856 if (ret)
857 goto out_destroy;
858
859 if (!__oprofile_cpu_pmu)
860 __oprofile_cpu_pmu = pmu;
861
862 pr_info("enabled with %s PMU driver, %d counters available\n",
863 pmu->name, pmu->num_events);
864
865 return 0;
866
867out_destroy:
868 cpu_pmu_destroy(pmu);
869 return ret;
870}
871
Sebastian Andrzej Siewior37b502f2016-07-20 09:51:11 +0200872static int arm_pmu_hp_init(void)
873{
874 int ret;
875
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200876 ret = cpuhp_setup_state_multi(CPUHP_AP_PERF_ARM_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +0100877 "perf/arm/pmu:starting",
Mark Rutlandc09adab2017-03-10 10:46:15 +0000878 arm_perf_starting_cpu,
879 arm_perf_teardown_cpu);
Sebastian Andrzej Siewior37b502f2016-07-20 09:51:11 +0200880 if (ret)
881 pr_err("CPU hotplug notifier for ARM PMU could not be registered: %d\n",
882 ret);
883 return ret;
884}
885subsys_initcall(arm_pmu_hp_init);