Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/lib/copypage-armv4mc.S |
| 3 | * |
| 4 | * Copyright (C) 1995-2005 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This handles the mini data cache, as found on SA11x0 and XScale |
| 11 | * processors. When we copy a user page page, we map it in such a way |
| 12 | * that accesses to this page will not touch the main data cache, but |
| 13 | * will be cached in the mini data cache. This prevents us thrashing |
| 14 | * the main data cache on page faults. |
| 15 | */ |
| 16 | #include <linux/init.h> |
| 17 | #include <linux/mm.h> |
Russell King | 063b0a4 | 2008-10-31 15:08:35 +0000 | [diff] [blame] | 18 | #include <linux/highmem.h> |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 19 | |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 20 | #include <asm/pgtable.h> |
| 21 | #include <asm/tlbflush.h> |
Richard Purdie | 1c9d3df | 2006-12-30 16:08:50 +0100 | [diff] [blame] | 22 | #include <asm/cacheflush.h> |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 23 | |
Russell King | 1b2e2b7 | 2006-08-21 17:06:38 +0100 | [diff] [blame] | 24 | #include "mm.h" |
| 25 | |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 26 | #define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 27 | L_PTE_MT_MINICACHE) |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 28 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 29 | static DEFINE_RAW_SPINLOCK(minicache_lock); |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 30 | |
| 31 | /* |
Russell King | 063b0a4 | 2008-10-31 15:08:35 +0000 | [diff] [blame] | 32 | * ARMv4 mini-dcache optimised copy_user_highpage |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 33 | * |
| 34 | * We flush the destination cache lines just before we write the data into the |
| 35 | * corresponding address. Since the Dcache is read-allocate, this removes the |
| 36 | * Dcache aliasing issue. The writes will be forwarded to the write buffer, |
| 37 | * and merged as appropriate. |
| 38 | * |
| 39 | * Note: We rely on all ARMv4 processors implementing the "invalidate D line" |
| 40 | * instruction. If your processor does not supply this, you have to write your |
Russell King | 063b0a4 | 2008-10-31 15:08:35 +0000 | [diff] [blame] | 41 | * own copy_user_highpage that does the right thing. |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 42 | */ |
Uwe Kleine-König | 446c92b | 2009-03-12 18:03:16 +0100 | [diff] [blame] | 43 | static void __naked |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 44 | mc_copy_user_page(void *from, void *to) |
| 45 | { |
| 46 | asm volatile( |
| 47 | "stmfd sp!, {r4, lr} @ 2\n\ |
| 48 | mov r4, %2 @ 1\n\ |
| 49 | ldmia %0!, {r2, r3, ip, lr} @ 4\n\ |
| 50 | 1: mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\ |
| 51 | stmia %1!, {r2, r3, ip, lr} @ 4\n\ |
| 52 | ldmia %0!, {r2, r3, ip, lr} @ 4+1\n\ |
| 53 | stmia %1!, {r2, r3, ip, lr} @ 4\n\ |
| 54 | ldmia %0!, {r2, r3, ip, lr} @ 4\n\ |
| 55 | mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\ |
| 56 | stmia %1!, {r2, r3, ip, lr} @ 4\n\ |
| 57 | ldmia %0!, {r2, r3, ip, lr} @ 4\n\ |
| 58 | subs r4, r4, #1 @ 1\n\ |
| 59 | stmia %1!, {r2, r3, ip, lr} @ 4\n\ |
| 60 | ldmneia %0!, {r2, r3, ip, lr} @ 4\n\ |
| 61 | bne 1b @ 1\n\ |
| 62 | ldmfd sp!, {r4, pc} @ 3" |
| 63 | : |
| 64 | : "r" (from), "r" (to), "I" (PAGE_SIZE / 64)); |
| 65 | } |
| 66 | |
Russell King | 7dd8c4f | 2009-01-18 16:24:19 +0000 | [diff] [blame] | 67 | void v4_mc_copy_user_highpage(struct page *to, struct page *from, |
Russell King | f00a75c | 2009-10-05 15:17:45 +0100 | [diff] [blame] | 68 | unsigned long vaddr, struct vm_area_struct *vma) |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 69 | { |
Cong Wang | 5472e86 | 2011-11-25 23:14:15 +0800 | [diff] [blame] | 70 | void *kto = kmap_atomic(to); |
Richard Purdie | 1c9d3df | 2006-12-30 16:08:50 +0100 | [diff] [blame] | 71 | |
Catalin Marinas | c017780 | 2010-09-13 15:57:36 +0100 | [diff] [blame] | 72 | if (!test_and_set_bit(PG_dcache_clean, &from->flags)) |
Russell King | 063b0a4 | 2008-10-31 15:08:35 +0000 | [diff] [blame] | 73 | __flush_dcache_page(page_mapping(from), from); |
Richard Purdie | 1c9d3df | 2006-12-30 16:08:50 +0100 | [diff] [blame] | 74 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 75 | raw_spin_lock(&minicache_lock); |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 76 | |
Russell King | 67ece14 | 2011-07-02 15:20:44 +0100 | [diff] [blame] | 77 | set_top_pte(COPYPAGE_MINICACHE, mk_pte(from, minicache_pgprot)); |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 78 | |
Russell King | de27c30 | 2011-07-02 14:46:27 +0100 | [diff] [blame] | 79 | mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto); |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 80 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 81 | raw_spin_unlock(&minicache_lock); |
Russell King | 063b0a4 | 2008-10-31 15:08:35 +0000 | [diff] [blame] | 82 | |
Cong Wang | 5472e86 | 2011-11-25 23:14:15 +0800 | [diff] [blame] | 83 | kunmap_atomic(kto); |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 84 | } |
| 85 | |
| 86 | /* |
| 87 | * ARMv4 optimised clear_user_page |
| 88 | */ |
Russell King | 303c644 | 2008-10-31 16:32:19 +0000 | [diff] [blame] | 89 | void v4_mc_clear_user_highpage(struct page *page, unsigned long vaddr) |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 90 | { |
Cong Wang | 5472e86 | 2011-11-25 23:14:15 +0800 | [diff] [blame] | 91 | void *ptr, *kaddr = kmap_atomic(page); |
Russell King | 303c644 | 2008-10-31 16:32:19 +0000 | [diff] [blame] | 92 | asm volatile("\ |
Nicolas Pitre | 43ae286 | 2008-11-04 02:42:27 -0500 | [diff] [blame] | 93 | mov r1, %2 @ 1\n\ |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 94 | mov r2, #0 @ 1\n\ |
| 95 | mov r3, #0 @ 1\n\ |
| 96 | mov ip, #0 @ 1\n\ |
| 97 | mov lr, #0 @ 1\n\ |
Russell King | 303c644 | 2008-10-31 16:32:19 +0000 | [diff] [blame] | 98 | 1: mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\ |
| 99 | stmia %0!, {r2, r3, ip, lr} @ 4\n\ |
| 100 | stmia %0!, {r2, r3, ip, lr} @ 4\n\ |
| 101 | mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\ |
| 102 | stmia %0!, {r2, r3, ip, lr} @ 4\n\ |
| 103 | stmia %0!, {r2, r3, ip, lr} @ 4\n\ |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 104 | subs r1, r1, #1 @ 1\n\ |
Russell King | 303c644 | 2008-10-31 16:32:19 +0000 | [diff] [blame] | 105 | bne 1b @ 1" |
Nicolas Pitre | 43ae286 | 2008-11-04 02:42:27 -0500 | [diff] [blame] | 106 | : "=r" (ptr) |
| 107 | : "0" (kaddr), "I" (PAGE_SIZE / 64) |
Russell King | 303c644 | 2008-10-31 16:32:19 +0000 | [diff] [blame] | 108 | : "r1", "r2", "r3", "ip", "lr"); |
Cong Wang | 5472e86 | 2011-11-25 23:14:15 +0800 | [diff] [blame] | 109 | kunmap_atomic(kaddr); |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 110 | } |
| 111 | |
| 112 | struct cpu_user_fns v4_mc_user_fns __initdata = { |
Russell King | 303c644 | 2008-10-31 16:32:19 +0000 | [diff] [blame] | 113 | .cpu_clear_user_highpage = v4_mc_clear_user_highpage, |
Russell King | 063b0a4 | 2008-10-31 15:08:35 +0000 | [diff] [blame] | 114 | .cpu_copy_user_highpage = v4_mc_copy_user_highpage, |
Russell King | d2bab05 | 2005-05-10 14:23:01 +0100 | [diff] [blame] | 115 | }; |