blob: 39621e50ca5e3f126ee22d38b4d8398d7ea5eb7e [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b67622010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
Ville Syrjälä46c06a32013-02-20 21:16:18 +020063 u32 reg = PIPESTAT(pipe);
64 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -080065
Ville Syrjälä46c06a32013-02-20 21:16:18 +020066 if ((pipestat & mask) == mask)
67 return;
68
69 /* Enable the interrupt, clear any pending status */
70 pipestat |= mask | (mask >> 16);
71 I915_WRITE(reg, pipestat);
72 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080073}
74
75void
76i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
77{
Ville Syrjälä46c06a32013-02-20 21:16:18 +020078 u32 reg = PIPESTAT(pipe);
79 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -080080
Ville Syrjälä46c06a32013-02-20 21:16:18 +020081 if ((pipestat & mask) == 0)
82 return;
83
84 pipestat &= ~mask;
85 I915_WRITE(reg, pipestat);
86 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080087}
88
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100089/**
Zhao Yakui01c66882009-10-28 05:10:00 +000090 * intel_enable_asle - enable ASLE interrupt for OpRegion
91 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000092void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000093{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000094 drm_i915_private_t *dev_priv = dev->dev_private;
95 unsigned long irqflags;
96
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070097 /* FIXME: opregion/asle for VLV */
98 if (IS_VALLEYVIEW(dev))
99 return;
100
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000101 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000102
Eric Anholtc619eed2010-01-28 16:45:52 -0800103 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500104 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000106 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700107 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100108 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800109 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700110 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800111 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000112
113 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000114}
115
116/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700117 * i915_pipe_enabled - check if a pipe is enabled
118 * @dev: DRM device
119 * @pipe: pipe to check
120 *
121 * Reading certain registers when the pipe is disabled can hang the chip.
122 * Use this routine to make sure the PLL is running and the pipe is active
123 * before reading such registers if unsure.
124 */
125static int
126i915_pipe_enabled(struct drm_device *dev, int pipe)
127{
128 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200129 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
130 pipe);
131
132 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133}
134
Keith Packard42f52ef2008-10-18 19:39:29 -0700135/* Called from drm generic code, passed a 'crtc', which
136 * we use as a pipe index
137 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700138static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700139{
140 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
141 unsigned long high_frame;
142 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100143 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144
145 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800146 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700148 return 0;
149 }
150
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800151 high_frame = PIPEFRAME(pipe);
152 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100153
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700154 /*
155 * High & low register fields aren't synchronized, so make sure
156 * we get a low value that's stable across two reads of the high
157 * register.
158 */
159 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
161 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
162 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700163 } while (high1 != high2);
164
Chris Wilson5eddb702010-09-11 13:48:45 +0100165 high1 >>= PIPE_FRAME_HIGH_SHIFT;
166 low >>= PIPE_FRAME_LOW_SHIFT;
167 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700168}
169
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700170static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800171{
172 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174
175 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800176 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800177 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800178 return 0;
179 }
180
181 return I915_READ(reg);
182}
183
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700184static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100185 int *vpos, int *hpos)
186{
187 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
188 u32 vbl = 0, position = 0;
189 int vbl_start, vbl_end, htotal, vtotal;
190 bool in_vbl = true;
191 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200192 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
193 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194
195 if (!i915_pipe_enabled(dev, pipe)) {
196 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800197 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100198 return 0;
199 }
200
201 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200202 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100203
204 if (INTEL_INFO(dev)->gen >= 4) {
205 /* No obvious pixelcount register. Only query vertical
206 * scanout position from Display scan line register.
207 */
208 position = I915_READ(PIPEDSL(pipe));
209
210 /* Decode into vertical scanout position. Don't have
211 * horizontal scanout position.
212 */
213 *vpos = position & 0x1fff;
214 *hpos = 0;
215 } else {
216 /* Have access to pixelcount since start of frame.
217 * We can split this into vertical and horizontal
218 * scanout position.
219 */
220 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
221
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200222 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100223 *vpos = position / htotal;
224 *hpos = position - (*vpos * htotal);
225 }
226
227 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200228 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100229
230 /* Test position against vblank region. */
231 vbl_start = vbl & 0x1fff;
232 vbl_end = (vbl >> 16) & 0x1fff;
233
234 if ((*vpos < vbl_start) || (*vpos > vbl_end))
235 in_vbl = false;
236
237 /* Inside "upper part" of vblank area? Apply corrective offset: */
238 if (in_vbl && (*vpos >= vbl_start))
239 *vpos = *vpos - vtotal;
240
241 /* Readouts valid? */
242 if (vbl > 0)
243 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
244
245 /* In vblank? */
246 if (in_vbl)
247 ret |= DRM_SCANOUTPOS_INVBL;
248
249 return ret;
250}
251
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700252static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100253 int *max_error,
254 struct timeval *vblank_time,
255 unsigned flags)
256{
Chris Wilson4041b852011-01-22 10:07:56 +0000257 struct drm_i915_private *dev_priv = dev->dev_private;
258 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100259
Chris Wilson4041b852011-01-22 10:07:56 +0000260 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
261 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100262 return -EINVAL;
263 }
264
265 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000266 crtc = intel_get_crtc_for_pipe(dev, pipe);
267 if (crtc == NULL) {
268 DRM_ERROR("Invalid crtc %d\n", pipe);
269 return -EINVAL;
270 }
271
272 if (!crtc->enabled) {
273 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
274 return -EBUSY;
275 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100276
277 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000278 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
279 vblank_time, flags,
280 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100281}
282
Jesse Barnes5ca58282009-03-31 14:11:15 -0700283/*
284 * Handle hotplug events outside the interrupt handler proper.
285 */
286static void i915_hotplug_work_func(struct work_struct *work)
287{
288 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
289 hotplug_work);
290 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700291 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100292 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700293
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100294 /* HPD irq before everything is fully set up. */
295 if (!dev_priv->enable_hotplug_processing)
296 return;
297
Keith Packarda65e34c2011-07-25 10:04:56 -0700298 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800299 DRM_DEBUG_KMS("running encoder hotplug functions\n");
300
Chris Wilson4ef69c72010-09-09 15:14:28 +0100301 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
302 if (encoder->hot_plug)
303 encoder->hot_plug(encoder);
304
Keith Packard40ee3382011-07-28 15:31:19 -0700305 mutex_unlock(&mode_config->mutex);
306
Jesse Barnes5ca58282009-03-31 14:11:15 -0700307 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000308 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700309}
310
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200311static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800312{
313 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000314 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200315 u8 new_delay;
316 unsigned long flags;
317
318 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800319
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200320 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
321
Daniel Vetter20e4d402012-08-08 23:35:39 +0200322 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200323
Jesse Barnes7648fa92010-05-20 14:28:11 -0700324 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000325 busy_up = I915_READ(RCPREVBSYTUPAVG);
326 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800327 max_avg = I915_READ(RCBMAXAVG);
328 min_avg = I915_READ(RCBMINAVG);
329
330 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000331 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200332 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
333 new_delay = dev_priv->ips.cur_delay - 1;
334 if (new_delay < dev_priv->ips.max_delay)
335 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000336 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200337 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
338 new_delay = dev_priv->ips.cur_delay + 1;
339 if (new_delay > dev_priv->ips.min_delay)
340 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341 }
342
Jesse Barnes7648fa92010-05-20 14:28:11 -0700343 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200344 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800345
Daniel Vetter92703882012-08-09 16:46:01 +0200346 spin_unlock_irqrestore(&mchdev_lock, flags);
347
Jesse Barnesf97108d2010-01-29 11:27:07 -0800348 return;
349}
350
Chris Wilson549f7362010-10-19 11:19:32 +0100351static void notify_ring(struct drm_device *dev,
352 struct intel_ring_buffer *ring)
353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000355
Chris Wilson475553d2011-01-20 09:52:56 +0000356 if (ring->obj == NULL)
357 return;
358
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100359 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000360
Chris Wilson549f7362010-10-19 11:19:32 +0100361 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100363 dev_priv->gpu_error.hangcheck_count = 0;
364 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100365 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700366 }
Chris Wilson549f7362010-10-19 11:19:32 +0100367}
368
Ben Widawsky4912d042011-04-25 11:25:20 -0700369static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800370{
Ben Widawsky4912d042011-04-25 11:25:20 -0700371 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700373 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100374 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800375
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200376 spin_lock_irq(&dev_priv->rps.lock);
377 pm_iir = dev_priv->rps.pm_iir;
378 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700379 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200380 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200381 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700382
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800384 return;
385
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700386 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100387
388 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200389 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100390 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200391 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800392
Ben Widawsky79249632012-09-07 19:43:42 -0700393 /* sysfs frequency interfaces may have snuck in while servicing the
394 * interrupt
395 */
396 if (!(new_delay > dev_priv->rps.max_delay ||
397 new_delay < dev_priv->rps.min_delay)) {
398 gen6_set_rps(dev_priv->dev, new_delay);
399 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800400
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700401 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800402}
403
Ben Widawskye3689192012-05-25 16:56:22 -0700404
405/**
406 * ivybridge_parity_work - Workqueue called when a parity error interrupt
407 * occurred.
408 * @work: workqueue struct
409 *
410 * Doesn't actually do anything except notify userspace. As a consequence of
411 * this event, userspace should try to remap the bad rows since statistically
412 * it is likely the same row is more likely to go bad again.
413 */
414static void ivybridge_parity_work(struct work_struct *work)
415{
416 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100417 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700418 u32 error_status, row, bank, subbank;
419 char *parity_event[5];
420 uint32_t misccpctl;
421 unsigned long flags;
422
423 /* We must turn off DOP level clock gating to access the L3 registers.
424 * In order to prevent a get/put style interface, acquire struct mutex
425 * any time we access those registers.
426 */
427 mutex_lock(&dev_priv->dev->struct_mutex);
428
429 misccpctl = I915_READ(GEN7_MISCCPCTL);
430 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
431 POSTING_READ(GEN7_MISCCPCTL);
432
433 error_status = I915_READ(GEN7_L3CDERRST1);
434 row = GEN7_PARITY_ERROR_ROW(error_status);
435 bank = GEN7_PARITY_ERROR_BANK(error_status);
436 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
437
438 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
439 GEN7_L3CDERRST1_ENABLE);
440 POSTING_READ(GEN7_L3CDERRST1);
441
442 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
443
444 spin_lock_irqsave(&dev_priv->irq_lock, flags);
445 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
446 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
447 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
448
449 mutex_unlock(&dev_priv->dev->struct_mutex);
450
451 parity_event[0] = "L3_PARITY_ERROR=1";
452 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
453 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
454 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
455 parity_event[4] = NULL;
456
457 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
458 KOBJ_CHANGE, parity_event);
459
460 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
461 row, bank, subbank);
462
463 kfree(parity_event[3]);
464 kfree(parity_event[2]);
465 kfree(parity_event[1]);
466}
467
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200468static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700469{
470 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
471 unsigned long flags;
472
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700473 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700474 return;
475
476 spin_lock_irqsave(&dev_priv->irq_lock, flags);
477 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
478 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
479 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
480
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100481 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700482}
483
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200484static void snb_gt_irq_handler(struct drm_device *dev,
485 struct drm_i915_private *dev_priv,
486 u32 gt_iir)
487{
488
489 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
490 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
491 notify_ring(dev, &dev_priv->ring[RCS]);
492 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
493 notify_ring(dev, &dev_priv->ring[VCS]);
494 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
495 notify_ring(dev, &dev_priv->ring[BCS]);
496
497 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
498 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
499 GT_RENDER_CS_ERROR_INTERRUPT)) {
500 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
501 i915_handle_error(dev, false);
502 }
Ben Widawskye3689192012-05-25 16:56:22 -0700503
504 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
505 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200506}
507
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100508static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
509 u32 pm_iir)
510{
511 unsigned long flags;
512
513 /*
514 * IIR bits should never already be set because IMR should
515 * prevent an interrupt from being shown in IIR. The warning
516 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200517 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100518 * type is not a problem, it displays a problem in the logic.
519 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100521 */
522
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200524 dev_priv->rps.pm_iir |= pm_iir;
525 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200527 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100528
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200529 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100530}
531
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100532static void gmbus_irq_handler(struct drm_device *dev)
533{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100534 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
535
Daniel Vetter28c70f12012-12-01 13:53:45 +0100536 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100537}
538
Daniel Vetterce99c252012-12-01 13:53:47 +0100539static void dp_aux_irq_handler(struct drm_device *dev)
540{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100541 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
542
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100543 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100544}
545
Daniel Vetterff1f5252012-10-02 15:10:55 +0200546static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700547{
548 struct drm_device *dev = (struct drm_device *) arg;
549 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
550 u32 iir, gt_iir, pm_iir;
551 irqreturn_t ret = IRQ_NONE;
552 unsigned long irqflags;
553 int pipe;
554 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700555
556 atomic_inc(&dev_priv->irq_received);
557
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700558 while (true) {
559 iir = I915_READ(VLV_IIR);
560 gt_iir = I915_READ(GTIIR);
561 pm_iir = I915_READ(GEN6_PMIIR);
562
563 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
564 goto out;
565
566 ret = IRQ_HANDLED;
567
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200568 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700569
570 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
571 for_each_pipe(pipe) {
572 int reg = PIPESTAT(pipe);
573 pipe_stats[pipe] = I915_READ(reg);
574
575 /*
576 * Clear the PIPE*STAT regs before the IIR
577 */
578 if (pipe_stats[pipe] & 0x8000ffff) {
579 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
580 DRM_DEBUG_DRIVER("pipe %c underrun\n",
581 pipe_name(pipe));
582 I915_WRITE(reg, pipe_stats[pipe]);
583 }
584 }
585 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
586
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700587 for_each_pipe(pipe) {
588 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
589 drm_handle_vblank(dev, pipe);
590
591 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
592 intel_prepare_page_flip(dev, pipe);
593 intel_finish_page_flip(dev, pipe);
594 }
595 }
596
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700597 /* Consume port. Then clear IIR or we'll miss events */
598 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
599 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
600
601 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
602 hotplug_status);
603 if (hotplug_status & dev_priv->hotplug_supported_mask)
604 queue_work(dev_priv->wq,
605 &dev_priv->hotplug_work);
606
607 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
608 I915_READ(PORT_HOTPLUG_STAT);
609 }
610
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100611 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
612 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700613
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100614 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
615 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700616
617 I915_WRITE(GTIIR, gt_iir);
618 I915_WRITE(GEN6_PMIIR, pm_iir);
619 I915_WRITE(VLV_IIR, iir);
620 }
621
622out:
623 return ret;
624}
625
Adam Jackson23e81d62012-06-06 15:45:44 -0400626static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800627{
628 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800629 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800630
Daniel Vetter76e43832012-10-12 20:14:05 +0200631 if (pch_iir & SDE_HOTPLUG_MASK)
632 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
633
Jesse Barnes776ad802011-01-04 15:09:39 -0800634 if (pch_iir & SDE_AUDIO_POWER_MASK)
635 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
636 (pch_iir & SDE_AUDIO_POWER_MASK) >>
637 SDE_AUDIO_POWER_SHIFT);
638
Daniel Vetterce99c252012-12-01 13:53:47 +0100639 if (pch_iir & SDE_AUX_MASK)
640 dp_aux_irq_handler(dev);
641
Jesse Barnes776ad802011-01-04 15:09:39 -0800642 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100643 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800644
645 if (pch_iir & SDE_AUDIO_HDCP_MASK)
646 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
647
648 if (pch_iir & SDE_AUDIO_TRANS_MASK)
649 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
650
651 if (pch_iir & SDE_POISON)
652 DRM_ERROR("PCH poison interrupt\n");
653
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800654 if (pch_iir & SDE_FDI_MASK)
655 for_each_pipe(pipe)
656 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
657 pipe_name(pipe),
658 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800659
660 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
661 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
662
663 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
664 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
665
666 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
667 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
668 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
669 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
670}
671
Adam Jackson23e81d62012-06-06 15:45:44 -0400672static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
673{
674 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
675 int pipe;
676
Daniel Vetter76e43832012-10-12 20:14:05 +0200677 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
678 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
679
Adam Jackson23e81d62012-06-06 15:45:44 -0400680 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
681 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
682 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
683 SDE_AUDIO_POWER_SHIFT_CPT);
684
685 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100686 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400687
688 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100689 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400690
691 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
692 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
693
694 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
695 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
696
697 if (pch_iir & SDE_FDI_MASK_CPT)
698 for_each_pipe(pipe)
699 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
700 pipe_name(pipe),
701 I915_READ(FDI_RX_IIR(pipe)));
702}
703
Daniel Vetterff1f5252012-10-02 15:10:55 +0200704static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700705{
706 struct drm_device *dev = (struct drm_device *) arg;
707 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100708 u32 de_iir, gt_iir, de_ier, pm_iir;
709 irqreturn_t ret = IRQ_NONE;
710 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700711
712 atomic_inc(&dev_priv->irq_received);
713
714 /* disable master interrupt before clearing iir */
715 de_ier = I915_READ(DEIER);
716 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100717
718 gt_iir = I915_READ(GTIIR);
719 if (gt_iir) {
720 snb_gt_irq_handler(dev, dev_priv, gt_iir);
721 I915_WRITE(GTIIR, gt_iir);
722 ret = IRQ_HANDLED;
723 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700724
725 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100727 if (de_iir & DE_AUX_CHANNEL_A_IVB)
728 dp_aux_irq_handler(dev);
729
Chris Wilson0e434062012-05-09 21:45:44 +0100730 if (de_iir & DE_GSE_IVB)
731 intel_opregion_gse_intr(dev);
732
733 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200734 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
735 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100736 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
737 intel_prepare_page_flip(dev, i);
738 intel_finish_page_flip_plane(dev, i);
739 }
Chris Wilson0e434062012-05-09 21:45:44 +0100740 }
741
742 /* check event from PCH */
743 if (de_iir & DE_PCH_EVENT_IVB) {
744 u32 pch_iir = I915_READ(SDEIIR);
745
Adam Jackson23e81d62012-06-06 15:45:44 -0400746 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100747
748 /* clear PCH hotplug event before clear CPU irq */
749 I915_WRITE(SDEIIR, pch_iir);
750 }
751
752 I915_WRITE(DEIIR, de_iir);
753 ret = IRQ_HANDLED;
754 }
755
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700756 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100757 if (pm_iir) {
758 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
759 gen6_queue_rps_work(dev_priv, pm_iir);
760 I915_WRITE(GEN6_PMIIR, pm_iir);
761 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700762 }
763
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700764 I915_WRITE(DEIER, de_ier);
765 POSTING_READ(DEIER);
766
767 return ret;
768}
769
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200770static void ilk_gt_irq_handler(struct drm_device *dev,
771 struct drm_i915_private *dev_priv,
772 u32 gt_iir)
773{
774 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
775 notify_ring(dev, &dev_priv->ring[RCS]);
776 if (gt_iir & GT_BSD_USER_INTERRUPT)
777 notify_ring(dev, &dev_priv->ring[VCS]);
778}
779
Daniel Vetterff1f5252012-10-02 15:10:55 +0200780static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800781{
Jesse Barnes46979952011-04-07 13:53:55 -0700782 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800783 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
784 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100785 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100786
Jesse Barnes46979952011-04-07 13:53:55 -0700787 atomic_inc(&dev_priv->irq_received);
788
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000789 /* disable master interrupt before clearing iir */
790 de_ier = I915_READ(DEIER);
791 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000792 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000793
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800794 de_iir = I915_READ(DEIIR);
795 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800796 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800797
Daniel Vetteracd15b62012-11-30 11:24:50 +0100798 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800799 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800800
Zou Nan haic7c85102010-01-15 10:29:06 +0800801 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800802
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200803 if (IS_GEN5(dev))
804 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
805 else
806 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800807
Daniel Vetterce99c252012-12-01 13:53:47 +0100808 if (de_iir & DE_AUX_CHANNEL_A)
809 dp_aux_irq_handler(dev);
810
Zou Nan haic7c85102010-01-15 10:29:06 +0800811 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100812 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800813
Daniel Vetter74d44442012-10-02 17:54:35 +0200814 if (de_iir & DE_PIPEA_VBLANK)
815 drm_handle_vblank(dev, 0);
816
817 if (de_iir & DE_PIPEB_VBLANK)
818 drm_handle_vblank(dev, 1);
819
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800820 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800821 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100822 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800823 }
824
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800825 if (de_iir & DE_PLANEB_FLIP_DONE) {
826 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100827 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800828 }
Li Pengc062df62010-01-23 00:12:58 +0800829
Zou Nan haic7c85102010-01-15 10:29:06 +0800830 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800831 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100832 u32 pch_iir = I915_READ(SDEIIR);
833
Adam Jackson23e81d62012-06-06 15:45:44 -0400834 if (HAS_PCH_CPT(dev))
835 cpt_irq_handler(dev, pch_iir);
836 else
837 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100838
839 /* should clear PCH hotplug event before clear CPU irq */
840 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800841 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800842
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200843 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
844 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800845
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100846 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
847 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800848
Zou Nan haic7c85102010-01-15 10:29:06 +0800849 I915_WRITE(GTIIR, gt_iir);
850 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700851 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800852
853done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000854 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000855 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000856
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800857 return ret;
858}
859
Jesse Barnes8a905232009-07-11 16:48:03 -0400860/**
861 * i915_error_work_func - do process context error handling work
862 * @work: work struct
863 *
864 * Fire an error uevent so userspace can see that a hang or error
865 * was detected.
866 */
867static void i915_error_work_func(struct work_struct *work)
868{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100869 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
870 work);
871 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
872 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -0400873 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +0100874 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -0400875 char *error_event[] = { "ERROR=1", NULL };
876 char *reset_event[] = { "RESET=1", NULL };
877 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +0100878 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -0400879
Ben Gamarif316a422009-09-14 17:48:46 -0400880 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400881
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100882 /*
883 * Note that there's only one work item which does gpu resets, so we
884 * need not worry about concurrent gpu resets potentially incrementing
885 * error->reset_counter twice. We only need to take care of another
886 * racing irq/hangcheck declaring the gpu dead for a second time. A
887 * quick check for that is good enough: schedule_work ensures the
888 * correct ordering between hang detection and this work item, and since
889 * the reset in-progress bit is only ever set by code outside of this
890 * work we don't need to worry about any other races.
891 */
892 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100893 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100894 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
895 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100896
Daniel Vetterf69061b2012-12-06 09:01:42 +0100897 ret = i915_reset(dev);
898
899 if (ret == 0) {
900 /*
901 * After all the gem state is reset, increment the reset
902 * counter and wake up everyone waiting for the reset to
903 * complete.
904 *
905 * Since unlock operations are a one-sided barrier only,
906 * we need to insert a barrier here to order any seqno
907 * updates before
908 * the counter increment.
909 */
910 smp_mb__before_atomic_inc();
911 atomic_inc(&dev_priv->gpu_error.reset_counter);
912
913 kobject_uevent_env(&dev->primary->kdev.kobj,
914 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100915 } else {
916 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -0400917 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100918
Daniel Vetterf69061b2012-12-06 09:01:42 +0100919 for_each_ring(ring, dev_priv, i)
920 wake_up_all(&ring->irq_queue);
921
Ville Syrjälä96a02912013-02-18 19:08:49 +0200922 intel_display_handle_reset(dev);
923
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100924 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -0400925 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400926}
927
Daniel Vetter85f9e502012-08-31 21:42:26 +0200928/* NB: please notice the memset */
929static void i915_get_extra_instdone(struct drm_device *dev,
930 uint32_t *instdone)
931{
932 struct drm_i915_private *dev_priv = dev->dev_private;
933 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
934
935 switch(INTEL_INFO(dev)->gen) {
936 case 2:
937 case 3:
938 instdone[0] = I915_READ(INSTDONE);
939 break;
940 case 4:
941 case 5:
942 case 6:
943 instdone[0] = I915_READ(INSTDONE_I965);
944 instdone[1] = I915_READ(INSTDONE1);
945 break;
946 default:
947 WARN_ONCE(1, "Unsupported platform\n");
948 case 7:
949 instdone[0] = I915_READ(GEN7_INSTDONE_1);
950 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
951 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
952 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
953 break;
954 }
955}
956
Chris Wilson3bd3c932010-08-19 08:19:30 +0100957#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000958static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -0800959i915_error_object_create_sized(struct drm_i915_private *dev_priv,
960 struct drm_i915_gem_object *src,
961 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +0000962{
963 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -0800964 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +0100965 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000966
Chris Wilson05394f32010-11-08 19:18:58 +0000967 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000968 return NULL;
969
Ben Widawskyd0d045e2013-02-24 18:10:00 -0800970 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000971 if (dst == NULL)
972 return NULL;
973
Chris Wilson05394f32010-11-08 19:18:58 +0000974 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -0800975 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700976 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100977 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700978
Chris Wilsone56660d2010-08-07 11:01:26 +0100979 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000980 if (d == NULL)
981 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100982
Andrew Morton788885a2010-05-11 14:07:05 -0700983 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800984 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +0100985 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100986 void __iomem *s;
987
988 /* Simply ignore tiling or any overlapping fence.
989 * It's part of the error state, and this hopefully
990 * captures what the GPU read.
991 */
992
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800993 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +0100994 reloc_offset);
995 memcpy_fromio(d, s, PAGE_SIZE);
996 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000997 } else if (src->stolen) {
998 unsigned long offset;
999
1000 offset = dev_priv->mm.stolen_base;
1001 offset += src->stolen->start;
1002 offset += i << PAGE_SHIFT;
1003
Daniel Vetter1a240d42012-11-29 22:18:51 +01001004 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001005 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001006 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001007 void *s;
1008
Chris Wilson9da3da62012-06-01 15:20:22 +01001009 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001010
Chris Wilson9da3da62012-06-01 15:20:22 +01001011 drm_clflush_pages(&page, 1);
1012
1013 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001014 memcpy(d, s, PAGE_SIZE);
1015 kunmap_atomic(s);
1016
Chris Wilson9da3da62012-06-01 15:20:22 +01001017 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001018 }
Andrew Morton788885a2010-05-11 14:07:05 -07001019 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001020
Chris Wilson9da3da62012-06-01 15:20:22 +01001021 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001022
1023 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001024 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001025 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001026 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001027
1028 return dst;
1029
1030unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001031 while (i--)
1032 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001033 kfree(dst);
1034 return NULL;
1035}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001036#define i915_error_object_create(dev_priv, src) \
1037 i915_error_object_create_sized((dev_priv), (src), \
1038 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001039
1040static void
1041i915_error_object_free(struct drm_i915_error_object *obj)
1042{
1043 int page;
1044
1045 if (obj == NULL)
1046 return;
1047
1048 for (page = 0; page < obj->page_count; page++)
1049 kfree(obj->pages[page]);
1050
1051 kfree(obj);
1052}
1053
Daniel Vetter742cbee2012-04-27 15:17:39 +02001054void
1055i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001056{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001057 struct drm_i915_error_state *error = container_of(error_ref,
1058 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001059 int i;
1060
Chris Wilson52d39a22012-02-15 11:25:37 +00001061 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1062 i915_error_object_free(error->ring[i].batchbuffer);
1063 i915_error_object_free(error->ring[i].ringbuffer);
1064 kfree(error->ring[i].requests);
1065 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001066
Chris Wilson9df30792010-02-18 10:24:56 +00001067 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001068 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001069 kfree(error);
1070}
Chris Wilson1b502472012-04-24 15:47:30 +01001071static void capture_bo(struct drm_i915_error_buffer *err,
1072 struct drm_i915_gem_object *obj)
1073{
1074 err->size = obj->base.size;
1075 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001076 err->rseqno = obj->last_read_seqno;
1077 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001078 err->gtt_offset = obj->gtt_offset;
1079 err->read_domains = obj->base.read_domains;
1080 err->write_domain = obj->base.write_domain;
1081 err->fence_reg = obj->fence_reg;
1082 err->pinned = 0;
1083 if (obj->pin_count > 0)
1084 err->pinned = 1;
1085 if (obj->user_pin_count > 0)
1086 err->pinned = -1;
1087 err->tiling = obj->tiling_mode;
1088 err->dirty = obj->dirty;
1089 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1090 err->ring = obj->ring ? obj->ring->id : -1;
1091 err->cache_level = obj->cache_level;
1092}
Chris Wilson9df30792010-02-18 10:24:56 +00001093
Chris Wilson1b502472012-04-24 15:47:30 +01001094static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1095 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001096{
1097 struct drm_i915_gem_object *obj;
1098 int i = 0;
1099
1100 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001101 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001102 if (++i == count)
1103 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001104 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001105
Chris Wilson1b502472012-04-24 15:47:30 +01001106 return i;
1107}
1108
1109static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1110 int count, struct list_head *head)
1111{
1112 struct drm_i915_gem_object *obj;
1113 int i = 0;
1114
1115 list_for_each_entry(obj, head, gtt_list) {
1116 if (obj->pin_count == 0)
1117 continue;
1118
1119 capture_bo(err++, obj);
1120 if (++i == count)
1121 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001122 }
1123
1124 return i;
1125}
1126
Chris Wilson748ebc62010-10-24 10:28:47 +01001127static void i915_gem_record_fences(struct drm_device *dev,
1128 struct drm_i915_error_state *error)
1129{
1130 struct drm_i915_private *dev_priv = dev->dev_private;
1131 int i;
1132
1133 /* Fences */
1134 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001135 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001136 case 6:
1137 for (i = 0; i < 16; i++)
1138 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1139 break;
1140 case 5:
1141 case 4:
1142 for (i = 0; i < 16; i++)
1143 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1144 break;
1145 case 3:
1146 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1147 for (i = 0; i < 8; i++)
1148 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1149 case 2:
1150 for (i = 0; i < 8; i++)
1151 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1152 break;
1153
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001154 default:
1155 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001156 }
1157}
1158
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001159static struct drm_i915_error_object *
1160i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1161 struct intel_ring_buffer *ring)
1162{
1163 struct drm_i915_gem_object *obj;
1164 u32 seqno;
1165
1166 if (!ring->get_seqno)
1167 return NULL;
1168
Daniel Vetterb45305f2012-12-17 16:21:27 +01001169 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1170 u32 acthd = I915_READ(ACTHD);
1171
1172 if (WARN_ON(ring->id != RCS))
1173 return NULL;
1174
1175 obj = ring->private;
1176 if (acthd >= obj->gtt_offset &&
1177 acthd < obj->gtt_offset + obj->base.size)
1178 return i915_error_object_create(dev_priv, obj);
1179 }
1180
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001181 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001182 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1183 if (obj->ring != ring)
1184 continue;
1185
Chris Wilson0201f1e2012-07-20 12:41:01 +01001186 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001187 continue;
1188
1189 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1190 continue;
1191
1192 /* We need to copy these to an anonymous buffer as the simplest
1193 * method to avoid being overwritten by userspace.
1194 */
1195 return i915_error_object_create(dev_priv, obj);
1196 }
1197
1198 return NULL;
1199}
1200
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001201static void i915_record_ring_state(struct drm_device *dev,
1202 struct drm_i915_error_state *error,
1203 struct intel_ring_buffer *ring)
1204{
1205 struct drm_i915_private *dev_priv = dev->dev_private;
1206
Daniel Vetter33f3f512011-12-14 13:57:39 +01001207 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001208 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001209 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001210 error->semaphore_mboxes[ring->id][0]
1211 = I915_READ(RING_SYNC_0(ring->mmio_base));
1212 error->semaphore_mboxes[ring->id][1]
1213 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001214 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1215 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001216 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001217
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001218 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001219 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001220 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1221 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1222 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001223 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001224 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001225 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001226 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001227 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001228 error->ipeir[ring->id] = I915_READ(IPEIR);
1229 error->ipehr[ring->id] = I915_READ(IPEHR);
1230 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001231 }
1232
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001233 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001234 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001235 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001236 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001237 error->head[ring->id] = I915_READ_HEAD(ring);
1238 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001239 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001240
1241 error->cpu_ring_head[ring->id] = ring->head;
1242 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001243}
1244
Ben Widawsky8c123e52013-03-04 17:00:29 -08001245
1246static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1247 struct drm_i915_error_state *error,
1248 struct drm_i915_error_ring *ering)
1249{
1250 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1251 struct drm_i915_gem_object *obj;
1252
1253 /* Currently render ring is the only HW context user */
1254 if (ring->id != RCS || !error->ccid)
1255 return;
1256
1257 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1258 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1259 ering->ctx = i915_error_object_create_sized(dev_priv,
1260 obj, 1);
1261 }
1262 }
1263}
1264
Chris Wilson52d39a22012-02-15 11:25:37 +00001265static void i915_gem_record_rings(struct drm_device *dev,
1266 struct drm_i915_error_state *error)
1267{
1268 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001269 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001270 struct drm_i915_gem_request *request;
1271 int i, count;
1272
Chris Wilsonb4519512012-05-11 14:29:30 +01001273 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001274 i915_record_ring_state(dev, error, ring);
1275
1276 error->ring[i].batchbuffer =
1277 i915_error_first_batchbuffer(dev_priv, ring);
1278
1279 error->ring[i].ringbuffer =
1280 i915_error_object_create(dev_priv, ring->obj);
1281
Ben Widawsky8c123e52013-03-04 17:00:29 -08001282
1283 i915_gem_record_active_context(ring, error, &error->ring[i]);
1284
Chris Wilson52d39a22012-02-15 11:25:37 +00001285 count = 0;
1286 list_for_each_entry(request, &ring->request_list, list)
1287 count++;
1288
1289 error->ring[i].num_requests = count;
1290 error->ring[i].requests =
1291 kmalloc(count*sizeof(struct drm_i915_error_request),
1292 GFP_ATOMIC);
1293 if (error->ring[i].requests == NULL) {
1294 error->ring[i].num_requests = 0;
1295 continue;
1296 }
1297
1298 count = 0;
1299 list_for_each_entry(request, &ring->request_list, list) {
1300 struct drm_i915_error_request *erq;
1301
1302 erq = &error->ring[i].requests[count++];
1303 erq->seqno = request->seqno;
1304 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001305 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001306 }
1307 }
1308}
1309
Jesse Barnes8a905232009-07-11 16:48:03 -04001310/**
1311 * i915_capture_error_state - capture an error record for later analysis
1312 * @dev: drm device
1313 *
1314 * Should be called when an error is detected (either a hang or an error
1315 * interrupt) to capture error state from the time of the error. Fills
1316 * out a structure which becomes available in debugfs for user level tools
1317 * to pick up.
1318 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001319static void i915_capture_error_state(struct drm_device *dev)
1320{
1321 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001322 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001323 struct drm_i915_error_state *error;
1324 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001326
Daniel Vetter99584db2012-11-14 17:14:04 +01001327 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1328 error = dev_priv->gpu_error.first_error;
1329 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001330 if (error)
1331 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001332
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001333 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001334 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001335 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001336 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1337 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001338 }
1339
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001340 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001341 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001342 dev->primary->index);
Chris Wilson2fa772f32010-10-01 13:23:27 +01001343
Daniel Vetter742cbee2012-04-27 15:17:39 +02001344 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001345 error->eir = I915_READ(EIR);
1346 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001347 if (HAS_HW_CONTEXTS(dev))
1348 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001349
1350 if (HAS_PCH_SPLIT(dev))
1351 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1352 else if (IS_VALLEYVIEW(dev))
1353 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1354 else if (IS_GEN2(dev))
1355 error->ier = I915_READ16(IER);
1356 else
1357 error->ier = I915_READ(IER);
1358
Chris Wilson0f3b6842013-01-15 12:05:55 +00001359 if (INTEL_INFO(dev)->gen >= 6)
1360 error->derrmr = I915_READ(DERRMR);
1361
1362 if (IS_VALLEYVIEW(dev))
1363 error->forcewake = I915_READ(FORCEWAKE_VLV);
1364 else if (INTEL_INFO(dev)->gen >= 7)
1365 error->forcewake = I915_READ(FORCEWAKE_MT);
1366 else if (INTEL_INFO(dev)->gen == 6)
1367 error->forcewake = I915_READ(FORCEWAKE);
1368
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001369 for_each_pipe(pipe)
1370 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001371
Daniel Vetter33f3f512011-12-14 13:57:39 +01001372 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001373 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001374 error->done_reg = I915_READ(DONE_REG);
1375 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001376
Ben Widawsky71e172e2012-08-20 16:15:13 -07001377 if (INTEL_INFO(dev)->gen == 7)
1378 error->err_int = I915_READ(GEN7_ERR_INT);
1379
Ben Widawsky050ee912012-08-22 11:32:15 -07001380 i915_get_extra_instdone(dev, error->extra_instdone);
1381
Chris Wilson748ebc62010-10-24 10:28:47 +01001382 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001383 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001384
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001385 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001386 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001387 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001388
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001389 i = 0;
1390 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1391 i++;
1392 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001393 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001394 if (obj->pin_count)
1395 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001396 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001397
Chris Wilson8e934db2011-01-24 12:34:00 +00001398 error->active_bo = NULL;
1399 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001400 if (i) {
1401 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001402 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001403 if (error->active_bo)
1404 error->pinned_bo =
1405 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001406 }
1407
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001408 if (error->active_bo)
1409 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001410 capture_active_bo(error->active_bo,
1411 error->active_bo_count,
1412 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001413
1414 if (error->pinned_bo)
1415 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001416 capture_pinned_bo(error->pinned_bo,
1417 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001418 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001419
Jesse Barnes8a905232009-07-11 16:48:03 -04001420 do_gettimeofday(&error->time);
1421
Chris Wilson6ef3d422010-08-04 20:26:07 +01001422 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001423 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001424
Daniel Vetter99584db2012-11-14 17:14:04 +01001425 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1426 if (dev_priv->gpu_error.first_error == NULL) {
1427 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001428 error = NULL;
1429 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001430 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001431
1432 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001433 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001434}
1435
1436void i915_destroy_error_state(struct drm_device *dev)
1437{
1438 struct drm_i915_private *dev_priv = dev->dev_private;
1439 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001440 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001441
Daniel Vetter99584db2012-11-14 17:14:04 +01001442 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1443 error = dev_priv->gpu_error.first_error;
1444 dev_priv->gpu_error.first_error = NULL;
1445 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001446
1447 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001448 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001449}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001450#else
1451#define i915_capture_error_state(x)
1452#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001453
Chris Wilson35aed2e2010-05-27 13:18:12 +01001454static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001455{
1456 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001457 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001458 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001459 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001460
Chris Wilson35aed2e2010-05-27 13:18:12 +01001461 if (!eir)
1462 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001463
Joe Perchesa70491c2012-03-18 13:00:11 -07001464 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001465
Ben Widawskybd9854f2012-08-23 15:18:09 -07001466 i915_get_extra_instdone(dev, instdone);
1467
Jesse Barnes8a905232009-07-11 16:48:03 -04001468 if (IS_G4X(dev)) {
1469 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1470 u32 ipeir = I915_READ(IPEIR_I965);
1471
Joe Perchesa70491c2012-03-18 13:00:11 -07001472 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1473 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001474 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1475 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001476 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001477 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001478 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001479 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001480 }
1481 if (eir & GM45_ERROR_PAGE_TABLE) {
1482 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001483 pr_err("page table error\n");
1484 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001485 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001486 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001487 }
1488 }
1489
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001490 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001491 if (eir & I915_ERROR_PAGE_TABLE) {
1492 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001493 pr_err("page table error\n");
1494 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001495 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001496 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001497 }
1498 }
1499
1500 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001501 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001502 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001503 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001504 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001505 /* pipestat has already been acked */
1506 }
1507 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001508 pr_err("instruction error\n");
1509 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001510 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1511 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001512 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001513 u32 ipeir = I915_READ(IPEIR);
1514
Joe Perchesa70491c2012-03-18 13:00:11 -07001515 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1516 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001517 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001518 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001519 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001520 } else {
1521 u32 ipeir = I915_READ(IPEIR_I965);
1522
Joe Perchesa70491c2012-03-18 13:00:11 -07001523 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1524 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001525 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001526 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001527 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001528 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001529 }
1530 }
1531
1532 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001533 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001534 eir = I915_READ(EIR);
1535 if (eir) {
1536 /*
1537 * some errors might have become stuck,
1538 * mask them.
1539 */
1540 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1541 I915_WRITE(EMR, I915_READ(EMR) | eir);
1542 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1543 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001544}
1545
1546/**
1547 * i915_handle_error - handle an error interrupt
1548 * @dev: drm device
1549 *
1550 * Do some basic checking of regsiter state at error interrupt time and
1551 * dump it to the syslog. Also call i915_capture_error_state() to make
1552 * sure we get a record and make it available in debugfs. Fire a uevent
1553 * so userspace knows something bad happened (should trigger collection
1554 * of a ring dump etc.).
1555 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001556void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001557{
1558 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001559 struct intel_ring_buffer *ring;
1560 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001561
1562 i915_capture_error_state(dev);
1563 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001564
Ben Gamariba1234d2009-09-14 17:48:47 -04001565 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001566 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1567 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001568
Ben Gamari11ed50e2009-09-14 17:48:45 -04001569 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001570 * Wakeup waiting processes so that the reset work item
1571 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001572 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001573 for_each_ring(ring, dev_priv, i)
1574 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001575 }
1576
Daniel Vetter99584db2012-11-14 17:14:04 +01001577 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001578}
1579
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001580static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001581{
1582 drm_i915_private_t *dev_priv = dev->dev_private;
1583 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001585 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001586 struct intel_unpin_work *work;
1587 unsigned long flags;
1588 bool stall_detected;
1589
1590 /* Ignore early vblank irqs */
1591 if (intel_crtc == NULL)
1592 return;
1593
1594 spin_lock_irqsave(&dev->event_lock, flags);
1595 work = intel_crtc->unpin_work;
1596
Chris Wilsone7d841c2012-12-03 11:36:30 +00001597 if (work == NULL ||
1598 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1599 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001600 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1601 spin_unlock_irqrestore(&dev->event_lock, flags);
1602 return;
1603 }
1604
1605 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001606 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001607 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001608 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001609 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1610 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001611 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001612 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001613 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001614 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001615 crtc->x * crtc->fb->bits_per_pixel/8);
1616 }
1617
1618 spin_unlock_irqrestore(&dev->event_lock, flags);
1619
1620 if (stall_detected) {
1621 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1622 intel_prepare_page_flip(dev, intel_crtc->plane);
1623 }
1624}
1625
Keith Packard42f52ef2008-10-18 19:39:29 -07001626/* Called from drm generic code, passed 'crtc' which
1627 * we use as a pipe index
1628 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001629static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001630{
1631 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001632 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001633
Chris Wilson5eddb702010-09-11 13:48:45 +01001634 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001635 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001636
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001637 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001638 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001639 i915_enable_pipestat(dev_priv, pipe,
1640 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001641 else
Keith Packard7c463582008-11-04 02:03:27 -08001642 i915_enable_pipestat(dev_priv, pipe,
1643 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001644
1645 /* maintain vblank delivery even in deep C-states */
1646 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001647 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001648 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001649
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001650 return 0;
1651}
1652
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001653static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001654{
1655 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1656 unsigned long irqflags;
1657
1658 if (!i915_pipe_enabled(dev, pipe))
1659 return -EINVAL;
1660
1661 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1662 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001663 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001664 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1665
1666 return 0;
1667}
1668
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001669static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001670{
1671 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1672 unsigned long irqflags;
1673
1674 if (!i915_pipe_enabled(dev, pipe))
1675 return -EINVAL;
1676
1677 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001678 ironlake_enable_display_irq(dev_priv,
1679 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001680 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1681
1682 return 0;
1683}
1684
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001685static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1686{
1687 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1688 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001689 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001690
1691 if (!i915_pipe_enabled(dev, pipe))
1692 return -EINVAL;
1693
1694 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001695 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001696 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001697 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001698 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001699 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001700 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001701 i915_enable_pipestat(dev_priv, pipe,
1702 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001703 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1704
1705 return 0;
1706}
1707
Keith Packard42f52ef2008-10-18 19:39:29 -07001708/* Called from drm generic code, passed 'crtc' which
1709 * we use as a pipe index
1710 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001711static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001712{
1713 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001714 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001715
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001716 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001717 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001718 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001719
Jesse Barnesf796cf82011-04-07 13:58:17 -07001720 i915_disable_pipestat(dev_priv, pipe,
1721 PIPE_VBLANK_INTERRUPT_ENABLE |
1722 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1723 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1724}
1725
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001726static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001727{
1728 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1729 unsigned long irqflags;
1730
1731 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1732 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001733 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001734 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001735}
1736
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001737static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001738{
1739 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1740 unsigned long irqflags;
1741
1742 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001743 ironlake_disable_display_irq(dev_priv,
1744 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001745 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1746}
1747
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001748static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1749{
1750 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1751 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001752 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001753
1754 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001755 i915_disable_pipestat(dev_priv, pipe,
1756 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001757 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001758 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001759 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001760 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001761 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001762 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001763 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1764}
1765
Chris Wilson893eead2010-10-27 14:44:35 +01001766static u32
1767ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001768{
Chris Wilson893eead2010-10-27 14:44:35 +01001769 return list_entry(ring->request_list.prev,
1770 struct drm_i915_gem_request, list)->seqno;
1771}
1772
1773static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1774{
1775 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001776 i915_seqno_passed(ring->get_seqno(ring, false),
1777 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001778 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001779 if (waitqueue_active(&ring->irq_queue)) {
1780 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1781 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001782 wake_up_all(&ring->irq_queue);
1783 *err = true;
1784 }
1785 return true;
1786 }
1787 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001788}
1789
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001790static bool kick_ring(struct intel_ring_buffer *ring)
1791{
1792 struct drm_device *dev = ring->dev;
1793 struct drm_i915_private *dev_priv = dev->dev_private;
1794 u32 tmp = I915_READ_CTL(ring);
1795 if (tmp & RING_WAIT) {
1796 DRM_ERROR("Kicking stuck wait on %s\n",
1797 ring->name);
1798 I915_WRITE_CTL(ring, tmp);
1799 return true;
1800 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001801 return false;
1802}
1803
Chris Wilsond1e61e72012-04-10 17:00:41 +01001804static bool i915_hangcheck_hung(struct drm_device *dev)
1805{
1806 drm_i915_private_t *dev_priv = dev->dev_private;
1807
Daniel Vetter99584db2012-11-14 17:14:04 +01001808 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001809 bool hung = true;
1810
Chris Wilsond1e61e72012-04-10 17:00:41 +01001811 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1812 i915_handle_error(dev, true);
1813
1814 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001815 struct intel_ring_buffer *ring;
1816 int i;
1817
Chris Wilsond1e61e72012-04-10 17:00:41 +01001818 /* Is the chip hanging on a WAIT_FOR_EVENT?
1819 * If so we can simply poke the RB_WAIT bit
1820 * and break the hang. This should work on
1821 * all but the second generation chipsets.
1822 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001823 for_each_ring(ring, dev_priv, i)
1824 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001825 }
1826
Chris Wilsonb4519512012-05-11 14:29:30 +01001827 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001828 }
1829
1830 return false;
1831}
1832
Ben Gamarif65d9422009-09-14 17:48:44 -04001833/**
1834 * This is called when the chip hasn't reported back with completed
1835 * batchbuffers in a long time. The first time this is called we simply record
1836 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1837 * again, we assume the chip is wedged and try to fix it.
1838 */
1839void i915_hangcheck_elapsed(unsigned long data)
1840{
1841 struct drm_device *dev = (struct drm_device *)data;
1842 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001843 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001844 struct intel_ring_buffer *ring;
1845 bool err = false, idle;
1846 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001847
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001848 if (!i915_enable_hangcheck)
1849 return;
1850
Chris Wilsonb4519512012-05-11 14:29:30 +01001851 memset(acthd, 0, sizeof(acthd));
1852 idle = true;
1853 for_each_ring(ring, dev_priv, i) {
1854 idle &= i915_hangcheck_ring_idle(ring, &err);
1855 acthd[i] = intel_ring_get_active_head(ring);
1856 }
1857
Chris Wilson893eead2010-10-27 14:44:35 +01001858 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001859 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001860 if (err) {
1861 if (i915_hangcheck_hung(dev))
1862 return;
1863
Chris Wilson893eead2010-10-27 14:44:35 +01001864 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001865 }
1866
Daniel Vetter99584db2012-11-14 17:14:04 +01001867 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001868 return;
1869 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001870
Ben Widawskybd9854f2012-08-23 15:18:09 -07001871 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01001872 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
1873 sizeof(acthd)) == 0 &&
1874 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
1875 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001876 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001877 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001878 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01001879 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001880
Daniel Vetter99584db2012-11-14 17:14:04 +01001881 memcpy(dev_priv->gpu_error.last_acthd, acthd,
1882 sizeof(acthd));
1883 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
1884 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001885 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001886
Chris Wilson893eead2010-10-27 14:44:35 +01001887repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001888 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01001889 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001890 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001891}
1892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893/* drm_dma.h hooks
1894*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001895static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001896{
1897 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1898
Jesse Barnes46979952011-04-07 13:53:55 -07001899 atomic_set(&dev_priv->irq_received, 0);
1900
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001901 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001902
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001903 /* XXX hotplug from PCH */
1904
1905 I915_WRITE(DEIMR, 0xffffffff);
1906 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001907 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001908
1909 /* and GT */
1910 I915_WRITE(GTIMR, 0xffffffff);
1911 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001912 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001913
1914 /* south display irq */
1915 I915_WRITE(SDEIMR, 0xffffffff);
1916 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001917 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001918}
1919
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001920static void valleyview_irq_preinstall(struct drm_device *dev)
1921{
1922 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1923 int pipe;
1924
1925 atomic_set(&dev_priv->irq_received, 0);
1926
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001927 /* VLV magic */
1928 I915_WRITE(VLV_IMR, 0);
1929 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1930 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1931 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1932
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001933 /* and GT */
1934 I915_WRITE(GTIIR, I915_READ(GTIIR));
1935 I915_WRITE(GTIIR, I915_READ(GTIIR));
1936 I915_WRITE(GTIMR, 0xffffffff);
1937 I915_WRITE(GTIER, 0x0);
1938 POSTING_READ(GTIER);
1939
1940 I915_WRITE(DPINVGTT, 0xff);
1941
1942 I915_WRITE(PORT_HOTPLUG_EN, 0);
1943 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1944 for_each_pipe(pipe)
1945 I915_WRITE(PIPESTAT(pipe), 0xffff);
1946 I915_WRITE(VLV_IIR, 0xffffffff);
1947 I915_WRITE(VLV_IMR, 0xffffffff);
1948 I915_WRITE(VLV_IER, 0x0);
1949 POSTING_READ(VLV_IER);
1950}
1951
Keith Packard7fe0b972011-09-19 13:31:02 -07001952/*
1953 * Enable digital hotplug on the PCH, and configure the DP short pulse
1954 * duration to 2ms (which is the minimum in the Display Port spec)
1955 *
1956 * This register is the same on all known PCH chips.
1957 */
1958
Paulo Zanonid46da432013-02-08 17:35:15 -02001959static void ibx_enable_hotplug(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07001960{
1961 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1962 u32 hotplug;
1963
1964 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1965 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1966 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1967 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1968 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1969 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1970}
1971
Paulo Zanonid46da432013-02-08 17:35:15 -02001972static void ibx_irq_postinstall(struct drm_device *dev)
1973{
1974 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1975 u32 mask;
1976
1977 if (HAS_PCH_IBX(dev))
1978 mask = SDE_HOTPLUG_MASK |
1979 SDE_GMBUS |
1980 SDE_AUX_MASK;
1981 else
1982 mask = SDE_HOTPLUG_MASK_CPT |
1983 SDE_GMBUS_CPT |
1984 SDE_AUX_MASK_CPT;
1985
1986 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1987 I915_WRITE(SDEIMR, ~mask);
1988 I915_WRITE(SDEIER, mask);
1989 POSTING_READ(SDEIER);
1990
1991 ibx_enable_hotplug(dev);
1992}
1993
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001994static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001995{
1996 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1997 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001998 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001999 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2000 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002001 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002002
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002003 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002004
2005 /* should always can generate irq */
2006 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002007 I915_WRITE(DEIMR, dev_priv->irq_mask);
2008 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002009 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002010
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002011 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002012
2013 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002014 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002015
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002016 if (IS_GEN6(dev))
2017 render_irqs =
2018 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002019 GEN6_BSD_USER_INTERRUPT |
2020 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002021 else
2022 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00002023 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00002024 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002025 GT_BSD_USER_INTERRUPT;
2026 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002027 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002028
Paulo Zanonid46da432013-02-08 17:35:15 -02002029 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002030
Jesse Barnesf97108d2010-01-29 11:27:07 -08002031 if (IS_IRONLAKE_M(dev)) {
2032 /* Clear & enable PCU event interrupts */
2033 I915_WRITE(DEIIR, DE_PCU_EVENT);
2034 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2035 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2036 }
2037
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002038 return 0;
2039}
2040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002041static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002042{
2043 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2044 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002045 u32 display_mask =
2046 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2047 DE_PLANEC_FLIP_DONE_IVB |
2048 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002049 DE_PLANEA_FLIP_DONE_IVB |
2050 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002051 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002052
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002053 dev_priv->irq_mask = ~display_mask;
2054
2055 /* should always can generate irq */
2056 I915_WRITE(DEIIR, I915_READ(DEIIR));
2057 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002058 I915_WRITE(DEIER,
2059 display_mask |
2060 DE_PIPEC_VBLANK_IVB |
2061 DE_PIPEB_VBLANK_IVB |
2062 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002063 POSTING_READ(DEIER);
2064
Ben Widawsky15b9f802012-05-25 16:56:23 -07002065 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002066
2067 I915_WRITE(GTIIR, I915_READ(GTIIR));
2068 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2069
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002070 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002071 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002072 I915_WRITE(GTIER, render_irqs);
2073 POSTING_READ(GTIER);
2074
Paulo Zanonid46da432013-02-08 17:35:15 -02002075 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002076
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002077 return 0;
2078}
2079
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002080static int valleyview_irq_postinstall(struct drm_device *dev)
2081{
2082 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002083 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002084 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002085 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002086 u16 msid;
2087
2088 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002089 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2090 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2091 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002092 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2093
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002094 /*
2095 *Leave vblank interrupts masked initially. enable/disable will
2096 * toggle them based on usage.
2097 */
2098 dev_priv->irq_mask = (~enable_mask) |
2099 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2100 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002101
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002102 /* Hack for broken MSIs on VLV */
2103 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2104 pci_read_config_word(dev->pdev, 0x98, &msid);
2105 msid &= 0xff; /* mask out delivery bits */
2106 msid |= (1<<14);
2107 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2108
Daniel Vetter20afbda2012-12-11 14:05:07 +01002109 I915_WRITE(PORT_HOTPLUG_EN, 0);
2110 POSTING_READ(PORT_HOTPLUG_EN);
2111
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002112 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2113 I915_WRITE(VLV_IER, enable_mask);
2114 I915_WRITE(VLV_IIR, 0xffffffff);
2115 I915_WRITE(PIPESTAT(0), 0xffff);
2116 I915_WRITE(PIPESTAT(1), 0xffff);
2117 POSTING_READ(VLV_IER);
2118
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002119 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002120 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002121 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2122
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002123 I915_WRITE(VLV_IIR, 0xffffffff);
2124 I915_WRITE(VLV_IIR, 0xffffffff);
2125
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002126 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002127 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002128
2129 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2130 GEN6_BLITTER_USER_INTERRUPT;
2131 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002132 POSTING_READ(GTIER);
2133
2134 /* ack & enable invalid PTE error interrupts */
2135#if 0 /* FIXME: add support to irq handler for checking these bits */
2136 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2137 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2138#endif
2139
2140 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002141
2142 return 0;
2143}
2144
2145static void valleyview_hpd_irq_setup(struct drm_device *dev)
2146{
2147 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2148 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2149
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002150 /* Note HDMI and DP share bits */
Daniel Vetter26739f12013-02-07 12:42:32 +01002151 if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
2152 hotplug_en |= PORTB_HOTPLUG_INT_EN;
2153 if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
2154 hotplug_en |= PORTC_HOTPLUG_INT_EN;
2155 if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
2156 hotplug_en |= PORTD_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302157 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002158 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302159 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002160 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2161 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2162 hotplug_en |= CRT_HOTPLUG_INT_EN;
2163 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2164 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002165
2166 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002167}
2168
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002169static void valleyview_irq_uninstall(struct drm_device *dev)
2170{
2171 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2172 int pipe;
2173
2174 if (!dev_priv)
2175 return;
2176
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002177 for_each_pipe(pipe)
2178 I915_WRITE(PIPESTAT(pipe), 0xffff);
2179
2180 I915_WRITE(HWSTAM, 0xffffffff);
2181 I915_WRITE(PORT_HOTPLUG_EN, 0);
2182 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2183 for_each_pipe(pipe)
2184 I915_WRITE(PIPESTAT(pipe), 0xffff);
2185 I915_WRITE(VLV_IIR, 0xffffffff);
2186 I915_WRITE(VLV_IMR, 0xffffffff);
2187 I915_WRITE(VLV_IER, 0x0);
2188 POSTING_READ(VLV_IER);
2189}
2190
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002191static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002192{
2193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002194
2195 if (!dev_priv)
2196 return;
2197
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002198 I915_WRITE(HWSTAM, 0xffffffff);
2199
2200 I915_WRITE(DEIMR, 0xffffffff);
2201 I915_WRITE(DEIER, 0x0);
2202 I915_WRITE(DEIIR, I915_READ(DEIIR));
2203
2204 I915_WRITE(GTIMR, 0xffffffff);
2205 I915_WRITE(GTIER, 0x0);
2206 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002207
2208 I915_WRITE(SDEIMR, 0xffffffff);
2209 I915_WRITE(SDEIER, 0x0);
2210 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002211}
2212
Chris Wilsonc2798b12012-04-22 21:13:57 +01002213static void i8xx_irq_preinstall(struct drm_device * dev)
2214{
2215 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2216 int pipe;
2217
2218 atomic_set(&dev_priv->irq_received, 0);
2219
2220 for_each_pipe(pipe)
2221 I915_WRITE(PIPESTAT(pipe), 0);
2222 I915_WRITE16(IMR, 0xffff);
2223 I915_WRITE16(IER, 0x0);
2224 POSTING_READ16(IER);
2225}
2226
2227static int i8xx_irq_postinstall(struct drm_device *dev)
2228{
2229 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2230
Chris Wilsonc2798b12012-04-22 21:13:57 +01002231 I915_WRITE16(EMR,
2232 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2233
2234 /* Unmask the interrupts that we always want on. */
2235 dev_priv->irq_mask =
2236 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2237 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2238 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2239 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2240 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2241 I915_WRITE16(IMR, dev_priv->irq_mask);
2242
2243 I915_WRITE16(IER,
2244 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2245 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2246 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2247 I915_USER_INTERRUPT);
2248 POSTING_READ16(IER);
2249
2250 return 0;
2251}
2252
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002253/*
2254 * Returns true when a page flip has completed.
2255 */
2256static bool i8xx_handle_vblank(struct drm_device *dev,
2257 int pipe, u16 iir)
2258{
2259 drm_i915_private_t *dev_priv = dev->dev_private;
2260 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2261
2262 if (!drm_handle_vblank(dev, pipe))
2263 return false;
2264
2265 if ((iir & flip_pending) == 0)
2266 return false;
2267
2268 intel_prepare_page_flip(dev, pipe);
2269
2270 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2271 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2272 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2273 * the flip is completed (no longer pending). Since this doesn't raise
2274 * an interrupt per se, we watch for the change at vblank.
2275 */
2276 if (I915_READ16(ISR) & flip_pending)
2277 return false;
2278
2279 intel_finish_page_flip(dev, pipe);
2280
2281 return true;
2282}
2283
Daniel Vetterff1f5252012-10-02 15:10:55 +02002284static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002285{
2286 struct drm_device *dev = (struct drm_device *) arg;
2287 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002288 u16 iir, new_iir;
2289 u32 pipe_stats[2];
2290 unsigned long irqflags;
2291 int irq_received;
2292 int pipe;
2293 u16 flip_mask =
2294 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2295 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2296
2297 atomic_inc(&dev_priv->irq_received);
2298
2299 iir = I915_READ16(IIR);
2300 if (iir == 0)
2301 return IRQ_NONE;
2302
2303 while (iir & ~flip_mask) {
2304 /* Can't rely on pipestat interrupt bit in iir as it might
2305 * have been cleared after the pipestat interrupt was received.
2306 * It doesn't set the bit in iir again, but it still produces
2307 * interrupts (for non-MSI).
2308 */
2309 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2310 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2311 i915_handle_error(dev, false);
2312
2313 for_each_pipe(pipe) {
2314 int reg = PIPESTAT(pipe);
2315 pipe_stats[pipe] = I915_READ(reg);
2316
2317 /*
2318 * Clear the PIPE*STAT regs before the IIR
2319 */
2320 if (pipe_stats[pipe] & 0x8000ffff) {
2321 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2322 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2323 pipe_name(pipe));
2324 I915_WRITE(reg, pipe_stats[pipe]);
2325 irq_received = 1;
2326 }
2327 }
2328 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2329
2330 I915_WRITE16(IIR, iir & ~flip_mask);
2331 new_iir = I915_READ16(IIR); /* Flush posted writes */
2332
Daniel Vetterd05c6172012-04-26 23:28:09 +02002333 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002334
2335 if (iir & I915_USER_INTERRUPT)
2336 notify_ring(dev, &dev_priv->ring[RCS]);
2337
2338 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002339 i8xx_handle_vblank(dev, 0, iir))
2340 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002341
2342 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002343 i8xx_handle_vblank(dev, 1, iir))
2344 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002345
2346 iir = new_iir;
2347 }
2348
2349 return IRQ_HANDLED;
2350}
2351
2352static void i8xx_irq_uninstall(struct drm_device * dev)
2353{
2354 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2355 int pipe;
2356
Chris Wilsonc2798b12012-04-22 21:13:57 +01002357 for_each_pipe(pipe) {
2358 /* Clear enable bits; then clear status bits */
2359 I915_WRITE(PIPESTAT(pipe), 0);
2360 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2361 }
2362 I915_WRITE16(IMR, 0xffff);
2363 I915_WRITE16(IER, 0x0);
2364 I915_WRITE16(IIR, I915_READ16(IIR));
2365}
2366
Chris Wilsona266c7d2012-04-24 22:59:44 +01002367static void i915_irq_preinstall(struct drm_device * dev)
2368{
2369 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2370 int pipe;
2371
2372 atomic_set(&dev_priv->irq_received, 0);
2373
2374 if (I915_HAS_HOTPLUG(dev)) {
2375 I915_WRITE(PORT_HOTPLUG_EN, 0);
2376 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2377 }
2378
Chris Wilson00d98eb2012-04-24 22:59:48 +01002379 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002380 for_each_pipe(pipe)
2381 I915_WRITE(PIPESTAT(pipe), 0);
2382 I915_WRITE(IMR, 0xffffffff);
2383 I915_WRITE(IER, 0x0);
2384 POSTING_READ(IER);
2385}
2386
2387static int i915_irq_postinstall(struct drm_device *dev)
2388{
2389 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002390 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002391
Chris Wilson38bde182012-04-24 22:59:50 +01002392 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2393
2394 /* Unmask the interrupts that we always want on. */
2395 dev_priv->irq_mask =
2396 ~(I915_ASLE_INTERRUPT |
2397 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2398 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2399 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2400 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2401 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2402
2403 enable_mask =
2404 I915_ASLE_INTERRUPT |
2405 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2406 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2407 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2408 I915_USER_INTERRUPT;
2409
Chris Wilsona266c7d2012-04-24 22:59:44 +01002410 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002411 I915_WRITE(PORT_HOTPLUG_EN, 0);
2412 POSTING_READ(PORT_HOTPLUG_EN);
2413
Chris Wilsona266c7d2012-04-24 22:59:44 +01002414 /* Enable in IER... */
2415 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2416 /* and unmask in IMR */
2417 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2418 }
2419
Chris Wilsona266c7d2012-04-24 22:59:44 +01002420 I915_WRITE(IMR, dev_priv->irq_mask);
2421 I915_WRITE(IER, enable_mask);
2422 POSTING_READ(IER);
2423
Daniel Vetter20afbda2012-12-11 14:05:07 +01002424 intel_opregion_enable_asle(dev);
2425
2426 return 0;
2427}
2428
2429static void i915_hpd_irq_setup(struct drm_device *dev)
2430{
2431 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2432 u32 hotplug_en;
2433
Chris Wilsona266c7d2012-04-24 22:59:44 +01002434 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002435 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002436
Daniel Vetter26739f12013-02-07 12:42:32 +01002437 if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
2438 hotplug_en |= PORTB_HOTPLUG_INT_EN;
2439 if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
2440 hotplug_en |= PORTC_HOTPLUG_INT_EN;
2441 if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
2442 hotplug_en |= PORTD_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002443 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002444 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002445 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002446 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2447 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2448 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002449 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2450 }
2451
2452 /* Ignore TV since it's buggy */
2453
2454 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2455 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002456}
2457
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002458/*
2459 * Returns true when a page flip has completed.
2460 */
2461static bool i915_handle_vblank(struct drm_device *dev,
2462 int plane, int pipe, u32 iir)
2463{
2464 drm_i915_private_t *dev_priv = dev->dev_private;
2465 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2466
2467 if (!drm_handle_vblank(dev, pipe))
2468 return false;
2469
2470 if ((iir & flip_pending) == 0)
2471 return false;
2472
2473 intel_prepare_page_flip(dev, plane);
2474
2475 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2476 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2477 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2478 * the flip is completed (no longer pending). Since this doesn't raise
2479 * an interrupt per se, we watch for the change at vblank.
2480 */
2481 if (I915_READ(ISR) & flip_pending)
2482 return false;
2483
2484 intel_finish_page_flip(dev, pipe);
2485
2486 return true;
2487}
2488
Daniel Vetterff1f5252012-10-02 15:10:55 +02002489static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002490{
2491 struct drm_device *dev = (struct drm_device *) arg;
2492 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002493 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002494 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002495 u32 flip_mask =
2496 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2497 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002498 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002499
2500 atomic_inc(&dev_priv->irq_received);
2501
2502 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002503 do {
2504 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002505 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002506
2507 /* Can't rely on pipestat interrupt bit in iir as it might
2508 * have been cleared after the pipestat interrupt was received.
2509 * It doesn't set the bit in iir again, but it still produces
2510 * interrupts (for non-MSI).
2511 */
2512 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2513 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2514 i915_handle_error(dev, false);
2515
2516 for_each_pipe(pipe) {
2517 int reg = PIPESTAT(pipe);
2518 pipe_stats[pipe] = I915_READ(reg);
2519
Chris Wilson38bde182012-04-24 22:59:50 +01002520 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002521 if (pipe_stats[pipe] & 0x8000ffff) {
2522 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2523 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2524 pipe_name(pipe));
2525 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002526 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002527 }
2528 }
2529 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2530
2531 if (!irq_received)
2532 break;
2533
Chris Wilsona266c7d2012-04-24 22:59:44 +01002534 /* Consume port. Then clear IIR or we'll miss events */
2535 if ((I915_HAS_HOTPLUG(dev)) &&
2536 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2537 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2538
2539 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2540 hotplug_status);
2541 if (hotplug_status & dev_priv->hotplug_supported_mask)
2542 queue_work(dev_priv->wq,
2543 &dev_priv->hotplug_work);
2544
2545 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002546 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002547 }
2548
Chris Wilson38bde182012-04-24 22:59:50 +01002549 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002550 new_iir = I915_READ(IIR); /* Flush posted writes */
2551
Chris Wilsona266c7d2012-04-24 22:59:44 +01002552 if (iir & I915_USER_INTERRUPT)
2553 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002554
Chris Wilsona266c7d2012-04-24 22:59:44 +01002555 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002556 int plane = pipe;
2557 if (IS_MOBILE(dev))
2558 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002559
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002560 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2561 i915_handle_vblank(dev, plane, pipe, iir))
2562 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002563
2564 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2565 blc_event = true;
2566 }
2567
Chris Wilsona266c7d2012-04-24 22:59:44 +01002568 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2569 intel_opregion_asle_intr(dev);
2570
2571 /* With MSI, interrupts are only generated when iir
2572 * transitions from zero to nonzero. If another bit got
2573 * set while we were handling the existing iir bits, then
2574 * we would never get another interrupt.
2575 *
2576 * This is fine on non-MSI as well, as if we hit this path
2577 * we avoid exiting the interrupt handler only to generate
2578 * another one.
2579 *
2580 * Note that for MSI this could cause a stray interrupt report
2581 * if an interrupt landed in the time between writing IIR and
2582 * the posting read. This should be rare enough to never
2583 * trigger the 99% of 100,000 interrupts test for disabling
2584 * stray interrupts.
2585 */
Chris Wilson38bde182012-04-24 22:59:50 +01002586 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002587 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002588 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002589
Daniel Vetterd05c6172012-04-26 23:28:09 +02002590 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002591
Chris Wilsona266c7d2012-04-24 22:59:44 +01002592 return ret;
2593}
2594
2595static void i915_irq_uninstall(struct drm_device * dev)
2596{
2597 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2598 int pipe;
2599
Chris Wilsona266c7d2012-04-24 22:59:44 +01002600 if (I915_HAS_HOTPLUG(dev)) {
2601 I915_WRITE(PORT_HOTPLUG_EN, 0);
2602 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2603 }
2604
Chris Wilson00d98eb2012-04-24 22:59:48 +01002605 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002606 for_each_pipe(pipe) {
2607 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002608 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002609 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2610 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002611 I915_WRITE(IMR, 0xffffffff);
2612 I915_WRITE(IER, 0x0);
2613
Chris Wilsona266c7d2012-04-24 22:59:44 +01002614 I915_WRITE(IIR, I915_READ(IIR));
2615}
2616
2617static void i965_irq_preinstall(struct drm_device * dev)
2618{
2619 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2620 int pipe;
2621
2622 atomic_set(&dev_priv->irq_received, 0);
2623
Chris Wilsonadca4732012-05-11 18:01:31 +01002624 I915_WRITE(PORT_HOTPLUG_EN, 0);
2625 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002626
2627 I915_WRITE(HWSTAM, 0xeffe);
2628 for_each_pipe(pipe)
2629 I915_WRITE(PIPESTAT(pipe), 0);
2630 I915_WRITE(IMR, 0xffffffff);
2631 I915_WRITE(IER, 0x0);
2632 POSTING_READ(IER);
2633}
2634
2635static int i965_irq_postinstall(struct drm_device *dev)
2636{
2637 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002638 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002639 u32 error_mask;
2640
Chris Wilsona266c7d2012-04-24 22:59:44 +01002641 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002642 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002643 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002644 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2645 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2646 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2647 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2648 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2649
2650 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002651 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2652 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002653 enable_mask |= I915_USER_INTERRUPT;
2654
2655 if (IS_G4X(dev))
2656 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002657
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002658 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002659
Chris Wilsona266c7d2012-04-24 22:59:44 +01002660 /*
2661 * Enable some error detection, note the instruction error mask
2662 * bit is reserved, so we leave it masked.
2663 */
2664 if (IS_G4X(dev)) {
2665 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2666 GM45_ERROR_MEM_PRIV |
2667 GM45_ERROR_CP_PRIV |
2668 I915_ERROR_MEMORY_REFRESH);
2669 } else {
2670 error_mask = ~(I915_ERROR_PAGE_TABLE |
2671 I915_ERROR_MEMORY_REFRESH);
2672 }
2673 I915_WRITE(EMR, error_mask);
2674
2675 I915_WRITE(IMR, dev_priv->irq_mask);
2676 I915_WRITE(IER, enable_mask);
2677 POSTING_READ(IER);
2678
Daniel Vetter20afbda2012-12-11 14:05:07 +01002679 I915_WRITE(PORT_HOTPLUG_EN, 0);
2680 POSTING_READ(PORT_HOTPLUG_EN);
2681
2682 intel_opregion_enable_asle(dev);
2683
2684 return 0;
2685}
2686
2687static void i965_hpd_irq_setup(struct drm_device *dev)
2688{
2689 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2690 u32 hotplug_en;
2691
Chris Wilsonadca4732012-05-11 18:01:31 +01002692 /* Note HDMI and DP share hotplug bits */
2693 hotplug_en = 0;
Daniel Vetter26739f12013-02-07 12:42:32 +01002694 if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
2695 hotplug_en |= PORTB_HOTPLUG_INT_EN;
2696 if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
2697 hotplug_en |= PORTC_HOTPLUG_INT_EN;
2698 if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
2699 hotplug_en |= PORTD_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002700 if (IS_G4X(dev)) {
2701 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2702 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2703 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2704 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2705 } else {
2706 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2707 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2708 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2709 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2710 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002711 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2712 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002713
Chris Wilsonadca4732012-05-11 18:01:31 +01002714 /* Programming the CRT detection parameters tends
2715 to generate a spurious hotplug event about three
2716 seconds later. So just do it once.
2717 */
2718 if (IS_G4X(dev))
2719 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2720 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002721 }
2722
Chris Wilsonadca4732012-05-11 18:01:31 +01002723 /* Ignore TV since it's buggy */
2724
2725 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002726}
2727
Daniel Vetterff1f5252012-10-02 15:10:55 +02002728static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002729{
2730 struct drm_device *dev = (struct drm_device *) arg;
2731 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002732 u32 iir, new_iir;
2733 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002734 unsigned long irqflags;
2735 int irq_received;
2736 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002737 u32 flip_mask =
2738 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2739 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002740
2741 atomic_inc(&dev_priv->irq_received);
2742
2743 iir = I915_READ(IIR);
2744
Chris Wilsona266c7d2012-04-24 22:59:44 +01002745 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002746 bool blc_event = false;
2747
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002748 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002749
2750 /* Can't rely on pipestat interrupt bit in iir as it might
2751 * have been cleared after the pipestat interrupt was received.
2752 * It doesn't set the bit in iir again, but it still produces
2753 * interrupts (for non-MSI).
2754 */
2755 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2756 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2757 i915_handle_error(dev, false);
2758
2759 for_each_pipe(pipe) {
2760 int reg = PIPESTAT(pipe);
2761 pipe_stats[pipe] = I915_READ(reg);
2762
2763 /*
2764 * Clear the PIPE*STAT regs before the IIR
2765 */
2766 if (pipe_stats[pipe] & 0x8000ffff) {
2767 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2768 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2769 pipe_name(pipe));
2770 I915_WRITE(reg, pipe_stats[pipe]);
2771 irq_received = 1;
2772 }
2773 }
2774 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2775
2776 if (!irq_received)
2777 break;
2778
2779 ret = IRQ_HANDLED;
2780
2781 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002782 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002783 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2784
2785 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2786 hotplug_status);
2787 if (hotplug_status & dev_priv->hotplug_supported_mask)
2788 queue_work(dev_priv->wq,
2789 &dev_priv->hotplug_work);
2790
2791 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2792 I915_READ(PORT_HOTPLUG_STAT);
2793 }
2794
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002795 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002796 new_iir = I915_READ(IIR); /* Flush posted writes */
2797
Chris Wilsona266c7d2012-04-24 22:59:44 +01002798 if (iir & I915_USER_INTERRUPT)
2799 notify_ring(dev, &dev_priv->ring[RCS]);
2800 if (iir & I915_BSD_USER_INTERRUPT)
2801 notify_ring(dev, &dev_priv->ring[VCS]);
2802
Chris Wilsona266c7d2012-04-24 22:59:44 +01002803 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002804 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002805 i915_handle_vblank(dev, pipe, pipe, iir))
2806 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002807
2808 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2809 blc_event = true;
2810 }
2811
2812
2813 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2814 intel_opregion_asle_intr(dev);
2815
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002816 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2817 gmbus_irq_handler(dev);
2818
Chris Wilsona266c7d2012-04-24 22:59:44 +01002819 /* With MSI, interrupts are only generated when iir
2820 * transitions from zero to nonzero. If another bit got
2821 * set while we were handling the existing iir bits, then
2822 * we would never get another interrupt.
2823 *
2824 * This is fine on non-MSI as well, as if we hit this path
2825 * we avoid exiting the interrupt handler only to generate
2826 * another one.
2827 *
2828 * Note that for MSI this could cause a stray interrupt report
2829 * if an interrupt landed in the time between writing IIR and
2830 * the posting read. This should be rare enough to never
2831 * trigger the 99% of 100,000 interrupts test for disabling
2832 * stray interrupts.
2833 */
2834 iir = new_iir;
2835 }
2836
Daniel Vetterd05c6172012-04-26 23:28:09 +02002837 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002838
Chris Wilsona266c7d2012-04-24 22:59:44 +01002839 return ret;
2840}
2841
2842static void i965_irq_uninstall(struct drm_device * dev)
2843{
2844 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2845 int pipe;
2846
2847 if (!dev_priv)
2848 return;
2849
Chris Wilsonadca4732012-05-11 18:01:31 +01002850 I915_WRITE(PORT_HOTPLUG_EN, 0);
2851 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002852
2853 I915_WRITE(HWSTAM, 0xffffffff);
2854 for_each_pipe(pipe)
2855 I915_WRITE(PIPESTAT(pipe), 0);
2856 I915_WRITE(IMR, 0xffffffff);
2857 I915_WRITE(IER, 0x0);
2858
2859 for_each_pipe(pipe)
2860 I915_WRITE(PIPESTAT(pipe),
2861 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2862 I915_WRITE(IIR, I915_READ(IIR));
2863}
2864
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002865void intel_irq_init(struct drm_device *dev)
2866{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002867 struct drm_i915_private *dev_priv = dev->dev_private;
2868
2869 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002870 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002871 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002872 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002873
Daniel Vetter99584db2012-11-14 17:14:04 +01002874 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2875 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002876 (unsigned long) dev);
2877
Tomas Janousek97a19a22012-12-08 13:48:13 +01002878 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002879
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002880 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2881 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002882 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002883 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2884 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2885 }
2886
Keith Packardc3613de2011-08-12 17:05:54 -07002887 if (drm_core_check_feature(dev, DRIVER_MODESET))
2888 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2889 else
2890 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002891 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2892
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002893 if (IS_VALLEYVIEW(dev)) {
2894 dev->driver->irq_handler = valleyview_irq_handler;
2895 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2896 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2897 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2898 dev->driver->enable_vblank = valleyview_enable_vblank;
2899 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002900 dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002901 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002902 /* Share pre & uninstall handlers with ILK/SNB */
2903 dev->driver->irq_handler = ivybridge_irq_handler;
2904 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2905 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2906 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2907 dev->driver->enable_vblank = ivybridge_enable_vblank;
2908 dev->driver->disable_vblank = ivybridge_disable_vblank;
2909 } else if (HAS_PCH_SPLIT(dev)) {
2910 dev->driver->irq_handler = ironlake_irq_handler;
2911 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2912 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2913 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2914 dev->driver->enable_vblank = ironlake_enable_vblank;
2915 dev->driver->disable_vblank = ironlake_disable_vblank;
2916 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002917 if (INTEL_INFO(dev)->gen == 2) {
2918 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2919 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2920 dev->driver->irq_handler = i8xx_irq_handler;
2921 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002922 } else if (INTEL_INFO(dev)->gen == 3) {
2923 dev->driver->irq_preinstall = i915_irq_preinstall;
2924 dev->driver->irq_postinstall = i915_irq_postinstall;
2925 dev->driver->irq_uninstall = i915_irq_uninstall;
2926 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002927 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002928 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002929 dev->driver->irq_preinstall = i965_irq_preinstall;
2930 dev->driver->irq_postinstall = i965_irq_postinstall;
2931 dev->driver->irq_uninstall = i965_irq_uninstall;
2932 dev->driver->irq_handler = i965_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002933 dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002934 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002935 dev->driver->enable_vblank = i915_enable_vblank;
2936 dev->driver->disable_vblank = i915_disable_vblank;
2937 }
2938}
Daniel Vetter20afbda2012-12-11 14:05:07 +01002939
2940void intel_hpd_init(struct drm_device *dev)
2941{
2942 struct drm_i915_private *dev_priv = dev->dev_private;
2943
2944 if (dev_priv->display.hpd_irq_setup)
2945 dev_priv->display.hpd_irq_setup(dev);
2946}