Simon Horman | 1561f20 | 2016-05-24 10:54:38 +0900 | [diff] [blame] | 1 | /* |
| 2 | * Device Tree Source for the r8a7796 SoC |
| 3 | * |
| 4 | * Copyright (C) 2016 Renesas Electronics Corp. |
| 5 | * |
| 6 | * This file is licensed under the terms of the GNU General Public License |
| 7 | * version 2. This program is licensed "as is" without any warranty of any |
| 8 | * kind, whether express or implied. |
| 9 | */ |
| 10 | |
| 11 | #include <dt-bindings/clock/r8a7796-cpg-mssr.h> |
| 12 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
Geert Uytterhoeven | 56aebae | 2016-05-31 11:08:44 +0200 | [diff] [blame] | 13 | #include <dt-bindings/power/r8a7796-sysc.h> |
Simon Horman | 1561f20 | 2016-05-24 10:54:38 +0900 | [diff] [blame] | 14 | |
| 15 | / { |
| 16 | compatible = "renesas,r8a7796"; |
| 17 | #address-cells = <2>; |
| 18 | #size-cells = <2>; |
| 19 | |
Ulrich Hecht | fcb008a | 2016-10-26 16:14:07 +0200 | [diff] [blame] | 20 | aliases { |
| 21 | i2c0 = &i2c0; |
| 22 | i2c1 = &i2c1; |
| 23 | i2c2 = &i2c2; |
| 24 | i2c3 = &i2c3; |
| 25 | i2c4 = &i2c4; |
| 26 | i2c5 = &i2c5; |
| 27 | i2c6 = &i2c6; |
| 28 | }; |
| 29 | |
Simon Horman | 1561f20 | 2016-05-24 10:54:38 +0900 | [diff] [blame] | 30 | psci { |
| 31 | compatible = "arm,psci-0.2"; |
| 32 | method = "smc"; |
| 33 | }; |
| 34 | |
| 35 | cpus { |
| 36 | #address-cells = <1>; |
| 37 | #size-cells = <0>; |
| 38 | |
| 39 | /* 1 core only at this point */ |
| 40 | a57_0: cpu@0 { |
| 41 | compatible = "arm,cortex-a57", "arm,armv8"; |
| 42 | reg = <0x0>; |
| 43 | device_type = "cpu"; |
Geert Uytterhoeven | 56aebae | 2016-05-31 11:08:44 +0200 | [diff] [blame] | 44 | power-domains = <&sysc R8A7796_PD_CA57_CPU0>; |
Simon Horman | 1561f20 | 2016-05-24 10:54:38 +0900 | [diff] [blame] | 45 | next-level-cache = <&L2_CA57>; |
| 46 | enable-method = "psci"; |
| 47 | }; |
| 48 | |
| 49 | L2_CA57: cache-controller@0 { |
| 50 | compatible = "cache"; |
| 51 | reg = <0>; |
Geert Uytterhoeven | 56aebae | 2016-05-31 11:08:44 +0200 | [diff] [blame] | 52 | power-domains = <&sysc R8A7796_PD_CA57_SCU>; |
Simon Horman | 1561f20 | 2016-05-24 10:54:38 +0900 | [diff] [blame] | 53 | cache-unified; |
| 54 | cache-level = <2>; |
| 55 | }; |
| 56 | }; |
| 57 | |
| 58 | extal_clk: extal { |
| 59 | compatible = "fixed-clock"; |
| 60 | #clock-cells = <0>; |
| 61 | /* This value must be overridden by the board */ |
| 62 | clock-frequency = <0>; |
| 63 | }; |
| 64 | |
| 65 | extalr_clk: extalr { |
| 66 | compatible = "fixed-clock"; |
| 67 | #clock-cells = <0>; |
| 68 | /* This value must be overridden by the board */ |
| 69 | clock-frequency = <0>; |
| 70 | }; |
| 71 | |
| 72 | /* External SCIF clock - to be overridden by boards that provide it */ |
| 73 | scif_clk: scif { |
| 74 | compatible = "fixed-clock"; |
| 75 | #clock-cells = <0>; |
| 76 | clock-frequency = <0>; |
| 77 | }; |
| 78 | |
| 79 | soc { |
| 80 | compatible = "simple-bus"; |
| 81 | interrupt-parent = <&gic>; |
| 82 | #address-cells = <2>; |
| 83 | #size-cells = <2>; |
| 84 | ranges; |
| 85 | |
| 86 | gic: interrupt-controller@f1010000 { |
| 87 | compatible = "arm,gic-400"; |
| 88 | #interrupt-cells = <3>; |
| 89 | #address-cells = <0>; |
| 90 | interrupt-controller; |
| 91 | reg = <0x0 0xf1010000 0 0x1000>, |
| 92 | <0x0 0xf1020000 0 0x20000>, |
| 93 | <0x0 0xf1040000 0 0x20000>, |
| 94 | <0x0 0xf1060000 0 0x20000>; |
| 95 | interrupts = <GIC_PPI 9 |
| 96 | (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>; |
| 97 | }; |
| 98 | |
| 99 | timer { |
| 100 | compatible = "arm,armv8-timer"; |
| 101 | interrupts = <GIC_PPI 13 |
| 102 | (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>, |
| 103 | <GIC_PPI 14 |
| 104 | (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>, |
| 105 | <GIC_PPI 11 |
| 106 | (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>, |
| 107 | <GIC_PPI 10 |
| 108 | (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>; |
| 109 | }; |
| 110 | |
Geert Uytterhoeven | c8ce800 | 2016-06-27 19:50:46 +0200 | [diff] [blame] | 111 | wdt0: watchdog@e6020000 { |
| 112 | compatible = "renesas,r8a7796-wdt", |
| 113 | "renesas,rcar-gen3-wdt"; |
| 114 | reg = <0 0xe6020000 0 0x0c>; |
| 115 | clocks = <&cpg CPG_MOD 402>; |
| 116 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 117 | status = "disabled"; |
| 118 | }; |
| 119 | |
Takeshi Kihara | fa765e5 | 2016-08-17 11:13:51 +0200 | [diff] [blame] | 120 | gpio0: gpio@e6050000 { |
| 121 | compatible = "renesas,gpio-r8a7796", |
| 122 | "renesas,gpio-rcar"; |
| 123 | reg = <0 0xe6050000 0 0x50>; |
| 124 | interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; |
| 125 | #gpio-cells = <2>; |
| 126 | gpio-controller; |
| 127 | gpio-ranges = <&pfc 0 0 16>; |
| 128 | #interrupt-cells = <2>; |
| 129 | interrupt-controller; |
| 130 | clocks = <&cpg CPG_MOD 912>; |
| 131 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 132 | }; |
| 133 | |
| 134 | gpio1: gpio@e6051000 { |
| 135 | compatible = "renesas,gpio-r8a7796", |
| 136 | "renesas,gpio-rcar"; |
| 137 | reg = <0 0xe6051000 0 0x50>; |
| 138 | interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; |
| 139 | #gpio-cells = <2>; |
| 140 | gpio-controller; |
| 141 | gpio-ranges = <&pfc 0 32 29>; |
| 142 | #interrupt-cells = <2>; |
| 143 | interrupt-controller; |
| 144 | clocks = <&cpg CPG_MOD 911>; |
| 145 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 146 | }; |
| 147 | |
| 148 | gpio2: gpio@e6052000 { |
| 149 | compatible = "renesas,gpio-r8a7796", |
| 150 | "renesas,gpio-rcar"; |
| 151 | reg = <0 0xe6052000 0 0x50>; |
| 152 | interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; |
| 153 | #gpio-cells = <2>; |
| 154 | gpio-controller; |
| 155 | gpio-ranges = <&pfc 0 64 15>; |
| 156 | #interrupt-cells = <2>; |
| 157 | interrupt-controller; |
| 158 | clocks = <&cpg CPG_MOD 910>; |
| 159 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 160 | }; |
| 161 | |
| 162 | gpio3: gpio@e6053000 { |
| 163 | compatible = "renesas,gpio-r8a7796", |
| 164 | "renesas,gpio-rcar"; |
| 165 | reg = <0 0xe6053000 0 0x50>; |
| 166 | interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; |
| 167 | #gpio-cells = <2>; |
| 168 | gpio-controller; |
| 169 | gpio-ranges = <&pfc 0 96 16>; |
| 170 | #interrupt-cells = <2>; |
| 171 | interrupt-controller; |
| 172 | clocks = <&cpg CPG_MOD 909>; |
| 173 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 174 | }; |
| 175 | |
| 176 | gpio4: gpio@e6054000 { |
| 177 | compatible = "renesas,gpio-r8a7796", |
| 178 | "renesas,gpio-rcar"; |
| 179 | reg = <0 0xe6054000 0 0x50>; |
| 180 | interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; |
| 181 | #gpio-cells = <2>; |
| 182 | gpio-controller; |
| 183 | gpio-ranges = <&pfc 0 128 18>; |
| 184 | #interrupt-cells = <2>; |
| 185 | interrupt-controller; |
| 186 | clocks = <&cpg CPG_MOD 908>; |
| 187 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 188 | }; |
| 189 | |
| 190 | gpio5: gpio@e6055000 { |
| 191 | compatible = "renesas,gpio-r8a7796", |
| 192 | "renesas,gpio-rcar"; |
| 193 | reg = <0 0xe6055000 0 0x50>; |
| 194 | interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; |
| 195 | #gpio-cells = <2>; |
| 196 | gpio-controller; |
| 197 | gpio-ranges = <&pfc 0 160 26>; |
| 198 | #interrupt-cells = <2>; |
| 199 | interrupt-controller; |
| 200 | clocks = <&cpg CPG_MOD 907>; |
| 201 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 202 | }; |
| 203 | |
| 204 | gpio6: gpio@e6055400 { |
| 205 | compatible = "renesas,gpio-r8a7796", |
| 206 | "renesas,gpio-rcar"; |
| 207 | reg = <0 0xe6055400 0 0x50>; |
| 208 | interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; |
| 209 | #gpio-cells = <2>; |
| 210 | gpio-controller; |
| 211 | gpio-ranges = <&pfc 0 192 32>; |
| 212 | #interrupt-cells = <2>; |
| 213 | interrupt-controller; |
| 214 | clocks = <&cpg CPG_MOD 906>; |
| 215 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 216 | }; |
| 217 | |
| 218 | gpio7: gpio@e6055800 { |
| 219 | compatible = "renesas,gpio-r8a7796", |
| 220 | "renesas,gpio-rcar"; |
| 221 | reg = <0 0xe6055800 0 0x50>; |
| 222 | interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; |
| 223 | #gpio-cells = <2>; |
| 224 | gpio-controller; |
| 225 | gpio-ranges = <&pfc 0 224 4>; |
| 226 | #interrupt-cells = <2>; |
| 227 | interrupt-controller; |
| 228 | clocks = <&cpg CPG_MOD 905>; |
| 229 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 230 | }; |
| 231 | |
Takeshi Kihara | 5080947 | 2016-08-18 15:12:34 +0200 | [diff] [blame] | 232 | pfc: pin-controller@e6060000 { |
| 233 | compatible = "renesas,pfc-r8a7796"; |
| 234 | reg = <0 0xe6060000 0 0x50c>; |
| 235 | }; |
| 236 | |
Simon Horman | 1561f20 | 2016-05-24 10:54:38 +0900 | [diff] [blame] | 237 | cpg: clock-controller@e6150000 { |
| 238 | compatible = "renesas,r8a7796-cpg-mssr"; |
| 239 | reg = <0 0xe6150000 0 0x1000>; |
| 240 | clocks = <&extal_clk>, <&extalr_clk>; |
| 241 | clock-names = "extal", "extalr"; |
| 242 | #clock-cells = <2>; |
| 243 | #power-domain-cells = <0>; |
| 244 | }; |
| 245 | |
Geert Uytterhoeven | 5de6896 | 2016-11-14 19:37:17 +0100 | [diff] [blame^] | 246 | prr: chipid@fff00044 { |
| 247 | compatible = "renesas,prr"; |
| 248 | reg = <0 0xfff00044 0 4>; |
| 249 | }; |
| 250 | |
Geert Uytterhoeven | 56aebae | 2016-05-31 11:08:44 +0200 | [diff] [blame] | 251 | sysc: system-controller@e6180000 { |
| 252 | compatible = "renesas,r8a7796-sysc"; |
| 253 | reg = <0 0xe6180000 0 0x0400>; |
| 254 | #power-domain-cells = <1>; |
| 255 | }; |
| 256 | |
Ulrich Hecht | fcb008a | 2016-10-26 16:14:07 +0200 | [diff] [blame] | 257 | i2c0: i2c@e6500000 { |
| 258 | #address-cells = <1>; |
| 259 | #size-cells = <0>; |
| 260 | compatible = "renesas,i2c-r8a7796"; |
| 261 | reg = <0 0xe6500000 0 0x40>; |
| 262 | interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; |
| 263 | clocks = <&cpg CPG_MOD 931>; |
| 264 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
Ulrich Hecht | c758f4e | 2016-10-26 16:14:08 +0200 | [diff] [blame] | 265 | dmas = <&dmac1 0x91>, <&dmac1 0x90>, |
| 266 | <&dmac2 0x91>, <&dmac2 0x90>; |
| 267 | dma-names = "tx", "rx", "tx", "rx"; |
Ulrich Hecht | fcb008a | 2016-10-26 16:14:07 +0200 | [diff] [blame] | 268 | i2c-scl-internal-delay-ns = <110>; |
| 269 | status = "disabled"; |
| 270 | }; |
| 271 | |
| 272 | i2c1: i2c@e6508000 { |
| 273 | #address-cells = <1>; |
| 274 | #size-cells = <0>; |
| 275 | compatible = "renesas,i2c-r8a7796"; |
| 276 | reg = <0 0xe6508000 0 0x40>; |
| 277 | interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; |
| 278 | clocks = <&cpg CPG_MOD 930>; |
| 279 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
Ulrich Hecht | c758f4e | 2016-10-26 16:14:08 +0200 | [diff] [blame] | 280 | dmas = <&dmac1 0x93>, <&dmac1 0x92>, |
| 281 | <&dmac2 0x93>, <&dmac2 0x92>; |
| 282 | dma-names = "tx", "rx", "tx", "rx"; |
Ulrich Hecht | fcb008a | 2016-10-26 16:14:07 +0200 | [diff] [blame] | 283 | i2c-scl-internal-delay-ns = <6>; |
| 284 | status = "disabled"; |
| 285 | }; |
| 286 | |
| 287 | i2c2: i2c@e6510000 { |
| 288 | #address-cells = <1>; |
| 289 | #size-cells = <0>; |
| 290 | compatible = "renesas,i2c-r8a7796"; |
| 291 | reg = <0 0xe6510000 0 0x40>; |
| 292 | interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; |
| 293 | clocks = <&cpg CPG_MOD 929>; |
| 294 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
Ulrich Hecht | c758f4e | 2016-10-26 16:14:08 +0200 | [diff] [blame] | 295 | dmas = <&dmac1 0x95>, <&dmac1 0x94>, |
| 296 | <&dmac2 0x95>, <&dmac2 0x94>; |
| 297 | dma-names = "tx", "rx", "tx", "rx"; |
Ulrich Hecht | fcb008a | 2016-10-26 16:14:07 +0200 | [diff] [blame] | 298 | i2c-scl-internal-delay-ns = <6>; |
| 299 | status = "disabled"; |
| 300 | }; |
| 301 | |
| 302 | i2c3: i2c@e66d0000 { |
| 303 | #address-cells = <1>; |
| 304 | #size-cells = <0>; |
| 305 | compatible = "renesas,i2c-r8a7796"; |
| 306 | reg = <0 0xe66d0000 0 0x40>; |
| 307 | interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; |
| 308 | clocks = <&cpg CPG_MOD 928>; |
| 309 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
Ulrich Hecht | c758f4e | 2016-10-26 16:14:08 +0200 | [diff] [blame] | 310 | dmas = <&dmac0 0x97>, <&dmac0 0x96>; |
| 311 | dma-names = "tx", "rx"; |
Ulrich Hecht | fcb008a | 2016-10-26 16:14:07 +0200 | [diff] [blame] | 312 | i2c-scl-internal-delay-ns = <110>; |
| 313 | status = "disabled"; |
| 314 | }; |
| 315 | |
| 316 | i2c4: i2c@e66d8000 { |
| 317 | #address-cells = <1>; |
| 318 | #size-cells = <0>; |
| 319 | compatible = "renesas,i2c-r8a7796"; |
| 320 | reg = <0 0xe66d8000 0 0x40>; |
| 321 | interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; |
| 322 | clocks = <&cpg CPG_MOD 927>; |
| 323 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
Ulrich Hecht | c758f4e | 2016-10-26 16:14:08 +0200 | [diff] [blame] | 324 | dmas = <&dmac0 0x99>, <&dmac0 0x98>; |
| 325 | dma-names = "tx", "rx"; |
Ulrich Hecht | fcb008a | 2016-10-26 16:14:07 +0200 | [diff] [blame] | 326 | i2c-scl-internal-delay-ns = <110>; |
| 327 | status = "disabled"; |
| 328 | }; |
| 329 | |
| 330 | i2c5: i2c@e66e0000 { |
| 331 | #address-cells = <1>; |
| 332 | #size-cells = <0>; |
| 333 | compatible = "renesas,i2c-r8a7796"; |
| 334 | reg = <0 0xe66e0000 0 0x40>; |
| 335 | interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; |
| 336 | clocks = <&cpg CPG_MOD 919>; |
| 337 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
Ulrich Hecht | c758f4e | 2016-10-26 16:14:08 +0200 | [diff] [blame] | 338 | dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; |
| 339 | dma-names = "tx", "rx"; |
Ulrich Hecht | fcb008a | 2016-10-26 16:14:07 +0200 | [diff] [blame] | 340 | i2c-scl-internal-delay-ns = <110>; |
| 341 | status = "disabled"; |
| 342 | }; |
| 343 | |
| 344 | i2c6: i2c@e66e8000 { |
| 345 | #address-cells = <1>; |
| 346 | #size-cells = <0>; |
| 347 | compatible = "renesas,i2c-r8a7796"; |
| 348 | reg = <0 0xe66e8000 0 0x40>; |
| 349 | interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; |
| 350 | clocks = <&cpg CPG_MOD 918>; |
| 351 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
Ulrich Hecht | c758f4e | 2016-10-26 16:14:08 +0200 | [diff] [blame] | 352 | dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; |
| 353 | dma-names = "tx", "rx"; |
Ulrich Hecht | fcb008a | 2016-10-26 16:14:07 +0200 | [diff] [blame] | 354 | i2c-scl-internal-delay-ns = <6>; |
| 355 | status = "disabled"; |
| 356 | }; |
| 357 | |
Simon Horman | 1561f20 | 2016-05-24 10:54:38 +0900 | [diff] [blame] | 358 | scif2: serial@e6e88000 { |
| 359 | compatible = "renesas,scif-r8a7796", |
| 360 | "renesas,rcar-gen3-scif", "renesas,scif"; |
| 361 | reg = <0 0xe6e88000 0 64>; |
| 362 | interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; |
| 363 | clocks = <&cpg CPG_MOD 310>, |
| 364 | <&cpg CPG_CORE R8A7796_CLK_S3D1>, |
| 365 | <&scif_clk>; |
| 366 | clock-names = "fck", "brg_int", "scif_clk"; |
Geert Uytterhoeven | a900318 | 2016-05-31 11:08:45 +0200 | [diff] [blame] | 367 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
Simon Horman | 1561f20 | 2016-05-24 10:54:38 +0900 | [diff] [blame] | 368 | status = "disabled"; |
| 369 | }; |
Simon Horman | a513cf1 | 2016-08-17 10:08:05 +0200 | [diff] [blame] | 370 | |
Ulrich Hecht | 9350852 | 2016-09-14 18:45:48 +0200 | [diff] [blame] | 371 | dmac0: dma-controller@e6700000 { |
| 372 | compatible = "renesas,dmac-r8a7796", |
| 373 | "renesas,rcar-dmac"; |
| 374 | reg = <0 0xe6700000 0 0x10000>; |
| 375 | interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH |
| 376 | GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH |
| 377 | GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH |
| 378 | GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH |
| 379 | GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH |
| 380 | GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH |
| 381 | GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH |
| 382 | GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH |
| 383 | GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH |
| 384 | GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH |
| 385 | GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH |
| 386 | GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH |
| 387 | GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH |
| 388 | GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH |
| 389 | GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH |
| 390 | GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH |
| 391 | GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; |
| 392 | interrupt-names = "error", |
| 393 | "ch0", "ch1", "ch2", "ch3", |
| 394 | "ch4", "ch5", "ch6", "ch7", |
| 395 | "ch8", "ch9", "ch10", "ch11", |
| 396 | "ch12", "ch13", "ch14", "ch15"; |
| 397 | clocks = <&cpg CPG_MOD 219>; |
| 398 | clock-names = "fck"; |
| 399 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 400 | #dma-cells = <1>; |
| 401 | dma-channels = <16>; |
| 402 | }; |
| 403 | |
| 404 | dmac1: dma-controller@e7300000 { |
| 405 | compatible = "renesas,dmac-r8a7796", |
| 406 | "renesas,rcar-dmac"; |
| 407 | reg = <0 0xe7300000 0 0x10000>; |
| 408 | interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH |
| 409 | GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH |
| 410 | GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH |
| 411 | GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH |
| 412 | GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH |
| 413 | GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH |
| 414 | GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH |
| 415 | GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH |
| 416 | GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH |
| 417 | GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH |
| 418 | GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH |
| 419 | GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH |
| 420 | GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH |
| 421 | GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH |
| 422 | GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH |
| 423 | GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH |
| 424 | GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; |
| 425 | interrupt-names = "error", |
| 426 | "ch0", "ch1", "ch2", "ch3", |
| 427 | "ch4", "ch5", "ch6", "ch7", |
| 428 | "ch8", "ch9", "ch10", "ch11", |
| 429 | "ch12", "ch13", "ch14", "ch15"; |
| 430 | clocks = <&cpg CPG_MOD 218>; |
| 431 | clock-names = "fck"; |
| 432 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 433 | #dma-cells = <1>; |
| 434 | dma-channels = <16>; |
| 435 | }; |
| 436 | |
| 437 | dmac2: dma-controller@e7310000 { |
| 438 | compatible = "renesas,dmac-r8a7796", |
| 439 | "renesas,rcar-dmac"; |
| 440 | reg = <0 0xe7310000 0 0x10000>; |
| 441 | interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH |
| 442 | GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH |
| 443 | GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH |
| 444 | GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH |
| 445 | GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH |
| 446 | GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH |
| 447 | GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH |
| 448 | GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH |
| 449 | GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH |
| 450 | GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH |
| 451 | GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH |
| 452 | GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH |
| 453 | GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH |
| 454 | GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH |
| 455 | GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH |
| 456 | GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH |
| 457 | GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; |
| 458 | interrupt-names = "error", |
| 459 | "ch0", "ch1", "ch2", "ch3", |
| 460 | "ch4", "ch5", "ch6", "ch7", |
| 461 | "ch8", "ch9", "ch10", "ch11", |
| 462 | "ch12", "ch13", "ch14", "ch15"; |
| 463 | clocks = <&cpg CPG_MOD 217>; |
| 464 | clock-names = "fck"; |
| 465 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 466 | #dma-cells = <1>; |
| 467 | dma-channels = <16>; |
| 468 | }; |
| 469 | |
Simon Horman | a513cf1 | 2016-08-17 10:08:05 +0200 | [diff] [blame] | 470 | sdhi0: sd@ee100000 { |
| 471 | compatible = "renesas,sdhi-r8a7796"; |
| 472 | reg = <0 0xee100000 0 0x2000>; |
| 473 | interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; |
| 474 | clocks = <&cpg CPG_MOD 314>; |
| 475 | max-frequency = <200000000>; |
| 476 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 477 | status = "disabled"; |
| 478 | }; |
| 479 | |
| 480 | sdhi1: sd@ee120000 { |
| 481 | compatible = "renesas,sdhi-r8a7796"; |
| 482 | reg = <0 0xee120000 0 0x2000>; |
| 483 | interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; |
| 484 | clocks = <&cpg CPG_MOD 313>; |
| 485 | max-frequency = <200000000>; |
| 486 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 487 | status = "disabled"; |
| 488 | }; |
| 489 | |
| 490 | sdhi2: sd@ee140000 { |
| 491 | compatible = "renesas,sdhi-r8a7796"; |
| 492 | reg = <0 0xee140000 0 0x2000>; |
| 493 | interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; |
| 494 | clocks = <&cpg CPG_MOD 312>; |
| 495 | max-frequency = <200000000>; |
| 496 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 497 | status = "disabled"; |
| 498 | }; |
| 499 | |
| 500 | sdhi3: sd@ee160000 { |
| 501 | compatible = "renesas,sdhi-r8a7796"; |
| 502 | reg = <0 0xee160000 0 0x2000>; |
| 503 | interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; |
| 504 | clocks = <&cpg CPG_MOD 311>; |
| 505 | max-frequency = <200000000>; |
| 506 | power-domains = <&sysc R8A7796_PD_ALWAYS_ON>; |
| 507 | status = "disabled"; |
| 508 | }; |
Simon Horman | 1561f20 | 2016-05-24 10:54:38 +0900 | [diff] [blame] | 509 | }; |
| 510 | }; |