Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 1 | /* |
| 2 | * PCIe host controller driver for Freescale Layerscape SoCs |
| 3 | * |
| 4 | * Copyright (C) 2014 Freescale Semiconductor. |
| 5 | * |
| 6 | * Author: Minghuan Lian <Minghuan.Lian@freescale.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/kernel.h> |
| 14 | #include <linux/delay.h> |
| 15 | #include <linux/interrupt.h> |
| 16 | #include <linux/module.h> |
| 17 | #include <linux/of_pci.h> |
| 18 | #include <linux/of_platform.h> |
| 19 | #include <linux/of_irq.h> |
| 20 | #include <linux/of_address.h> |
| 21 | #include <linux/pci.h> |
| 22 | #include <linux/platform_device.h> |
| 23 | #include <linux/resource.h> |
| 24 | #include <linux/mfd/syscon.h> |
| 25 | #include <linux/regmap.h> |
| 26 | |
| 27 | #include "pcie-designware.h" |
| 28 | |
| 29 | /* PEX1/2 Misc Ports Status Register */ |
| 30 | #define SCFG_PEXMSCPORTSR(pex_idx) (0x94 + (pex_idx) * 4) |
| 31 | #define LTSSM_STATE_SHIFT 20 |
| 32 | #define LTSSM_STATE_MASK 0x3f |
| 33 | #define LTSSM_PCIE_L0 0x11 /* L0 state */ |
| 34 | |
| 35 | /* Symbol Timer Register and Filter Mask Register 1 */ |
| 36 | #define PCIE_STRFMR1 0x71c |
| 37 | |
| 38 | struct ls_pcie { |
| 39 | struct list_head node; |
| 40 | struct device *dev; |
| 41 | struct pci_bus *bus; |
| 42 | void __iomem *dbi; |
| 43 | struct regmap *scfg; |
| 44 | struct pcie_port pp; |
| 45 | int index; |
| 46 | int msi_irq; |
| 47 | }; |
| 48 | |
| 49 | #define to_ls_pcie(x) container_of(x, struct ls_pcie, pp) |
| 50 | |
| 51 | static int ls_pcie_link_up(struct pcie_port *pp) |
| 52 | { |
| 53 | u32 state; |
| 54 | struct ls_pcie *pcie = to_ls_pcie(pp); |
| 55 | |
| 56 | regmap_read(pcie->scfg, SCFG_PEXMSCPORTSR(pcie->index), &state); |
| 57 | state = (state >> LTSSM_STATE_SHIFT) & LTSSM_STATE_MASK; |
| 58 | |
| 59 | if (state < LTSSM_PCIE_L0) |
| 60 | return 0; |
| 61 | |
| 62 | return 1; |
| 63 | } |
| 64 | |
| 65 | static void ls_pcie_host_init(struct pcie_port *pp) |
| 66 | { |
| 67 | struct ls_pcie *pcie = to_ls_pcie(pp); |
| 68 | int count = 0; |
| 69 | u32 val; |
| 70 | |
| 71 | dw_pcie_setup_rc(pp); |
| 72 | |
| 73 | while (!ls_pcie_link_up(pp)) { |
| 74 | usleep_range(100, 1000); |
| 75 | count++; |
| 76 | if (count >= 200) { |
| 77 | dev_err(pp->dev, "phy link never came up\n"); |
| 78 | return; |
| 79 | } |
| 80 | } |
| 81 | |
| 82 | /* |
| 83 | * LS1021A Workaround for internal TKT228622 |
| 84 | * to fix the INTx hang issue |
| 85 | */ |
| 86 | val = ioread32(pcie->dbi + PCIE_STRFMR1); |
| 87 | val &= 0xffff; |
| 88 | iowrite32(val, pcie->dbi + PCIE_STRFMR1); |
| 89 | } |
| 90 | |
| 91 | static struct pcie_host_ops ls_pcie_host_ops = { |
| 92 | .link_up = ls_pcie_link_up, |
| 93 | .host_init = ls_pcie_host_init, |
| 94 | }; |
| 95 | |
| 96 | static int ls_add_pcie_port(struct ls_pcie *pcie) |
| 97 | { |
| 98 | struct pcie_port *pp; |
| 99 | int ret; |
| 100 | |
| 101 | pp = &pcie->pp; |
| 102 | pp->dev = pcie->dev; |
| 103 | pp->dbi_base = pcie->dbi; |
| 104 | pp->root_bus_nr = -1; |
| 105 | pp->ops = &ls_pcie_host_ops; |
| 106 | |
| 107 | ret = dw_pcie_host_init(pp); |
| 108 | if (ret) { |
| 109 | dev_err(pp->dev, "failed to initialize host\n"); |
| 110 | return ret; |
| 111 | } |
| 112 | |
| 113 | return 0; |
| 114 | } |
| 115 | |
| 116 | static int __init ls_pcie_probe(struct platform_device *pdev) |
| 117 | { |
| 118 | struct ls_pcie *pcie; |
| 119 | struct resource *dbi_base; |
| 120 | u32 index[2]; |
| 121 | int ret; |
| 122 | |
| 123 | pcie = devm_kzalloc(&pdev->dev, sizeof(*pcie), GFP_KERNEL); |
| 124 | if (!pcie) |
| 125 | return -ENOMEM; |
| 126 | |
| 127 | pcie->dev = &pdev->dev; |
| 128 | |
| 129 | dbi_base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs"); |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 130 | pcie->dbi = devm_ioremap_resource(&pdev->dev, dbi_base); |
Bjorn Helgaas | e3dc17a | 2015-04-09 14:36:52 -0500 | [diff] [blame] | 131 | if (IS_ERR(pcie->dbi)) { |
| 132 | dev_err(&pdev->dev, "missing *regs* space\n"); |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 133 | return PTR_ERR(pcie->dbi); |
Bjorn Helgaas | e3dc17a | 2015-04-09 14:36:52 -0500 | [diff] [blame] | 134 | } |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 135 | |
| 136 | pcie->scfg = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, |
| 137 | "fsl,pcie-scfg"); |
| 138 | if (IS_ERR(pcie->scfg)) { |
| 139 | dev_err(&pdev->dev, "No syscfg phandle specified\n"); |
| 140 | return PTR_ERR(pcie->scfg); |
| 141 | } |
| 142 | |
| 143 | ret = of_property_read_u32_array(pdev->dev.of_node, |
| 144 | "fsl,pcie-scfg", index, 2); |
| 145 | if (ret) |
| 146 | return ret; |
| 147 | pcie->index = index[1]; |
| 148 | |
| 149 | ret = ls_add_pcie_port(pcie); |
| 150 | if (ret < 0) |
| 151 | return ret; |
| 152 | |
| 153 | platform_set_drvdata(pdev, pcie); |
| 154 | |
| 155 | return 0; |
| 156 | } |
| 157 | |
| 158 | static const struct of_device_id ls_pcie_of_match[] = { |
| 159 | { .compatible = "fsl,ls1021a-pcie" }, |
| 160 | { }, |
| 161 | }; |
| 162 | MODULE_DEVICE_TABLE(of, ls_pcie_of_match); |
| 163 | |
| 164 | static struct platform_driver ls_pcie_driver = { |
| 165 | .driver = { |
| 166 | .name = "layerscape-pcie", |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 167 | .of_match_table = ls_pcie_of_match, |
| 168 | }, |
| 169 | }; |
| 170 | |
| 171 | module_platform_driver_probe(ls_pcie_driver, ls_pcie_probe); |
| 172 | |
| 173 | MODULE_AUTHOR("Minghuan Lian <Minghuan.Lian@freescale.com>"); |
| 174 | MODULE_DESCRIPTION("Freescale Layerscape PCIe host controller driver"); |
| 175 | MODULE_LICENSE("GPL v2"); |