blob: c3d5933cb6635d7cb47c2391637cf35b69143892 [file] [log] [blame]
Sascha Hauerf326f792012-09-21 10:07:50 +02001/*
2 * i.MX IPUv3 Graphics driver
3 *
4 * Copyright (C) 2011 Sascha Hauer, Pengutronix
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sascha Hauerf326f792012-09-21 10:07:50 +020014 */
Russell King17b50012013-11-03 11:23:34 +000015#include <linux/component.h>
Sascha Hauerf326f792012-09-21 10:07:50 +020016#include <linux/module.h>
17#include <linux/export.h>
18#include <linux/device.h>
19#include <linux/platform_device.h>
20#include <drm/drmP.h>
Liu Yingae2531a2016-07-08 17:40:57 +080021#include <drm/drm_atomic.h>
Liu Ying255c35f2016-07-08 17:40:56 +080022#include <drm/drm_atomic_helper.h>
Sascha Hauerf326f792012-09-21 10:07:50 +020023#include <drm/drm_crtc_helper.h>
Sascha Hauerf326f792012-09-21 10:07:50 +020024#include <linux/clk.h>
Philipp Zabelb8d181e2013-10-10 16:18:45 +020025#include <linux/errno.h>
Sascha Hauerf326f792012-09-21 10:07:50 +020026#include <drm/drm_gem_cma_helper.h>
27#include <drm/drm_fb_cma_helper.h>
28
Philipp Zabel39b90042013-09-30 16:13:39 +020029#include <video/imx-ipu-v3.h>
Sascha Hauerf326f792012-09-21 10:07:50 +020030#include "imx-drm.h"
Philipp Zabelb8d181e2013-10-10 16:18:45 +020031#include "ipuv3-plane.h"
Sascha Hauerf326f792012-09-21 10:07:50 +020032
33#define DRIVER_DESC "i.MX IPUv3 Graphics"
34
Sascha Hauerf326f792012-09-21 10:07:50 +020035struct ipu_crtc {
Sascha Hauerf326f792012-09-21 10:07:50 +020036 struct device *dev;
37 struct drm_crtc base;
38 struct imx_drm_crtc *imx_crtc;
Philipp Zabelb8d181e2013-10-10 16:18:45 +020039
40 /* plane[0] is the full plane, plane[1] is the partial plane */
41 struct ipu_plane *plane[2];
42
Sascha Hauerf326f792012-09-21 10:07:50 +020043 struct ipu_dc *dc;
Sascha Hauerf326f792012-09-21 10:07:50 +020044 struct ipu_di *di;
Sascha Hauerf326f792012-09-21 10:07:50 +020045 int irq;
Sascha Hauerf326f792012-09-21 10:07:50 +020046};
47
Philipp Zabel3df07392016-07-06 15:47:11 +020048static inline struct ipu_crtc *to_ipu_crtc(struct drm_crtc *crtc)
49{
50 return container_of(crtc, struct ipu_crtc, base);
51}
Sascha Hauerf326f792012-09-21 10:07:50 +020052
Liu Yingf6e396e2016-07-08 17:41:01 +080053static void ipu_crtc_enable(struct drm_crtc *crtc)
Sascha Hauerf326f792012-09-21 10:07:50 +020054{
Liu Yingf6e396e2016-07-08 17:41:01 +080055 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
Philipp Zabel1e6d4862014-04-14 23:53:23 +020056 struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
57
Philipp Zabel1e6d4862014-04-14 23:53:23 +020058 ipu_dc_enable(ipu);
Philipp Zabelc115edb2014-04-14 23:53:22 +020059 ipu_dc_enable_channel(ipu_crtc->dc);
60 ipu_di_enable(ipu_crtc->di);
Sascha Hauerf326f792012-09-21 10:07:50 +020061}
62
Liu Ying8cc17b52016-08-26 15:30:42 +080063static void ipu_crtc_atomic_disable(struct drm_crtc *crtc,
64 struct drm_crtc_state *old_crtc_state)
Sascha Hauerf326f792012-09-21 10:07:50 +020065{
Liu Yingf6e396e2016-07-08 17:41:01 +080066 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
Philipp Zabel1e6d4862014-04-14 23:53:23 +020067 struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
Sascha Hauerf326f792012-09-21 10:07:50 +020068
Sascha Hauerf326f792012-09-21 10:07:50 +020069 ipu_dc_disable_channel(ipu_crtc->dc);
Sascha Hauerf326f792012-09-21 10:07:50 +020070 ipu_di_disable(ipu_crtc->di);
Philipp Zabel1e6d4862014-04-14 23:53:23 +020071 ipu_dc_disable(ipu);
Liu Ying33f14232016-07-08 17:40:55 +080072
Liu Ying5f2f9112016-07-08 17:40:59 +080073 spin_lock_irq(&crtc->dev->event_lock);
74 if (crtc->state->event) {
75 drm_crtc_send_vblank_event(crtc, crtc->state->event);
76 crtc->state->event = NULL;
77 }
78 spin_unlock_irq(&crtc->dev->event_lock);
Liu Ying5f4df0c2016-08-26 15:30:43 +080079
80 /* always disable planes on the CRTC */
81 drm_atomic_helper_disable_planes_on_crtc(old_crtc_state, true);
Sascha Hauerf326f792012-09-21 10:07:50 +020082}
83
Philipp Zabel49f98bc2016-07-06 14:49:24 +020084static void imx_drm_crtc_reset(struct drm_crtc *crtc)
85{
86 struct imx_crtc_state *state;
87
88 if (crtc->state) {
89 if (crtc->state->mode_blob)
90 drm_property_unreference_blob(crtc->state->mode_blob);
91
92 state = to_imx_crtc_state(crtc->state);
93 memset(state, 0, sizeof(*state));
94 } else {
95 state = kzalloc(sizeof(*state), GFP_KERNEL);
96 if (!state)
97 return;
98 crtc->state = &state->base;
99 }
100
101 state->base.crtc = crtc;
102}
103
104static struct drm_crtc_state *imx_drm_crtc_duplicate_state(struct drm_crtc *crtc)
105{
106 struct imx_crtc_state *state;
107
108 state = kzalloc(sizeof(*state), GFP_KERNEL);
109 if (!state)
110 return NULL;
111
112 __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
113
114 WARN_ON(state->base.crtc != crtc);
115 state->base.crtc = crtc;
116
117 return &state->base;
118}
119
120static void imx_drm_crtc_destroy_state(struct drm_crtc *crtc,
121 struct drm_crtc_state *state)
122{
123 __drm_atomic_helper_crtc_destroy_state(state);
124 kfree(to_imx_crtc_state(state));
125}
126
Sascha Hauerf326f792012-09-21 10:07:50 +0200127static const struct drm_crtc_funcs ipu_crtc_funcs = {
Liu Ying5f2f9112016-07-08 17:40:59 +0800128 .set_config = drm_atomic_helper_set_config,
Sascha Hauerf326f792012-09-21 10:07:50 +0200129 .destroy = drm_crtc_cleanup,
Liu Ying5f2f9112016-07-08 17:40:59 +0800130 .page_flip = drm_atomic_helper_page_flip,
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200131 .reset = imx_drm_crtc_reset,
132 .atomic_duplicate_state = imx_drm_crtc_duplicate_state,
133 .atomic_destroy_state = imx_drm_crtc_destroy_state,
Sascha Hauerf326f792012-09-21 10:07:50 +0200134};
135
Liu Ying33f14232016-07-08 17:40:55 +0800136static irqreturn_t ipu_irq_handler(int irq, void *dev_id)
137{
138 struct ipu_crtc *ipu_crtc = dev_id;
139
Liu Ying3ec2e502016-07-29 14:00:21 +0800140 drm_crtc_handle_vblank(&ipu_crtc->base);
Liu Ying33f14232016-07-08 17:40:55 +0800141
Liu Ying33f14232016-07-08 17:40:55 +0800142 return IRQ_HANDLED;
143}
144
145static bool ipu_crtc_mode_fixup(struct drm_crtc *crtc,
146 const struct drm_display_mode *mode,
147 struct drm_display_mode *adjusted_mode)
148{
149 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
150 struct videomode vm;
151 int ret;
152
153 drm_display_mode_to_videomode(adjusted_mode, &vm);
154
155 ret = ipu_di_adjust_videomode(ipu_crtc->di, &vm);
156 if (ret)
157 return false;
158
159 if ((vm.vsync_len == 0) || (vm.hsync_len == 0))
160 return false;
161
162 drm_display_mode_from_videomode(&vm, adjusted_mode);
163
164 return true;
165}
166
Liu Ying33f14232016-07-08 17:40:55 +0800167static int ipu_crtc_atomic_check(struct drm_crtc *crtc,
168 struct drm_crtc_state *state)
169{
Liu Ying5f2f9112016-07-08 17:40:59 +0800170 u32 primary_plane_mask = 1 << drm_plane_index(crtc->primary);
171
172 if (state->active && (primary_plane_mask & state->plane_mask) == 0)
173 return -EINVAL;
174
Liu Ying33f14232016-07-08 17:40:55 +0800175 return 0;
176}
177
Liu Ying5f2f9112016-07-08 17:40:59 +0800178static void ipu_crtc_atomic_begin(struct drm_crtc *crtc,
179 struct drm_crtc_state *old_crtc_state)
180{
181 spin_lock_irq(&crtc->dev->event_lock);
182 if (crtc->state->event) {
183 WARN_ON(drm_crtc_vblank_get(crtc));
184 drm_crtc_arm_vblank_event(crtc, crtc->state->event);
185 crtc->state->event = NULL;
186 }
187 spin_unlock_irq(&crtc->dev->event_lock);
188}
189
Liu Ying33f14232016-07-08 17:40:55 +0800190static void ipu_crtc_mode_set_nofb(struct drm_crtc *crtc)
Sascha Hauerf326f792012-09-21 10:07:50 +0200191{
Russell Kingd50141d2014-12-21 15:58:19 +0000192 struct drm_device *dev = crtc->dev;
193 struct drm_encoder *encoder;
Sascha Hauerf326f792012-09-21 10:07:50 +0200194 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
Liu Ying33f14232016-07-08 17:40:55 +0800195 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200196 struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc->state);
Sascha Hauerf326f792012-09-21 10:07:50 +0200197 struct ipu_di_signal_cfg sig_cfg = {};
Russell Kingd50141d2014-12-21 15:58:19 +0000198 unsigned long encoder_types = 0;
Sascha Hauerf326f792012-09-21 10:07:50 +0200199
200 dev_dbg(ipu_crtc->dev, "%s: mode->hdisplay: %d\n", __func__,
201 mode->hdisplay);
202 dev_dbg(ipu_crtc->dev, "%s: mode->vdisplay: %d\n", __func__,
203 mode->vdisplay);
204
Liu Ying032003c2016-07-08 17:40:58 +0800205 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200206 if (encoder->crtc == crtc)
Russell Kingd50141d2014-12-21 15:58:19 +0000207 encoder_types |= BIT(encoder->encoder_type);
Liu Ying032003c2016-07-08 17:40:58 +0800208 }
Russell Kingd50141d2014-12-21 15:58:19 +0000209
210 dev_dbg(ipu_crtc->dev, "%s: attached to encoder types 0x%lx\n",
211 __func__, encoder_types);
212
213 /*
Philipp Zabele0d155c2014-07-11 17:28:45 +0200214 * If we have DAC or LDB, then we need the IPU DI clock to be
215 * the same as the LDB DI clock. For TVDAC, derive the IPU DI
216 * clock from 27 MHz TVE_DI clock, but allow to divide it.
Russell Kingd50141d2014-12-21 15:58:19 +0000217 */
218 if (encoder_types & (BIT(DRM_MODE_ENCODER_DAC) |
Russell Kingd50141d2014-12-21 15:58:19 +0000219 BIT(DRM_MODE_ENCODER_LVDS)))
220 sig_cfg.clkflags = IPU_DI_CLKMODE_SYNC | IPU_DI_CLKMODE_EXT;
Philipp Zabele0d155c2014-07-11 17:28:45 +0200221 else if (encoder_types & BIT(DRM_MODE_ENCODER_TVDAC))
222 sig_cfg.clkflags = IPU_DI_CLKMODE_EXT;
Russell Kingd50141d2014-12-21 15:58:19 +0000223 else
224 sig_cfg.clkflags = 0;
225
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200226 sig_cfg.enable_pol = !(imx_crtc_state->bus_flags & DRM_BUS_FLAG_DE_LOW);
Philipp Zabel4ed094f2016-05-09 17:02:13 +0200227 /* Default to driving pixel data on negative clock edges */
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200228 sig_cfg.clk_pol = !!(imx_crtc_state->bus_flags &
Philipp Zabel4ed094f2016-05-09 17:02:13 +0200229 DRM_BUS_FLAG_PIXDATA_POSEDGE);
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200230 sig_cfg.bus_format = imx_crtc_state->bus_format;
Sascha Hauerf326f792012-09-21 10:07:50 +0200231 sig_cfg.v_to_h_sync = 0;
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200232 sig_cfg.hsync_pin = imx_crtc_state->di_hsync_pin;
233 sig_cfg.vsync_pin = imx_crtc_state->di_vsync_pin;
Philipp Zabel2ea42602013-04-08 18:04:35 +0200234
Steve Longerbeamb6835a72014-12-18 18:00:25 -0800235 drm_display_mode_to_videomode(mode, &sig_cfg.mode);
236
Liu Ying33f14232016-07-08 17:40:55 +0800237 ipu_dc_init_sync(ipu_crtc->dc, ipu_crtc->di,
238 mode->flags & DRM_MODE_FLAG_INTERLACE,
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200239 imx_crtc_state->bus_format, mode->hdisplay);
Liu Ying33f14232016-07-08 17:40:55 +0800240 ipu_di_init_sync_panel(ipu_crtc->di, &sig_cfg);
Sascha Hauerf326f792012-09-21 10:07:50 +0200241}
242
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100243static const struct drm_crtc_helper_funcs ipu_helper_funcs = {
Sascha Hauerf326f792012-09-21 10:07:50 +0200244 .mode_fixup = ipu_crtc_mode_fixup,
Liu Ying33f14232016-07-08 17:40:55 +0800245 .mode_set_nofb = ipu_crtc_mode_set_nofb,
Liu Ying33f14232016-07-08 17:40:55 +0800246 .atomic_check = ipu_crtc_atomic_check,
Liu Ying5f2f9112016-07-08 17:40:59 +0800247 .atomic_begin = ipu_crtc_atomic_begin,
Liu Ying8cc17b52016-08-26 15:30:42 +0800248 .atomic_disable = ipu_crtc_atomic_disable,
Liu Yingf6e396e2016-07-08 17:41:01 +0800249 .enable = ipu_crtc_enable,
Sascha Hauerf326f792012-09-21 10:07:50 +0200250};
251
252static int ipu_enable_vblank(struct drm_crtc *crtc)
253{
Lucas Stach411b0332016-02-09 11:43:08 +0100254 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
255
256 enable_irq(ipu_crtc->irq);
257
Sascha Hauerf326f792012-09-21 10:07:50 +0200258 return 0;
259}
260
261static void ipu_disable_vblank(struct drm_crtc *crtc)
262{
Lucas Stach411b0332016-02-09 11:43:08 +0100263 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
264
265 disable_irq_nosync(ipu_crtc->irq);
Sascha Hauerf326f792012-09-21 10:07:50 +0200266}
267
Sascha Hauerf326f792012-09-21 10:07:50 +0200268static const struct imx_drm_crtc_helper_funcs ipu_crtc_helper_funcs = {
269 .enable_vblank = ipu_enable_vblank,
270 .disable_vblank = ipu_disable_vblank,
Sascha Hauerf326f792012-09-21 10:07:50 +0200271 .crtc_funcs = &ipu_crtc_funcs,
272 .crtc_helper_funcs = &ipu_helper_funcs,
273};
274
275static void ipu_put_resources(struct ipu_crtc *ipu_crtc)
276{
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200277 if (!IS_ERR_OR_NULL(ipu_crtc->dc))
278 ipu_dc_put(ipu_crtc->dc);
Sascha Hauerf326f792012-09-21 10:07:50 +0200279 if (!IS_ERR_OR_NULL(ipu_crtc->di))
280 ipu_di_put(ipu_crtc->di);
281}
282
283static int ipu_get_resources(struct ipu_crtc *ipu_crtc,
284 struct ipu_client_platformdata *pdata)
285{
286 struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
287 int ret;
288
Sascha Hauerf326f792012-09-21 10:07:50 +0200289 ipu_crtc->dc = ipu_dc_get(ipu, pdata->dc);
290 if (IS_ERR(ipu_crtc->dc)) {
291 ret = PTR_ERR(ipu_crtc->dc);
292 goto err_out;
293 }
294
Sascha Hauerf326f792012-09-21 10:07:50 +0200295 ipu_crtc->di = ipu_di_get(ipu, pdata->di);
296 if (IS_ERR(ipu_crtc->di)) {
297 ret = PTR_ERR(ipu_crtc->di);
298 goto err_out;
299 }
300
Sascha Hauerf326f792012-09-21 10:07:50 +0200301 return 0;
302err_out:
303 ipu_put_resources(ipu_crtc);
304
305 return ret;
306}
307
308static int ipu_crtc_init(struct ipu_crtc *ipu_crtc,
Russell King32266b42013-11-03 12:26:23 +0000309 struct ipu_client_platformdata *pdata, struct drm_device *drm)
Sascha Hauerf326f792012-09-21 10:07:50 +0200310{
Philipp Zabel47b1be52013-02-20 10:57:01 +0800311 struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200312 int dp = -EINVAL;
Sascha Hauerf326f792012-09-21 10:07:50 +0200313 int ret;
314
315 ret = ipu_get_resources(ipu_crtc, pdata);
316 if (ret) {
317 dev_err(ipu_crtc->dev, "getting resources failed with %d.\n",
318 ret);
319 return ret;
320 }
321
Philipp Zabel43895592015-11-06 11:08:02 +0100322 if (pdata->dp >= 0)
323 dp = IPU_DP_FLOW_SYNC_BG;
324 ipu_crtc->plane[0] = ipu_plane_init(drm, ipu, pdata->dma[0], dp, 0,
325 DRM_PLANE_TYPE_PRIMARY);
Liu Yinga7ed3c22015-11-06 22:42:45 +0800326 if (IS_ERR(ipu_crtc->plane[0])) {
327 ret = PTR_ERR(ipu_crtc->plane[0]);
328 goto err_put_resources;
329 }
Philipp Zabel43895592015-11-06 11:08:02 +0100330
Philipp Zabel655b43c2014-03-05 10:20:52 +0100331 ret = imx_drm_add_crtc(drm, &ipu_crtc->base, &ipu_crtc->imx_crtc,
Philipp Zabel43895592015-11-06 11:08:02 +0100332 &ipu_crtc->plane[0]->base, &ipu_crtc_helper_funcs,
Philipp Zabel310944d2016-05-12 15:00:44 +0200333 pdata->of_node);
Sascha Hauerf326f792012-09-21 10:07:50 +0200334 if (ret) {
335 dev_err(ipu_crtc->dev, "adding crtc failed with %d.\n", ret);
336 goto err_put_resources;
337 }
338
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200339 ret = ipu_plane_get_resources(ipu_crtc->plane[0]);
340 if (ret) {
341 dev_err(ipu_crtc->dev, "getting plane 0 resources failed with %d.\n",
342 ret);
343 goto err_remove_crtc;
344 }
345
346 /* If this crtc is using the DP, add an overlay plane */
347 if (pdata->dp >= 0 && pdata->dma[1] > 0) {
Philipp Zabel43895592015-11-06 11:08:02 +0100348 ipu_crtc->plane[1] = ipu_plane_init(drm, ipu, pdata->dma[1],
349 IPU_DP_FLOW_SYNC_FG,
350 drm_crtc_mask(&ipu_crtc->base),
351 DRM_PLANE_TYPE_OVERLAY);
Liu Ying33f14232016-07-08 17:40:55 +0800352 if (IS_ERR(ipu_crtc->plane[1])) {
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200353 ipu_crtc->plane[1] = NULL;
Liu Ying33f14232016-07-08 17:40:55 +0800354 } else {
355 ret = ipu_plane_get_resources(ipu_crtc->plane[1]);
356 if (ret) {
357 dev_err(ipu_crtc->dev, "getting plane 1 "
358 "resources failed with %d.\n", ret);
359 goto err_put_plane0_res;
360 }
361 }
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200362 }
363
364 ipu_crtc->irq = ipu_plane_irq(ipu_crtc->plane[0]);
Philipp Zabel47b1be52013-02-20 10:57:01 +0800365 ret = devm_request_irq(ipu_crtc->dev, ipu_crtc->irq, ipu_irq_handler, 0,
366 "imx_drm", ipu_crtc);
367 if (ret < 0) {
368 dev_err(ipu_crtc->dev, "irq request failed with %d.\n", ret);
Liu Ying33f14232016-07-08 17:40:55 +0800369 goto err_put_plane1_res;
Philipp Zabel47b1be52013-02-20 10:57:01 +0800370 }
Lucas Stach411b0332016-02-09 11:43:08 +0100371 /* Only enable IRQ when we actually need it to trigger work. */
372 disable_irq(ipu_crtc->irq);
Philipp Zabel47b1be52013-02-20 10:57:01 +0800373
Sascha Hauerf326f792012-09-21 10:07:50 +0200374 return 0;
375
Liu Ying33f14232016-07-08 17:40:55 +0800376err_put_plane1_res:
377 if (ipu_crtc->plane[1])
378 ipu_plane_put_resources(ipu_crtc->plane[1]);
379err_put_plane0_res:
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200380 ipu_plane_put_resources(ipu_crtc->plane[0]);
381err_remove_crtc:
382 imx_drm_remove_crtc(ipu_crtc->imx_crtc);
Sascha Hauerf326f792012-09-21 10:07:50 +0200383err_put_resources:
384 ipu_put_resources(ipu_crtc);
385
386 return ret;
387}
388
Russell King17b50012013-11-03 11:23:34 +0000389static int ipu_drm_bind(struct device *dev, struct device *master, void *data)
Sascha Hauerf326f792012-09-21 10:07:50 +0200390{
Russell King17b50012013-11-03 11:23:34 +0000391 struct ipu_client_platformdata *pdata = dev->platform_data;
Russell King32266b42013-11-03 12:26:23 +0000392 struct drm_device *drm = data;
Sascha Hauerf326f792012-09-21 10:07:50 +0200393 struct ipu_crtc *ipu_crtc;
394 int ret;
395
Russell King17b50012013-11-03 11:23:34 +0000396 ipu_crtc = devm_kzalloc(dev, sizeof(*ipu_crtc), GFP_KERNEL);
397 if (!ipu_crtc)
398 return -ENOMEM;
399
400 ipu_crtc->dev = dev;
401
Russell King32266b42013-11-03 12:26:23 +0000402 ret = ipu_crtc_init(ipu_crtc, pdata, drm);
Russell King17b50012013-11-03 11:23:34 +0000403 if (ret)
404 return ret;
405
406 dev_set_drvdata(dev, ipu_crtc);
407
408 return 0;
409}
410
411static void ipu_drm_unbind(struct device *dev, struct device *master,
412 void *data)
413{
414 struct ipu_crtc *ipu_crtc = dev_get_drvdata(dev);
415
416 imx_drm_remove_crtc(ipu_crtc->imx_crtc);
417
Russell King17b50012013-11-03 11:23:34 +0000418 ipu_put_resources(ipu_crtc);
Liu Ying33f14232016-07-08 17:40:55 +0800419 if (ipu_crtc->plane[1])
420 ipu_plane_put_resources(ipu_crtc->plane[1]);
421 ipu_plane_put_resources(ipu_crtc->plane[0]);
Russell King17b50012013-11-03 11:23:34 +0000422}
423
424static const struct component_ops ipu_crtc_ops = {
425 .bind = ipu_drm_bind,
426 .unbind = ipu_drm_unbind,
427};
428
429static int ipu_drm_probe(struct platform_device *pdev)
430{
Philipp Zabel655b43c2014-03-05 10:20:52 +0100431 struct device *dev = &pdev->dev;
Russell King17b50012013-11-03 11:23:34 +0000432 int ret;
433
Philipp Zabel655b43c2014-03-05 10:20:52 +0100434 if (!dev->platform_data)
Sascha Hauerf326f792012-09-21 10:07:50 +0200435 return -EINVAL;
436
Philipp Zabel655b43c2014-03-05 10:20:52 +0100437 ret = dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
Russell King4cdbb4f2013-06-10 16:56:16 +0100438 if (ret)
439 return ret;
Sascha Hauerf326f792012-09-21 10:07:50 +0200440
Philipp Zabel655b43c2014-03-05 10:20:52 +0100441 return component_add(dev, &ipu_crtc_ops);
Sascha Hauerf326f792012-09-21 10:07:50 +0200442}
443
Bill Pemberton8aa1be42012-11-19 13:26:38 -0500444static int ipu_drm_remove(struct platform_device *pdev)
Sascha Hauerf326f792012-09-21 10:07:50 +0200445{
Russell King17b50012013-11-03 11:23:34 +0000446 component_del(&pdev->dev, &ipu_crtc_ops);
Sascha Hauerf326f792012-09-21 10:07:50 +0200447 return 0;
448}
449
450static struct platform_driver ipu_drm_driver = {
451 .driver = {
452 .name = "imx-ipuv3-crtc",
453 },
454 .probe = ipu_drm_probe,
Bill Pemberton99c28f12012-11-19 13:20:51 -0500455 .remove = ipu_drm_remove,
Sascha Hauerf326f792012-09-21 10:07:50 +0200456};
457module_platform_driver(ipu_drm_driver);
458
459MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
460MODULE_DESCRIPTION(DRIVER_DESC);
461MODULE_LICENSE("GPL");
Fabio Estevamce9c1ce2013-08-18 21:40:06 -0300462MODULE_ALIAS("platform:imx-ipuv3-crtc");