blob: 87bb35e34ef175d0a8b3beedd5c4d76010c9169d [file] [log] [blame]
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +01001/*
Sergio Luis6d48bec2009-04-28 00:27:18 +02002 * Suspend support specific for i386/x86-64.
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +01003 *
4 * Distribute under GPLv2
5 *
6 * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl>
Pavel Macheka2531292010-07-18 14:27:13 +02007 * Copyright (c) 2002 Pavel Machek <pavel@ucw.cz>
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +01008 * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
9 */
10
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010011#include <linux/suspend.h>
Sergio Luisf6783d22009-04-28 00:26:22 +020012#include <linux/smp.h>
13
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010014#include <asm/pgtable.h>
Sergio Luisf6783d22009-04-28 00:26:22 +020015#include <asm/proto.h>
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010016#include <asm/mtrr.h>
Sergio Luisf6783d22009-04-28 00:26:22 +020017#include <asm/page.h>
18#include <asm/mce.h>
Suresh Siddha83b8e282008-08-27 14:57:36 -070019#include <asm/xcr.h>
Magnus Damma8af7892009-03-31 15:23:37 -070020#include <asm/suspend.h>
K.Prasad1e350062009-06-01 23:44:26 +053021#include <asm/debugreg.h>
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010022
Sergio Luis833b2ca2009-04-28 00:26:50 +020023#ifdef CONFIG_X86_32
24static struct saved_context saved_context;
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010025
Sergio Luis833b2ca2009-04-28 00:26:50 +020026unsigned long saved_context_ebx;
27unsigned long saved_context_esp, saved_context_ebp;
28unsigned long saved_context_esi, saved_context_edi;
29unsigned long saved_context_eflags;
30#else
31/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010032struct saved_context saved_context;
Sergio Luis833b2ca2009-04-28 00:26:50 +020033#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010034
35/**
36 * __save_processor_state - save CPU registers before creating a
37 * hibernation image and before restoring the memory state from it
38 * @ctxt - structure to store the registers contents in
39 *
40 * NOTE: If there is a CPU register the modification of which by the
41 * boot kernel (ie. the kernel used for loading the hibernation image)
42 * might affect the operations of the restored target kernel (ie. the one
43 * saved in the hibernation image), then its contents must be saved by this
44 * function. In other words, if kernel A is hibernated and different
45 * kernel B is used for loading the hibernation image into memory, the
46 * kernel A's __save_processor_state() function must save all registers
47 * needed by kernel A, so that it can operate correctly after the resume
48 * regardless of what kernel B does in the meantime.
49 */
50static void __save_processor_state(struct saved_context *ctxt)
51{
Sergio Luisf9ebbe52009-04-28 00:27:00 +020052#ifdef CONFIG_X86_32
53 mtrr_save_fixed_ranges(NULL);
54#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010055 kernel_fpu_begin();
56
57 /*
58 * descriptor tables
59 */
Sergio Luisf9ebbe52009-04-28 00:27:00 +020060#ifdef CONFIG_X86_32
61 store_gdt(&ctxt->gdt);
62 store_idt(&ctxt->idt);
63#else
64/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010065 store_gdt((struct desc_ptr *)&ctxt->gdt_limit);
66 store_idt((struct desc_ptr *)&ctxt->idt_limit);
Sergio Luisf9ebbe52009-04-28 00:27:00 +020067#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010068 store_tr(ctxt->tr);
69
70 /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
71 /*
72 * segment registers
73 */
Sergio Luisf9ebbe52009-04-28 00:27:00 +020074#ifdef CONFIG_X86_32
75 savesegment(es, ctxt->es);
76 savesegment(fs, ctxt->fs);
77 savesegment(gs, ctxt->gs);
78 savesegment(ss, ctxt->ss);
79#else
80/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010081 asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
82 asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
83 asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
84 asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
85 asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
86
87 rdmsrl(MSR_FS_BASE, ctxt->fs_base);
88 rdmsrl(MSR_GS_BASE, ctxt->gs_base);
89 rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
90 mtrr_save_fixed_ranges(NULL);
91
Sergio Luisf9ebbe52009-04-28 00:27:00 +020092 rdmsrl(MSR_EFER, ctxt->efer);
93#endif
94
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010095 /*
96 * control registers
97 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010098 ctxt->cr0 = read_cr0();
99 ctxt->cr2 = read_cr2();
100 ctxt->cr3 = read_cr3();
Sergio Luisf9ebbe52009-04-28 00:27:00 +0200101#ifdef CONFIG_X86_32
102 ctxt->cr4 = read_cr4_safe();
103#else
104/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100105 ctxt->cr4 = read_cr4();
106 ctxt->cr8 = read_cr8();
Sergio Luisf9ebbe52009-04-28 00:27:00 +0200107#endif
Ondrej Zary85a0e752010-06-08 00:32:49 +0200108 ctxt->misc_enable_saved = !rdmsrl_safe(MSR_IA32_MISC_ENABLE,
109 &ctxt->misc_enable);
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100110}
111
Sergio Luisf9ebbe52009-04-28 00:27:00 +0200112/* Needed by apm.c */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100113void save_processor_state(void)
114{
115 __save_processor_state(&saved_context);
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700116 save_sched_clock_state();
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100117}
Sergio Luisf9ebbe52009-04-28 00:27:00 +0200118#ifdef CONFIG_X86_32
119EXPORT_SYMBOL(save_processor_state);
120#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100121
122static void do_fpu_end(void)
123{
124 /*
Sergio Luis3134d042009-04-28 00:27:05 +0200125 * Restore FPU regs if necessary.
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100126 */
127 kernel_fpu_end();
128}
129
Sergio Luis3134d042009-04-28 00:27:05 +0200130static void fix_processor_context(void)
131{
132 int cpu = smp_processor_id();
133 struct tss_struct *t = &per_cpu(init_tss, cpu);
134
135 set_tss_desc(cpu, t); /*
136 * This just modifies memory; should not be
137 * necessary. But... This is necessary, because
138 * 386 hardware has concept of busy TSS or some
139 * similar stupidity.
140 */
141
142#ifdef CONFIG_X86_64
143 get_cpu_gdt_table(cpu)[GDT_ENTRY_TSS].type = 9;
144
145 syscall_init(); /* This sets MSR_*STAR and related */
146#endif
147 load_TR_desc(); /* This does ltr */
148 load_LDT(&current->active_mm->context); /* This does lldt */
Sergio Luis3134d042009-04-28 00:27:05 +0200149}
150
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100151/**
152 * __restore_processor_state - restore the contents of CPU registers saved
153 * by __save_processor_state()
154 * @ctxt - structure to load the registers contents from
155 */
156static void __restore_processor_state(struct saved_context *ctxt)
157{
Ondrej Zary85a0e752010-06-08 00:32:49 +0200158 if (ctxt->misc_enable_saved)
159 wrmsrl(MSR_IA32_MISC_ENABLE, ctxt->misc_enable);
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100160 /*
161 * control registers
162 */
Sergio Luis3134d042009-04-28 00:27:05 +0200163 /* cr4 was introduced in the Pentium CPU */
164#ifdef CONFIG_X86_32
165 if (ctxt->cr4)
166 write_cr4(ctxt->cr4);
167#else
168/* CONFIG X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100169 wrmsrl(MSR_EFER, ctxt->efer);
170 write_cr8(ctxt->cr8);
171 write_cr4(ctxt->cr4);
Sergio Luis3134d042009-04-28 00:27:05 +0200172#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100173 write_cr3(ctxt->cr3);
174 write_cr2(ctxt->cr2);
175 write_cr0(ctxt->cr0);
176
177 /*
178 * now restore the descriptor tables to their proper values
179 * ltr is done i fix_processor_context().
180 */
Sergio Luis3134d042009-04-28 00:27:05 +0200181#ifdef CONFIG_X86_32
182 load_gdt(&ctxt->gdt);
183 load_idt(&ctxt->idt);
184#else
185/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100186 load_gdt((const struct desc_ptr *)&ctxt->gdt_limit);
187 load_idt((const struct desc_ptr *)&ctxt->idt_limit);
Sergio Luis3134d042009-04-28 00:27:05 +0200188#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100189
190 /*
191 * segment registers
192 */
Sergio Luis3134d042009-04-28 00:27:05 +0200193#ifdef CONFIG_X86_32
194 loadsegment(es, ctxt->es);
195 loadsegment(fs, ctxt->fs);
196 loadsegment(gs, ctxt->gs);
197 loadsegment(ss, ctxt->ss);
198
199 /*
200 * sysenter MSRs
201 */
202 if (boot_cpu_has(X86_FEATURE_SEP))
203 enable_sep_cpu();
204#else
205/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100206 asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
207 asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
208 asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
209 load_gs_index(ctxt->gs);
210 asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
211
212 wrmsrl(MSR_FS_BASE, ctxt->fs_base);
213 wrmsrl(MSR_GS_BASE, ctxt->gs_base);
214 wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
Sergio Luis3134d042009-04-28 00:27:05 +0200215#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100216
Suresh Siddha83b8e282008-08-27 14:57:36 -0700217 /*
218 * restore XCR0 for xsave capable cpu's.
219 */
220 if (cpu_has_xsave)
221 xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
222
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100223 fix_processor_context();
224
225 do_fpu_end();
Suresh Siddhad0af9ee2009-08-19 18:05:36 -0700226 mtrr_bp_restore();
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100227}
228
Sergio Luis3134d042009-04-28 00:27:05 +0200229/* Needed by apm.c */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100230void restore_processor_state(void)
231{
232 __restore_processor_state(&saved_context);
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700233 restore_sched_clock_state();
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100234}
Sergio Luis3134d042009-04-28 00:27:05 +0200235#ifdef CONFIG_X86_32
236EXPORT_SYMBOL(restore_processor_state);
237#endif