blob: d785f64ec03b68950dc6e5c34f983b2716b30fbc [file] [log] [blame]
Shawn Line77f8472016-09-03 11:41:09 -05001/*
2 * Rockchip AXI PCIe host controller driver
3 *
4 * Copyright (c) 2016 Rockchip, Inc.
5 *
6 * Author: Shawn Lin <shawn.lin@rock-chips.com>
7 * Wenrui Li <wenrui.li@rock-chips.com>
8 *
9 * Bits taken from Synopsys Designware Host controller driver and
10 * ARM PCI Host generic driver.
11 *
12 * This program is free software: you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation, either version 2 of the License, or
15 * (at your option) any later version.
16 */
17
18#include <linux/clk.h>
19#include <linux/delay.h>
20#include <linux/gpio/consumer.h>
21#include <linux/init.h>
22#include <linux/interrupt.h>
Shawn Lin013dd3d2016-12-12 19:50:07 +080023#include <linux/iopoll.h>
Shawn Line77f8472016-09-03 11:41:09 -050024#include <linux/irq.h>
25#include <linux/irqchip/chained_irq.h>
26#include <linux/irqdomain.h>
27#include <linux/kernel.h>
28#include <linux/mfd/syscon.h>
29#include <linux/of_address.h>
30#include <linux/of_device.h>
31#include <linux/of_pci.h>
32#include <linux/of_platform.h>
33#include <linux/of_irq.h>
34#include <linux/pci.h>
35#include <linux/pci_ids.h>
36#include <linux/phy/phy.h>
37#include <linux/platform_device.h>
38#include <linux/reset.h>
39#include <linux/regmap.h>
40
41/*
42 * The upper 16 bits of PCIE_CLIENT_CONFIG are a write mask for the lower 16
43 * bits. This allows atomic updates of the register without locking.
44 */
45#define HIWORD_UPDATE(mask, val) (((mask) << 16) | (val))
46#define HIWORD_UPDATE_BIT(val) HIWORD_UPDATE(val, val)
47
48#define ENCODE_LANES(x) ((((x) >> 1) & 3) << 4)
49
50#define PCIE_CLIENT_BASE 0x0
51#define PCIE_CLIENT_CONFIG (PCIE_CLIENT_BASE + 0x00)
52#define PCIE_CLIENT_CONF_ENABLE HIWORD_UPDATE_BIT(0x0001)
53#define PCIE_CLIENT_LINK_TRAIN_ENABLE HIWORD_UPDATE_BIT(0x0002)
54#define PCIE_CLIENT_ARI_ENABLE HIWORD_UPDATE_BIT(0x0008)
55#define PCIE_CLIENT_CONF_LANE_NUM(x) HIWORD_UPDATE(0x0030, ENCODE_LANES(x))
56#define PCIE_CLIENT_MODE_RC HIWORD_UPDATE_BIT(0x0040)
Shawn Linf2fb5b82016-12-07 15:05:59 -060057#define PCIE_CLIENT_GEN_SEL_1 HIWORD_UPDATE(0x0080, 0)
Shawn Line77f8472016-09-03 11:41:09 -050058#define PCIE_CLIENT_GEN_SEL_2 HIWORD_UPDATE_BIT(0x0080)
Shawn Lin013dd3d2016-12-12 19:50:07 +080059#define PCIE_CLIENT_DEBUG_OUT_0 (PCIE_CLIENT_BASE + 0x3c)
60#define PCIE_CLIENT_DEBUG_LTSSM_MASK GENMASK(5, 0)
61#define PCIE_CLIENT_DEBUG_LTSSM_L1 0x18
62#define PCIE_CLIENT_DEBUG_LTSSM_L2 0x19
Shawn Line77f8472016-09-03 11:41:09 -050063#define PCIE_CLIENT_BASIC_STATUS1 (PCIE_CLIENT_BASE + 0x48)
64#define PCIE_CLIENT_LINK_STATUS_UP 0x00300000
65#define PCIE_CLIENT_LINK_STATUS_MASK 0x00300000
66#define PCIE_CLIENT_INT_MASK (PCIE_CLIENT_BASE + 0x4c)
67#define PCIE_CLIENT_INT_STATUS (PCIE_CLIENT_BASE + 0x50)
68#define PCIE_CLIENT_INTR_MASK GENMASK(8, 5)
69#define PCIE_CLIENT_INTR_SHIFT 5
70#define PCIE_CLIENT_INT_LEGACY_DONE BIT(15)
71#define PCIE_CLIENT_INT_MSG BIT(14)
72#define PCIE_CLIENT_INT_HOT_RST BIT(13)
73#define PCIE_CLIENT_INT_DPA BIT(12)
74#define PCIE_CLIENT_INT_FATAL_ERR BIT(11)
75#define PCIE_CLIENT_INT_NFATAL_ERR BIT(10)
76#define PCIE_CLIENT_INT_CORR_ERR BIT(9)
77#define PCIE_CLIENT_INT_INTD BIT(8)
78#define PCIE_CLIENT_INT_INTC BIT(7)
79#define PCIE_CLIENT_INT_INTB BIT(6)
80#define PCIE_CLIENT_INT_INTA BIT(5)
81#define PCIE_CLIENT_INT_LOCAL BIT(4)
82#define PCIE_CLIENT_INT_UDMA BIT(3)
83#define PCIE_CLIENT_INT_PHY BIT(2)
84#define PCIE_CLIENT_INT_HOT_PLUG BIT(1)
85#define PCIE_CLIENT_INT_PWR_STCG BIT(0)
86
87#define PCIE_CLIENT_INT_LEGACY \
88 (PCIE_CLIENT_INT_INTA | PCIE_CLIENT_INT_INTB | \
89 PCIE_CLIENT_INT_INTC | PCIE_CLIENT_INT_INTD)
90
91#define PCIE_CLIENT_INT_CLI \
92 (PCIE_CLIENT_INT_CORR_ERR | PCIE_CLIENT_INT_NFATAL_ERR | \
93 PCIE_CLIENT_INT_FATAL_ERR | PCIE_CLIENT_INT_DPA | \
94 PCIE_CLIENT_INT_HOT_RST | PCIE_CLIENT_INT_MSG | \
95 PCIE_CLIENT_INT_LEGACY_DONE | PCIE_CLIENT_INT_LEGACY | \
96 PCIE_CLIENT_INT_PHY)
97
98#define PCIE_CORE_CTRL_MGMT_BASE 0x900000
99#define PCIE_CORE_CTRL (PCIE_CORE_CTRL_MGMT_BASE + 0x000)
100#define PCIE_CORE_PL_CONF_SPEED_5G 0x00000008
101#define PCIE_CORE_PL_CONF_SPEED_MASK 0x00000018
102#define PCIE_CORE_PL_CONF_LANE_MASK 0x00000006
103#define PCIE_CORE_PL_CONF_LANE_SHIFT 1
Shawn Linca198902016-10-04 12:20:22 -0500104#define PCIE_CORE_CTRL_PLC1 (PCIE_CORE_CTRL_MGMT_BASE + 0x004)
105#define PCIE_CORE_CTRL_PLC1_FTS_MASK GENMASK(23, 8)
106#define PCIE_CORE_CTRL_PLC1_FTS_SHIFT 8
107#define PCIE_CORE_CTRL_PLC1_FTS_CNT 0xffff
Rajat Jain277743e2016-09-22 17:50:42 -0700108#define PCIE_CORE_TXCREDIT_CFG1 (PCIE_CORE_CTRL_MGMT_BASE + 0x020)
109#define PCIE_CORE_TXCREDIT_CFG1_MUI_MASK 0xFFFF0000
110#define PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT 16
111#define PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(x) \
112 (((x) >> 3) << PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT)
Shawn Line77f8472016-09-03 11:41:09 -0500113#define PCIE_CORE_INT_STATUS (PCIE_CORE_CTRL_MGMT_BASE + 0x20c)
114#define PCIE_CORE_INT_PRFPE BIT(0)
115#define PCIE_CORE_INT_CRFPE BIT(1)
116#define PCIE_CORE_INT_RRPE BIT(2)
117#define PCIE_CORE_INT_PRFO BIT(3)
118#define PCIE_CORE_INT_CRFO BIT(4)
119#define PCIE_CORE_INT_RT BIT(5)
120#define PCIE_CORE_INT_RTR BIT(6)
121#define PCIE_CORE_INT_PE BIT(7)
122#define PCIE_CORE_INT_MTR BIT(8)
123#define PCIE_CORE_INT_UCR BIT(9)
124#define PCIE_CORE_INT_FCE BIT(10)
125#define PCIE_CORE_INT_CT BIT(11)
126#define PCIE_CORE_INT_UTC BIT(18)
127#define PCIE_CORE_INT_MMVC BIT(19)
Shawn Lin58007902017-02-16 15:29:35 +0800128#define PCIE_CORE_CONFIG_VENDOR (PCIE_CORE_CTRL_MGMT_BASE + 0x44)
Shawn Line77f8472016-09-03 11:41:09 -0500129#define PCIE_CORE_INT_MASK (PCIE_CORE_CTRL_MGMT_BASE + 0x210)
130#define PCIE_RC_BAR_CONF (PCIE_CORE_CTRL_MGMT_BASE + 0x300)
131
132#define PCIE_CORE_INT \
133 (PCIE_CORE_INT_PRFPE | PCIE_CORE_INT_CRFPE | \
134 PCIE_CORE_INT_RRPE | PCIE_CORE_INT_CRFO | \
135 PCIE_CORE_INT_RT | PCIE_CORE_INT_RTR | \
136 PCIE_CORE_INT_PE | PCIE_CORE_INT_MTR | \
137 PCIE_CORE_INT_UCR | PCIE_CORE_INT_FCE | \
138 PCIE_CORE_INT_CT | PCIE_CORE_INT_UTC | \
139 PCIE_CORE_INT_MMVC)
140
141#define PCIE_RC_CONFIG_BASE 0xa00000
Shawn Line77f8472016-09-03 11:41:09 -0500142#define PCIE_RC_CONFIG_RID_CCR (PCIE_RC_CONFIG_BASE + 0x08)
143#define PCIE_RC_CONFIG_SCC_SHIFT 16
Shawn Lin4816c4c2016-12-07 15:05:58 -0600144#define PCIE_RC_CONFIG_DCR (PCIE_RC_CONFIG_BASE + 0xc4)
145#define PCIE_RC_CONFIG_DCR_CSPL_SHIFT 18
146#define PCIE_RC_CONFIG_DCR_CSPL_LIMIT 0xff
147#define PCIE_RC_CONFIG_DCR_CPLS_SHIFT 26
Shawn Linafc95952017-01-12 09:53:17 +0800148#define PCIE_RC_CONFIG_LINK_CAP (PCIE_RC_CONFIG_BASE + 0xcc)
149#define PCIE_RC_CONFIG_LINK_CAP_L0S BIT(10)
Shawn Line77f8472016-09-03 11:41:09 -0500150#define PCIE_RC_CONFIG_LCS (PCIE_RC_CONFIG_BASE + 0xd0)
Shawn Line77f8472016-09-03 11:41:09 -0500151#define PCIE_RC_CONFIG_L1_SUBSTATE_CTRL2 (PCIE_RC_CONFIG_BASE + 0x90c)
Shawn Lin77bc68c2016-12-07 15:05:59 -0600152#define PCIE_RC_CONFIG_THP_CAP (PCIE_RC_CONFIG_BASE + 0x274)
153#define PCIE_RC_CONFIG_THP_CAP_NEXT_MASK GENMASK(31, 20)
Shawn Line77f8472016-09-03 11:41:09 -0500154
155#define PCIE_CORE_AXI_CONF_BASE 0xc00000
156#define PCIE_CORE_OB_REGION_ADDR0 (PCIE_CORE_AXI_CONF_BASE + 0x0)
157#define PCIE_CORE_OB_REGION_ADDR0_NUM_BITS 0x3f
158#define PCIE_CORE_OB_REGION_ADDR0_LO_ADDR 0xffffff00
159#define PCIE_CORE_OB_REGION_ADDR1 (PCIE_CORE_AXI_CONF_BASE + 0x4)
160#define PCIE_CORE_OB_REGION_DESC0 (PCIE_CORE_AXI_CONF_BASE + 0x8)
161#define PCIE_CORE_OB_REGION_DESC1 (PCIE_CORE_AXI_CONF_BASE + 0xc)
162
163#define PCIE_CORE_AXI_INBOUND_BASE 0xc00800
164#define PCIE_RP_IB_ADDR0 (PCIE_CORE_AXI_INBOUND_BASE + 0x0)
165#define PCIE_CORE_IB_REGION_ADDR0_NUM_BITS 0x3f
166#define PCIE_CORE_IB_REGION_ADDR0_LO_ADDR 0xffffff00
167#define PCIE_RP_IB_ADDR1 (PCIE_CORE_AXI_INBOUND_BASE + 0x4)
168
169/* Size of one AXI Region (not Region 0) */
170#define AXI_REGION_SIZE BIT(20)
171/* Size of Region 0, equal to sum of sizes of other regions */
172#define AXI_REGION_0_SIZE (32 * (0x1 << 20))
173#define OB_REG_SIZE_SHIFT 5
174#define IB_ROOT_PORT_REG_SIZE_SHIFT 3
175#define AXI_WRAPPER_IO_WRITE 0x6
176#define AXI_WRAPPER_MEM_WRITE 0x2
Shawn Lin013dd3d2016-12-12 19:50:07 +0800177#define AXI_WRAPPER_NOR_MSG 0xc
Shawn Line77f8472016-09-03 11:41:09 -0500178
179#define MAX_AXI_IB_ROOTPORT_REGION_NUM 3
180#define MIN_AXI_ADDR_BITS_PASSED 8
Shawn Lin013dd3d2016-12-12 19:50:07 +0800181#define PCIE_RC_SEND_PME_OFF 0x11960
Shawn Line77f8472016-09-03 11:41:09 -0500182#define ROCKCHIP_VENDOR_ID 0x1d87
183#define PCIE_ECAM_BUS(x) (((x) & 0xff) << 20)
184#define PCIE_ECAM_DEV(x) (((x) & 0x1f) << 15)
185#define PCIE_ECAM_FUNC(x) (((x) & 0x7) << 12)
186#define PCIE_ECAM_REG(x) (((x) & 0xfff) << 0)
187#define PCIE_ECAM_ADDR(bus, dev, func, reg) \
188 (PCIE_ECAM_BUS(bus) | PCIE_ECAM_DEV(dev) | \
189 PCIE_ECAM_FUNC(func) | PCIE_ECAM_REG(reg))
Shawn Lin013dd3d2016-12-12 19:50:07 +0800190#define PCIE_LINK_IS_L2(x) \
Shawn Lin7faebda2017-01-18 16:29:15 +0800191 (((x) & PCIE_CLIENT_DEBUG_LTSSM_MASK) == PCIE_CLIENT_DEBUG_LTSSM_L2)
192#define PCIE_LINK_UP(x) \
193 (((x) & PCIE_CLIENT_LINK_STATUS_MASK) == PCIE_CLIENT_LINK_STATUS_UP)
194#define PCIE_LINK_IS_GEN2(x) \
195 (((x) & PCIE_CORE_PL_CONF_SPEED_MASK) == PCIE_CORE_PL_CONF_SPEED_5G)
Shawn Line77f8472016-09-03 11:41:09 -0500196
197#define RC_REGION_0_ADDR_TRANS_H 0x00000000
198#define RC_REGION_0_ADDR_TRANS_L 0x00000000
199#define RC_REGION_0_PASS_BITS (25 - 1)
200#define MAX_AXI_WRAPPER_REGION_NUM 33
201
202struct rockchip_pcie {
203 void __iomem *reg_base; /* DT axi-base */
204 void __iomem *apb_base; /* DT apb-base */
205 struct phy *phy;
206 struct reset_control *core_rst;
207 struct reset_control *mgmt_rst;
208 struct reset_control *mgmt_sticky_rst;
209 struct reset_control *pipe_rst;
Shawn Lin31a3a7b2016-11-10 11:14:37 -0600210 struct reset_control *pm_rst;
211 struct reset_control *aclk_rst;
212 struct reset_control *pclk_rst;
Shawn Line77f8472016-09-03 11:41:09 -0500213 struct clk *aclk_pcie;
214 struct clk *aclk_perf_pcie;
215 struct clk *hclk_pcie;
216 struct clk *clk_pcie_pm;
217 struct regulator *vpcie3v3; /* 3.3V power supply */
218 struct regulator *vpcie1v8; /* 1.8V power supply */
219 struct regulator *vpcie0v9; /* 0.9V power supply */
220 struct gpio_desc *ep_gpio;
221 u32 lanes;
222 u8 root_bus_nr;
Shawn Linf2fb5b82016-12-07 15:05:59 -0600223 int link_gen;
Shawn Line77f8472016-09-03 11:41:09 -0500224 struct device *dev;
225 struct irq_domain *irq_domain;
Shawn Lin9e663d32016-11-24 09:54:20 +0800226 u32 io_size;
227 int offset;
228 phys_addr_t io_bus_addr;
Shawn Lin013dd3d2016-12-12 19:50:07 +0800229 void __iomem *msg_region;
Shawn Lin9e663d32016-11-24 09:54:20 +0800230 u32 mem_size;
Shawn Lin013dd3d2016-12-12 19:50:07 +0800231 phys_addr_t msg_bus_addr;
Shawn Lin9e663d32016-11-24 09:54:20 +0800232 phys_addr_t mem_bus_addr;
Shawn Line77f8472016-09-03 11:41:09 -0500233};
234
235static u32 rockchip_pcie_read(struct rockchip_pcie *rockchip, u32 reg)
236{
237 return readl(rockchip->apb_base + reg);
238}
239
240static void rockchip_pcie_write(struct rockchip_pcie *rockchip, u32 val,
241 u32 reg)
242{
243 writel(val, rockchip->apb_base + reg);
244}
245
246static void rockchip_pcie_enable_bw_int(struct rockchip_pcie *rockchip)
247{
248 u32 status;
249
250 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
Shawn Linf37500b82016-12-07 15:06:00 -0600251 status |= (PCI_EXP_LNKCTL_LBMIE | PCI_EXP_LNKCTL_LABIE);
Shawn Line77f8472016-09-03 11:41:09 -0500252 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
253}
254
255static void rockchip_pcie_clr_bw_int(struct rockchip_pcie *rockchip)
256{
257 u32 status;
258
259 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
Shawn Linf37500b82016-12-07 15:06:00 -0600260 status |= (PCI_EXP_LNKSTA_LBMS | PCI_EXP_LNKSTA_LABS) << 16;
Shawn Line77f8472016-09-03 11:41:09 -0500261 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
262}
263
Rajat Jain277743e2016-09-22 17:50:42 -0700264static void rockchip_pcie_update_txcredit_mui(struct rockchip_pcie *rockchip)
265{
266 u32 val;
267
268 /* Update Tx credit maximum update interval */
269 val = rockchip_pcie_read(rockchip, PCIE_CORE_TXCREDIT_CFG1);
270 val &= ~PCIE_CORE_TXCREDIT_CFG1_MUI_MASK;
271 val |= PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(24000); /* ns */
272 rockchip_pcie_write(rockchip, val, PCIE_CORE_TXCREDIT_CFG1);
273}
274
Shawn Line77f8472016-09-03 11:41:09 -0500275static int rockchip_pcie_valid_device(struct rockchip_pcie *rockchip,
276 struct pci_bus *bus, int dev)
277{
278 /* access only one slot on each root port */
279 if (bus->number == rockchip->root_bus_nr && dev > 0)
280 return 0;
281
282 /*
283 * do not read more than one device on the bus directly attached
284 * to RC's downstream side.
285 */
286 if (bus->primary == rockchip->root_bus_nr && dev > 0)
287 return 0;
288
289 return 1;
290}
291
292static int rockchip_pcie_rd_own_conf(struct rockchip_pcie *rockchip,
293 int where, int size, u32 *val)
294{
295 void __iomem *addr = rockchip->apb_base + PCIE_RC_CONFIG_BASE + where;
296
297 if (!IS_ALIGNED((uintptr_t)addr, size)) {
298 *val = 0;
299 return PCIBIOS_BAD_REGISTER_NUMBER;
300 }
301
302 if (size == 4) {
303 *val = readl(addr);
304 } else if (size == 2) {
305 *val = readw(addr);
306 } else if (size == 1) {
307 *val = readb(addr);
308 } else {
309 *val = 0;
310 return PCIBIOS_BAD_REGISTER_NUMBER;
311 }
312 return PCIBIOS_SUCCESSFUL;
313}
314
315static int rockchip_pcie_wr_own_conf(struct rockchip_pcie *rockchip,
316 int where, int size, u32 val)
317{
318 u32 mask, tmp, offset;
319
320 offset = where & ~0x3;
321
322 if (size == 4) {
323 writel(val, rockchip->apb_base + PCIE_RC_CONFIG_BASE + offset);
324 return PCIBIOS_SUCCESSFUL;
325 }
326
327 mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
328
329 /*
330 * N.B. This read/modify/write isn't safe in general because it can
331 * corrupt RW1C bits in adjacent registers. But the hardware
332 * doesn't support smaller writes.
333 */
334 tmp = readl(rockchip->apb_base + PCIE_RC_CONFIG_BASE + offset) & mask;
335 tmp |= val << ((where & 0x3) * 8);
336 writel(tmp, rockchip->apb_base + PCIE_RC_CONFIG_BASE + offset);
337
338 return PCIBIOS_SUCCESSFUL;
339}
340
341static int rockchip_pcie_rd_other_conf(struct rockchip_pcie *rockchip,
342 struct pci_bus *bus, u32 devfn,
343 int where, int size, u32 *val)
344{
345 u32 busdev;
346
347 busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
348 PCI_FUNC(devfn), where);
349
350 if (!IS_ALIGNED(busdev, size)) {
351 *val = 0;
352 return PCIBIOS_BAD_REGISTER_NUMBER;
353 }
354
355 if (size == 4) {
356 *val = readl(rockchip->reg_base + busdev);
357 } else if (size == 2) {
358 *val = readw(rockchip->reg_base + busdev);
359 } else if (size == 1) {
360 *val = readb(rockchip->reg_base + busdev);
361 } else {
362 *val = 0;
363 return PCIBIOS_BAD_REGISTER_NUMBER;
364 }
365 return PCIBIOS_SUCCESSFUL;
366}
367
368static int rockchip_pcie_wr_other_conf(struct rockchip_pcie *rockchip,
369 struct pci_bus *bus, u32 devfn,
370 int where, int size, u32 val)
371{
372 u32 busdev;
373
374 busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
375 PCI_FUNC(devfn), where);
376 if (!IS_ALIGNED(busdev, size))
377 return PCIBIOS_BAD_REGISTER_NUMBER;
378
379 if (size == 4)
380 writel(val, rockchip->reg_base + busdev);
381 else if (size == 2)
382 writew(val, rockchip->reg_base + busdev);
383 else if (size == 1)
384 writeb(val, rockchip->reg_base + busdev);
385 else
386 return PCIBIOS_BAD_REGISTER_NUMBER;
387
388 return PCIBIOS_SUCCESSFUL;
389}
390
391static int rockchip_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
392 int size, u32 *val)
393{
394 struct rockchip_pcie *rockchip = bus->sysdata;
395
396 if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn))) {
397 *val = 0xffffffff;
398 return PCIBIOS_DEVICE_NOT_FOUND;
399 }
400
401 if (bus->number == rockchip->root_bus_nr)
402 return rockchip_pcie_rd_own_conf(rockchip, where, size, val);
403
404 return rockchip_pcie_rd_other_conf(rockchip, bus, devfn, where, size, val);
405}
406
407static int rockchip_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
408 int where, int size, u32 val)
409{
410 struct rockchip_pcie *rockchip = bus->sysdata;
411
412 if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn)))
413 return PCIBIOS_DEVICE_NOT_FOUND;
414
415 if (bus->number == rockchip->root_bus_nr)
416 return rockchip_pcie_wr_own_conf(rockchip, where, size, val);
417
418 return rockchip_pcie_wr_other_conf(rockchip, bus, devfn, where, size, val);
419}
420
421static struct pci_ops rockchip_pcie_ops = {
422 .read = rockchip_pcie_rd_conf,
423 .write = rockchip_pcie_wr_conf,
424};
425
Shawn Lin4816c4c2016-12-07 15:05:58 -0600426static void rockchip_pcie_set_power_limit(struct rockchip_pcie *rockchip)
427{
Brian Norris5fcaa002017-03-09 18:46:13 -0800428 int curr;
429 u32 status, scale, power;
Shawn Lin4816c4c2016-12-07 15:05:58 -0600430
431 if (IS_ERR(rockchip->vpcie3v3))
432 return;
433
434 /*
435 * Set RC's captured slot power limit and scale if
436 * vpcie3v3 available. The default values are both zero
437 * which means the software should set these two according
438 * to the actual power supply.
439 */
440 curr = regulator_get_current_limit(rockchip->vpcie3v3);
441 if (curr > 0) {
442 scale = 3; /* 0.001x */
443 curr = curr / 1000; /* convert to mA */
444 power = (curr * 3300) / 1000; /* milliwatt */
445 while (power > PCIE_RC_CONFIG_DCR_CSPL_LIMIT) {
446 if (!scale) {
447 dev_warn(rockchip->dev, "invalid power supply\n");
448 return;
449 }
450 scale--;
451 power = power / 10;
452 }
453
454 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_DCR);
455 status |= (power << PCIE_RC_CONFIG_DCR_CSPL_SHIFT) |
456 (scale << PCIE_RC_CONFIG_DCR_CPLS_SHIFT);
457 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCR);
458 }
459}
460
Shawn Line77f8472016-09-03 11:41:09 -0500461/**
462 * rockchip_pcie_init_port - Initialize hardware
463 * @rockchip: PCIe port information
464 */
465static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
466{
467 struct device *dev = rockchip->dev;
468 int err;
469 u32 status;
Shawn Line77f8472016-09-03 11:41:09 -0500470
471 gpiod_set_value(rockchip->ep_gpio, 0);
472
Shawn Lin31a3a7b2016-11-10 11:14:37 -0600473 err = reset_control_assert(rockchip->aclk_rst);
474 if (err) {
475 dev_err(dev, "assert aclk_rst err %d\n", err);
476 return err;
477 }
478
479 err = reset_control_assert(rockchip->pclk_rst);
480 if (err) {
481 dev_err(dev, "assert pclk_rst err %d\n", err);
482 return err;
483 }
484
485 err = reset_control_assert(rockchip->pm_rst);
486 if (err) {
487 dev_err(dev, "assert pm_rst err %d\n", err);
488 return err;
489 }
490
Shawn Line77f8472016-09-03 11:41:09 -0500491 err = phy_init(rockchip->phy);
492 if (err < 0) {
493 dev_err(dev, "fail to init phy, err %d\n", err);
494 return err;
495 }
496
497 err = reset_control_assert(rockchip->core_rst);
498 if (err) {
499 dev_err(dev, "assert core_rst err %d\n", err);
500 return err;
501 }
502
503 err = reset_control_assert(rockchip->mgmt_rst);
504 if (err) {
505 dev_err(dev, "assert mgmt_rst err %d\n", err);
506 return err;
507 }
508
509 err = reset_control_assert(rockchip->mgmt_sticky_rst);
510 if (err) {
511 dev_err(dev, "assert mgmt_sticky_rst err %d\n", err);
512 return err;
513 }
514
515 err = reset_control_assert(rockchip->pipe_rst);
516 if (err) {
517 dev_err(dev, "assert pipe_rst err %d\n", err);
518 return err;
519 }
520
Shawn Lin0722bdd2016-11-24 09:54:21 +0800521 udelay(10);
522
523 err = reset_control_deassert(rockchip->pm_rst);
524 if (err) {
525 dev_err(dev, "deassert pm_rst err %d\n", err);
526 return err;
527 }
528
529 err = reset_control_deassert(rockchip->aclk_rst);
530 if (err) {
531 dev_err(dev, "deassert aclk_rst err %d\n", err);
532 return err;
533 }
534
535 err = reset_control_deassert(rockchip->pclk_rst);
536 if (err) {
537 dev_err(dev, "deassert pclk_rst err %d\n", err);
538 return err;
539 }
540
Shawn Linf2fb5b82016-12-07 15:05:59 -0600541 if (rockchip->link_gen == 2)
542 rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_2,
543 PCIE_CLIENT_CONFIG);
544 else
545 rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_1,
546 PCIE_CLIENT_CONFIG);
547
Shawn Line77f8472016-09-03 11:41:09 -0500548 rockchip_pcie_write(rockchip,
549 PCIE_CLIENT_CONF_ENABLE |
550 PCIE_CLIENT_LINK_TRAIN_ENABLE |
551 PCIE_CLIENT_ARI_ENABLE |
552 PCIE_CLIENT_CONF_LANE_NUM(rockchip->lanes) |
Shawn Linf2fb5b82016-12-07 15:05:59 -0600553 PCIE_CLIENT_MODE_RC,
554 PCIE_CLIENT_CONFIG);
Shawn Line77f8472016-09-03 11:41:09 -0500555
556 err = phy_power_on(rockchip->phy);
557 if (err) {
558 dev_err(dev, "fail to power on phy, err %d\n", err);
559 return err;
560 }
561
Shawn Lin58c69902016-09-23 10:05:59 +0800562 /*
563 * Please don't reorder the deassert sequence of the following
564 * four reset pins.
565 */
566 err = reset_control_deassert(rockchip->mgmt_sticky_rst);
567 if (err) {
568 dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
569 return err;
570 }
571
Shawn Line77f8472016-09-03 11:41:09 -0500572 err = reset_control_deassert(rockchip->core_rst);
573 if (err) {
574 dev_err(dev, "deassert core_rst err %d\n", err);
575 return err;
576 }
577
578 err = reset_control_deassert(rockchip->mgmt_rst);
579 if (err) {
580 dev_err(dev, "deassert mgmt_rst err %d\n", err);
581 return err;
582 }
583
Shawn Line77f8472016-09-03 11:41:09 -0500584 err = reset_control_deassert(rockchip->pipe_rst);
585 if (err) {
586 dev_err(dev, "deassert pipe_rst err %d\n", err);
587 return err;
588 }
589
Shawn Linca198902016-10-04 12:20:22 -0500590 /* Fix the transmitted FTS count desired to exit from L0s. */
591 status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL_PLC1);
Brian Norrisa45e2612016-12-07 15:06:00 -0600592 status = (status & ~PCIE_CORE_CTRL_PLC1_FTS_MASK) |
Shawn Linca198902016-10-04 12:20:22 -0500593 (PCIE_CORE_CTRL_PLC1_FTS_CNT << PCIE_CORE_CTRL_PLC1_FTS_SHIFT);
594 rockchip_pcie_write(rockchip, status, PCIE_CORE_CTRL_PLC1);
595
Shawn Lin4816c4c2016-12-07 15:05:58 -0600596 rockchip_pcie_set_power_limit(rockchip);
597
Shawn Linb8ab8e02016-12-07 15:05:58 -0600598 /* Set RC's clock architecture as common clock */
599 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
Shawn Linf37500b82016-12-07 15:06:00 -0600600 status |= PCI_EXP_LNKCTL_CCC;
Shawn Linb8ab8e02016-12-07 15:05:58 -0600601 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
602
Shawn Line77f8472016-09-03 11:41:09 -0500603 /* Enable Gen1 training */
604 rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
605 PCIE_CLIENT_CONFIG);
606
607 gpiod_set_value(rockchip->ep_gpio, 1);
608
609 /* 500ms timeout value should be enough for Gen1/2 training */
Shawn Lin7faebda2017-01-18 16:29:15 +0800610 err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_BASIC_STATUS1,
611 status, PCIE_LINK_UP(status), 20,
612 500 * USEC_PER_MSEC);
613 if (err) {
614 dev_err(dev, "PCIe link training gen1 timeout!\n");
615 return -ETIMEDOUT;
Shawn Line77f8472016-09-03 11:41:09 -0500616 }
617
Shawn Linf2fb5b82016-12-07 15:05:59 -0600618 if (rockchip->link_gen == 2) {
619 /*
620 * Enable retrain for gen2. This should be configured only after
621 * gen1 finished.
622 */
623 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
Shawn Linf37500b82016-12-07 15:06:00 -0600624 status |= PCI_EXP_LNKCTL_RL;
Shawn Linf2fb5b82016-12-07 15:05:59 -0600625 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
Shawn Line77f8472016-09-03 11:41:09 -0500626
Shawn Lin7faebda2017-01-18 16:29:15 +0800627 err = readl_poll_timeout(rockchip->apb_base + PCIE_CORE_CTRL,
628 status, PCIE_LINK_IS_GEN2(status), 20,
629 500 * USEC_PER_MSEC);
630 if (err)
631 dev_dbg(dev, "PCIe link training gen2 timeout, fall back to gen1!\n");
Shawn Line77f8472016-09-03 11:41:09 -0500632 }
633
634 /* Check the final link width from negotiated lane counter from MGMT */
635 status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL);
Shawn Lin45e93202016-12-07 15:05:59 -0600636 status = 0x1 << ((status & PCIE_CORE_PL_CONF_LANE_MASK) >>
637 PCIE_CORE_PL_CONF_LANE_SHIFT);
Shawn Line77f8472016-09-03 11:41:09 -0500638 dev_dbg(dev, "current link width is x%d\n", status);
639
640 rockchip_pcie_write(rockchip, ROCKCHIP_VENDOR_ID,
Shawn Lin58007902017-02-16 15:29:35 +0800641 PCIE_CORE_CONFIG_VENDOR);
Shawn Line77f8472016-09-03 11:41:09 -0500642 rockchip_pcie_write(rockchip,
643 PCI_CLASS_BRIDGE_PCI << PCIE_RC_CONFIG_SCC_SHIFT,
644 PCIE_RC_CONFIG_RID_CCR);
Shawn Lin77bc68c2016-12-07 15:05:59 -0600645
646 /* Clear THP cap's next cap pointer to remove L1 substate cap */
647 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_THP_CAP);
648 status &= ~PCIE_RC_CONFIG_THP_CAP_NEXT_MASK;
649 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_THP_CAP);
650
Shawn Linafc95952017-01-12 09:53:17 +0800651 /* Clear L0s from RC's link cap */
652 if (of_property_read_bool(dev->of_node, "aspm-no-l0s")) {
653 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LINK_CAP);
654 status &= ~PCIE_RC_CONFIG_LINK_CAP_L0S;
655 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LINK_CAP);
656 }
657
Shawn Line77f8472016-09-03 11:41:09 -0500658 rockchip_pcie_write(rockchip, 0x0, PCIE_RC_BAR_CONF);
659
660 rockchip_pcie_write(rockchip,
661 (RC_REGION_0_ADDR_TRANS_L + RC_REGION_0_PASS_BITS),
662 PCIE_CORE_OB_REGION_ADDR0);
663 rockchip_pcie_write(rockchip, RC_REGION_0_ADDR_TRANS_H,
664 PCIE_CORE_OB_REGION_ADDR1);
665 rockchip_pcie_write(rockchip, 0x0080000a, PCIE_CORE_OB_REGION_DESC0);
666 rockchip_pcie_write(rockchip, 0x0, PCIE_CORE_OB_REGION_DESC1);
667
668 return 0;
669}
670
671static irqreturn_t rockchip_pcie_subsys_irq_handler(int irq, void *arg)
672{
673 struct rockchip_pcie *rockchip = arg;
674 struct device *dev = rockchip->dev;
675 u32 reg;
676 u32 sub_reg;
677
678 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
679 if (reg & PCIE_CLIENT_INT_LOCAL) {
680 dev_dbg(dev, "local interrupt received\n");
681 sub_reg = rockchip_pcie_read(rockchip, PCIE_CORE_INT_STATUS);
682 if (sub_reg & PCIE_CORE_INT_PRFPE)
683 dev_dbg(dev, "parity error detected while reading from the PNP receive FIFO RAM\n");
684
685 if (sub_reg & PCIE_CORE_INT_CRFPE)
686 dev_dbg(dev, "parity error detected while reading from the Completion Receive FIFO RAM\n");
687
688 if (sub_reg & PCIE_CORE_INT_RRPE)
689 dev_dbg(dev, "parity error detected while reading from replay buffer RAM\n");
690
691 if (sub_reg & PCIE_CORE_INT_PRFO)
692 dev_dbg(dev, "overflow occurred in the PNP receive FIFO\n");
693
694 if (sub_reg & PCIE_CORE_INT_CRFO)
695 dev_dbg(dev, "overflow occurred in the completion receive FIFO\n");
696
697 if (sub_reg & PCIE_CORE_INT_RT)
698 dev_dbg(dev, "replay timer timed out\n");
699
700 if (sub_reg & PCIE_CORE_INT_RTR)
701 dev_dbg(dev, "replay timer rolled over after 4 transmissions of the same TLP\n");
702
703 if (sub_reg & PCIE_CORE_INT_PE)
704 dev_dbg(dev, "phy error detected on receive side\n");
705
706 if (sub_reg & PCIE_CORE_INT_MTR)
707 dev_dbg(dev, "malformed TLP received from the link\n");
708
709 if (sub_reg & PCIE_CORE_INT_UCR)
710 dev_dbg(dev, "malformed TLP received from the link\n");
711
712 if (sub_reg & PCIE_CORE_INT_FCE)
713 dev_dbg(dev, "an error was observed in the flow control advertisements from the other side\n");
714
715 if (sub_reg & PCIE_CORE_INT_CT)
716 dev_dbg(dev, "a request timed out waiting for completion\n");
717
718 if (sub_reg & PCIE_CORE_INT_UTC)
719 dev_dbg(dev, "unmapped TC error\n");
720
721 if (sub_reg & PCIE_CORE_INT_MMVC)
722 dev_dbg(dev, "MSI mask register changes\n");
723
724 rockchip_pcie_write(rockchip, sub_reg, PCIE_CORE_INT_STATUS);
725 } else if (reg & PCIE_CLIENT_INT_PHY) {
726 dev_dbg(dev, "phy link changes\n");
Rajat Jain277743e2016-09-22 17:50:42 -0700727 rockchip_pcie_update_txcredit_mui(rockchip);
Shawn Line77f8472016-09-03 11:41:09 -0500728 rockchip_pcie_clr_bw_int(rockchip);
729 }
730
731 rockchip_pcie_write(rockchip, reg & PCIE_CLIENT_INT_LOCAL,
732 PCIE_CLIENT_INT_STATUS);
733
734 return IRQ_HANDLED;
735}
736
737static irqreturn_t rockchip_pcie_client_irq_handler(int irq, void *arg)
738{
739 struct rockchip_pcie *rockchip = arg;
740 struct device *dev = rockchip->dev;
741 u32 reg;
742
743 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
744 if (reg & PCIE_CLIENT_INT_LEGACY_DONE)
745 dev_dbg(dev, "legacy done interrupt received\n");
746
747 if (reg & PCIE_CLIENT_INT_MSG)
748 dev_dbg(dev, "message done interrupt received\n");
749
750 if (reg & PCIE_CLIENT_INT_HOT_RST)
751 dev_dbg(dev, "hot reset interrupt received\n");
752
753 if (reg & PCIE_CLIENT_INT_DPA)
754 dev_dbg(dev, "dpa interrupt received\n");
755
756 if (reg & PCIE_CLIENT_INT_FATAL_ERR)
757 dev_dbg(dev, "fatal error interrupt received\n");
758
759 if (reg & PCIE_CLIENT_INT_NFATAL_ERR)
760 dev_dbg(dev, "no fatal error interrupt received\n");
761
762 if (reg & PCIE_CLIENT_INT_CORR_ERR)
763 dev_dbg(dev, "correctable error interrupt received\n");
764
765 if (reg & PCIE_CLIENT_INT_PHY)
766 dev_dbg(dev, "phy interrupt received\n");
767
768 rockchip_pcie_write(rockchip, reg & (PCIE_CLIENT_INT_LEGACY_DONE |
769 PCIE_CLIENT_INT_MSG | PCIE_CLIENT_INT_HOT_RST |
770 PCIE_CLIENT_INT_DPA | PCIE_CLIENT_INT_FATAL_ERR |
771 PCIE_CLIENT_INT_NFATAL_ERR |
772 PCIE_CLIENT_INT_CORR_ERR |
773 PCIE_CLIENT_INT_PHY),
774 PCIE_CLIENT_INT_STATUS);
775
776 return IRQ_HANDLED;
777}
778
779static void rockchip_pcie_legacy_int_handler(struct irq_desc *desc)
780{
781 struct irq_chip *chip = irq_desc_get_chip(desc);
782 struct rockchip_pcie *rockchip = irq_desc_get_handler_data(desc);
783 struct device *dev = rockchip->dev;
784 u32 reg;
785 u32 hwirq;
786 u32 virq;
787
788 chained_irq_enter(chip, desc);
789
790 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
791 reg = (reg & PCIE_CLIENT_INTR_MASK) >> PCIE_CLIENT_INTR_SHIFT;
792
793 while (reg) {
794 hwirq = ffs(reg) - 1;
795 reg &= ~BIT(hwirq);
796
797 virq = irq_find_mapping(rockchip->irq_domain, hwirq);
798 if (virq)
799 generic_handle_irq(virq);
800 else
801 dev_err(dev, "unexpected IRQ, INT%d\n", hwirq);
802 }
803
804 chained_irq_exit(chip, desc);
805}
806
807
808/**
809 * rockchip_pcie_parse_dt - Parse Device Tree
810 * @rockchip: PCIe port information
811 *
812 * Return: '0' on success and error value on failure
813 */
814static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
815{
816 struct device *dev = rockchip->dev;
817 struct platform_device *pdev = to_platform_device(dev);
818 struct device_node *node = dev->of_node;
819 struct resource *regs;
820 int irq;
821 int err;
822
823 regs = platform_get_resource_byname(pdev,
824 IORESOURCE_MEM,
825 "axi-base");
826 rockchip->reg_base = devm_ioremap_resource(dev, regs);
827 if (IS_ERR(rockchip->reg_base))
828 return PTR_ERR(rockchip->reg_base);
829
830 regs = platform_get_resource_byname(pdev,
831 IORESOURCE_MEM,
832 "apb-base");
833 rockchip->apb_base = devm_ioremap_resource(dev, regs);
834 if (IS_ERR(rockchip->apb_base))
835 return PTR_ERR(rockchip->apb_base);
836
837 rockchip->phy = devm_phy_get(dev, "pcie-phy");
838 if (IS_ERR(rockchip->phy)) {
839 if (PTR_ERR(rockchip->phy) != -EPROBE_DEFER)
840 dev_err(dev, "missing phy\n");
841 return PTR_ERR(rockchip->phy);
842 }
843
844 rockchip->lanes = 1;
845 err = of_property_read_u32(node, "num-lanes", &rockchip->lanes);
846 if (!err && (rockchip->lanes == 0 ||
847 rockchip->lanes == 3 ||
848 rockchip->lanes > 4)) {
849 dev_warn(dev, "invalid num-lanes, default to use one lane\n");
850 rockchip->lanes = 1;
851 }
852
Shawn Linf2fb5b82016-12-07 15:05:59 -0600853 rockchip->link_gen = of_pci_get_max_link_speed(node);
854 if (rockchip->link_gen < 0 || rockchip->link_gen > 2)
855 rockchip->link_gen = 2;
856
Shawn Line77f8472016-09-03 11:41:09 -0500857 rockchip->core_rst = devm_reset_control_get(dev, "core");
858 if (IS_ERR(rockchip->core_rst)) {
859 if (PTR_ERR(rockchip->core_rst) != -EPROBE_DEFER)
860 dev_err(dev, "missing core reset property in node\n");
861 return PTR_ERR(rockchip->core_rst);
862 }
863
864 rockchip->mgmt_rst = devm_reset_control_get(dev, "mgmt");
865 if (IS_ERR(rockchip->mgmt_rst)) {
866 if (PTR_ERR(rockchip->mgmt_rst) != -EPROBE_DEFER)
867 dev_err(dev, "missing mgmt reset property in node\n");
868 return PTR_ERR(rockchip->mgmt_rst);
869 }
870
871 rockchip->mgmt_sticky_rst = devm_reset_control_get(dev, "mgmt-sticky");
872 if (IS_ERR(rockchip->mgmt_sticky_rst)) {
873 if (PTR_ERR(rockchip->mgmt_sticky_rst) != -EPROBE_DEFER)
874 dev_err(dev, "missing mgmt-sticky reset property in node\n");
875 return PTR_ERR(rockchip->mgmt_sticky_rst);
876 }
877
878 rockchip->pipe_rst = devm_reset_control_get(dev, "pipe");
879 if (IS_ERR(rockchip->pipe_rst)) {
880 if (PTR_ERR(rockchip->pipe_rst) != -EPROBE_DEFER)
881 dev_err(dev, "missing pipe reset property in node\n");
882 return PTR_ERR(rockchip->pipe_rst);
883 }
884
Shawn Lin31a3a7b2016-11-10 11:14:37 -0600885 rockchip->pm_rst = devm_reset_control_get(dev, "pm");
886 if (IS_ERR(rockchip->pm_rst)) {
887 if (PTR_ERR(rockchip->pm_rst) != -EPROBE_DEFER)
888 dev_err(dev, "missing pm reset property in node\n");
889 return PTR_ERR(rockchip->pm_rst);
890 }
891
892 rockchip->pclk_rst = devm_reset_control_get(dev, "pclk");
893 if (IS_ERR(rockchip->pclk_rst)) {
894 if (PTR_ERR(rockchip->pclk_rst) != -EPROBE_DEFER)
895 dev_err(dev, "missing pclk reset property in node\n");
896 return PTR_ERR(rockchip->pclk_rst);
897 }
898
899 rockchip->aclk_rst = devm_reset_control_get(dev, "aclk");
900 if (IS_ERR(rockchip->aclk_rst)) {
901 if (PTR_ERR(rockchip->aclk_rst) != -EPROBE_DEFER)
902 dev_err(dev, "missing aclk reset property in node\n");
903 return PTR_ERR(rockchip->aclk_rst);
904 }
905
Shawn Line77f8472016-09-03 11:41:09 -0500906 rockchip->ep_gpio = devm_gpiod_get(dev, "ep", GPIOD_OUT_HIGH);
907 if (IS_ERR(rockchip->ep_gpio)) {
908 dev_err(dev, "missing ep-gpios property in node\n");
909 return PTR_ERR(rockchip->ep_gpio);
910 }
911
912 rockchip->aclk_pcie = devm_clk_get(dev, "aclk");
913 if (IS_ERR(rockchip->aclk_pcie)) {
914 dev_err(dev, "aclk clock not found\n");
915 return PTR_ERR(rockchip->aclk_pcie);
916 }
917
918 rockchip->aclk_perf_pcie = devm_clk_get(dev, "aclk-perf");
919 if (IS_ERR(rockchip->aclk_perf_pcie)) {
920 dev_err(dev, "aclk_perf clock not found\n");
921 return PTR_ERR(rockchip->aclk_perf_pcie);
922 }
923
924 rockchip->hclk_pcie = devm_clk_get(dev, "hclk");
925 if (IS_ERR(rockchip->hclk_pcie)) {
926 dev_err(dev, "hclk clock not found\n");
927 return PTR_ERR(rockchip->hclk_pcie);
928 }
929
930 rockchip->clk_pcie_pm = devm_clk_get(dev, "pm");
931 if (IS_ERR(rockchip->clk_pcie_pm)) {
932 dev_err(dev, "pm clock not found\n");
933 return PTR_ERR(rockchip->clk_pcie_pm);
934 }
935
936 irq = platform_get_irq_byname(pdev, "sys");
937 if (irq < 0) {
938 dev_err(dev, "missing sys IRQ resource\n");
939 return -EINVAL;
940 }
941
942 err = devm_request_irq(dev, irq, rockchip_pcie_subsys_irq_handler,
943 IRQF_SHARED, "pcie-sys", rockchip);
944 if (err) {
945 dev_err(dev, "failed to request PCIe subsystem IRQ\n");
946 return err;
947 }
948
949 irq = platform_get_irq_byname(pdev, "legacy");
950 if (irq < 0) {
951 dev_err(dev, "missing legacy IRQ resource\n");
952 return -EINVAL;
953 }
954
955 irq_set_chained_handler_and_data(irq,
956 rockchip_pcie_legacy_int_handler,
957 rockchip);
958
959 irq = platform_get_irq_byname(pdev, "client");
960 if (irq < 0) {
961 dev_err(dev, "missing client IRQ resource\n");
962 return -EINVAL;
963 }
964
965 err = devm_request_irq(dev, irq, rockchip_pcie_client_irq_handler,
966 IRQF_SHARED, "pcie-client", rockchip);
967 if (err) {
968 dev_err(dev, "failed to request PCIe client IRQ\n");
969 return err;
970 }
971
972 rockchip->vpcie3v3 = devm_regulator_get_optional(dev, "vpcie3v3");
973 if (IS_ERR(rockchip->vpcie3v3)) {
974 if (PTR_ERR(rockchip->vpcie3v3) == -EPROBE_DEFER)
975 return -EPROBE_DEFER;
976 dev_info(dev, "no vpcie3v3 regulator found\n");
977 }
978
979 rockchip->vpcie1v8 = devm_regulator_get_optional(dev, "vpcie1v8");
980 if (IS_ERR(rockchip->vpcie1v8)) {
981 if (PTR_ERR(rockchip->vpcie1v8) == -EPROBE_DEFER)
982 return -EPROBE_DEFER;
983 dev_info(dev, "no vpcie1v8 regulator found\n");
984 }
985
986 rockchip->vpcie0v9 = devm_regulator_get_optional(dev, "vpcie0v9");
987 if (IS_ERR(rockchip->vpcie0v9)) {
988 if (PTR_ERR(rockchip->vpcie0v9) == -EPROBE_DEFER)
989 return -EPROBE_DEFER;
990 dev_info(dev, "no vpcie0v9 regulator found\n");
991 }
992
993 return 0;
994}
995
996static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip)
997{
998 struct device *dev = rockchip->dev;
999 int err;
1000
1001 if (!IS_ERR(rockchip->vpcie3v3)) {
1002 err = regulator_enable(rockchip->vpcie3v3);
1003 if (err) {
1004 dev_err(dev, "fail to enable vpcie3v3 regulator\n");
1005 goto err_out;
1006 }
1007 }
1008
1009 if (!IS_ERR(rockchip->vpcie1v8)) {
1010 err = regulator_enable(rockchip->vpcie1v8);
1011 if (err) {
1012 dev_err(dev, "fail to enable vpcie1v8 regulator\n");
1013 goto err_disable_3v3;
1014 }
1015 }
1016
1017 if (!IS_ERR(rockchip->vpcie0v9)) {
1018 err = regulator_enable(rockchip->vpcie0v9);
1019 if (err) {
1020 dev_err(dev, "fail to enable vpcie0v9 regulator\n");
1021 goto err_disable_1v8;
1022 }
1023 }
1024
1025 return 0;
1026
1027err_disable_1v8:
1028 if (!IS_ERR(rockchip->vpcie1v8))
1029 regulator_disable(rockchip->vpcie1v8);
1030err_disable_3v3:
1031 if (!IS_ERR(rockchip->vpcie3v3))
1032 regulator_disable(rockchip->vpcie3v3);
1033err_out:
1034 return err;
1035}
1036
1037static void rockchip_pcie_enable_interrupts(struct rockchip_pcie *rockchip)
1038{
1039 rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) &
1040 (~PCIE_CLIENT_INT_CLI), PCIE_CLIENT_INT_MASK);
1041 rockchip_pcie_write(rockchip, (u32)(~PCIE_CORE_INT),
1042 PCIE_CORE_INT_MASK);
1043
1044 rockchip_pcie_enable_bw_int(rockchip);
1045}
1046
1047static int rockchip_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
1048 irq_hw_number_t hwirq)
1049{
1050 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
1051 irq_set_chip_data(irq, domain->host_data);
1052
1053 return 0;
1054}
1055
1056static const struct irq_domain_ops intx_domain_ops = {
1057 .map = rockchip_pcie_intx_map,
1058};
1059
1060static int rockchip_pcie_init_irq_domain(struct rockchip_pcie *rockchip)
1061{
1062 struct device *dev = rockchip->dev;
1063 struct device_node *intc = of_get_next_child(dev->of_node, NULL);
1064
1065 if (!intc) {
1066 dev_err(dev, "missing child interrupt-controller node\n");
1067 return -EINVAL;
1068 }
1069
1070 rockchip->irq_domain = irq_domain_add_linear(intc, 4,
1071 &intx_domain_ops, rockchip);
1072 if (!rockchip->irq_domain) {
1073 dev_err(dev, "failed to get a INTx IRQ domain\n");
1074 return -EINVAL;
1075 }
1076
1077 return 0;
1078}
1079
1080static int rockchip_pcie_prog_ob_atu(struct rockchip_pcie *rockchip,
1081 int region_no, int type, u8 num_pass_bits,
1082 u32 lower_addr, u32 upper_addr)
1083{
1084 u32 ob_addr_0;
1085 u32 ob_addr_1;
1086 u32 ob_desc_0;
1087 u32 aw_offset;
1088
1089 if (region_no >= MAX_AXI_WRAPPER_REGION_NUM)
1090 return -EINVAL;
1091 if (num_pass_bits + 1 < 8)
1092 return -EINVAL;
1093 if (num_pass_bits > 63)
1094 return -EINVAL;
1095 if (region_no == 0) {
1096 if (AXI_REGION_0_SIZE < (2ULL << num_pass_bits))
Dan Carpenter08015ee2016-10-12 07:14:09 -05001097 return -EINVAL;
Shawn Line77f8472016-09-03 11:41:09 -05001098 }
1099 if (region_no != 0) {
1100 if (AXI_REGION_SIZE < (2ULL << num_pass_bits))
1101 return -EINVAL;
1102 }
1103
1104 aw_offset = (region_no << OB_REG_SIZE_SHIFT);
1105
1106 ob_addr_0 = num_pass_bits & PCIE_CORE_OB_REGION_ADDR0_NUM_BITS;
1107 ob_addr_0 |= lower_addr & PCIE_CORE_OB_REGION_ADDR0_LO_ADDR;
1108 ob_addr_1 = upper_addr;
1109 ob_desc_0 = (1 << 23 | type);
1110
1111 rockchip_pcie_write(rockchip, ob_addr_0,
1112 PCIE_CORE_OB_REGION_ADDR0 + aw_offset);
1113 rockchip_pcie_write(rockchip, ob_addr_1,
1114 PCIE_CORE_OB_REGION_ADDR1 + aw_offset);
1115 rockchip_pcie_write(rockchip, ob_desc_0,
1116 PCIE_CORE_OB_REGION_DESC0 + aw_offset);
1117 rockchip_pcie_write(rockchip, 0,
1118 PCIE_CORE_OB_REGION_DESC1 + aw_offset);
1119
1120 return 0;
1121}
1122
1123static int rockchip_pcie_prog_ib_atu(struct rockchip_pcie *rockchip,
1124 int region_no, u8 num_pass_bits,
1125 u32 lower_addr, u32 upper_addr)
1126{
1127 u32 ib_addr_0;
1128 u32 ib_addr_1;
1129 u32 aw_offset;
1130
1131 if (region_no > MAX_AXI_IB_ROOTPORT_REGION_NUM)
1132 return -EINVAL;
1133 if (num_pass_bits + 1 < MIN_AXI_ADDR_BITS_PASSED)
1134 return -EINVAL;
1135 if (num_pass_bits > 63)
1136 return -EINVAL;
1137
1138 aw_offset = (region_no << IB_ROOT_PORT_REG_SIZE_SHIFT);
1139
1140 ib_addr_0 = num_pass_bits & PCIE_CORE_IB_REGION_ADDR0_NUM_BITS;
1141 ib_addr_0 |= (lower_addr << 8) & PCIE_CORE_IB_REGION_ADDR0_LO_ADDR;
1142 ib_addr_1 = upper_addr;
1143
1144 rockchip_pcie_write(rockchip, ib_addr_0, PCIE_RP_IB_ADDR0 + aw_offset);
1145 rockchip_pcie_write(rockchip, ib_addr_1, PCIE_RP_IB_ADDR1 + aw_offset);
1146
1147 return 0;
1148}
1149
Shawn Lin9e663d32016-11-24 09:54:20 +08001150static int rockchip_cfg_atu(struct rockchip_pcie *rockchip)
1151{
1152 struct device *dev = rockchip->dev;
1153 int offset;
1154 int err;
1155 int reg_no;
1156
1157 for (reg_no = 0; reg_no < (rockchip->mem_size >> 20); reg_no++) {
1158 err = rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1,
1159 AXI_WRAPPER_MEM_WRITE,
1160 20 - 1,
1161 rockchip->mem_bus_addr +
1162 (reg_no << 20),
1163 0);
1164 if (err) {
1165 dev_err(dev, "program RC mem outbound ATU failed\n");
1166 return err;
1167 }
1168 }
1169
1170 err = rockchip_pcie_prog_ib_atu(rockchip, 2, 32 - 1, 0x0, 0);
1171 if (err) {
1172 dev_err(dev, "program RC mem inbound ATU failed\n");
1173 return err;
1174 }
1175
1176 offset = rockchip->mem_size >> 20;
1177 for (reg_no = 0; reg_no < (rockchip->io_size >> 20); reg_no++) {
1178 err = rockchip_pcie_prog_ob_atu(rockchip,
1179 reg_no + 1 + offset,
1180 AXI_WRAPPER_IO_WRITE,
1181 20 - 1,
1182 rockchip->io_bus_addr +
1183 (reg_no << 20),
1184 0);
1185 if (err) {
1186 dev_err(dev, "program RC io outbound ATU failed\n");
1187 return err;
1188 }
1189 }
1190
Shawn Lin013dd3d2016-12-12 19:50:07 +08001191 /* assign message regions */
1192 rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1 + offset,
1193 AXI_WRAPPER_NOR_MSG,
1194 20 - 1, 0, 0);
1195
1196 rockchip->msg_bus_addr = rockchip->mem_bus_addr +
1197 ((reg_no + offset) << 20);
1198 return err;
1199}
1200
1201static int rockchip_pcie_wait_l2(struct rockchip_pcie *rockchip)
1202{
1203 u32 value;
1204 int err;
1205
1206 /* send PME_TURN_OFF message */
1207 writel(0x0, rockchip->msg_region + PCIE_RC_SEND_PME_OFF);
1208
1209 /* read LTSSM and wait for falling into L2 link state */
1210 err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_DEBUG_OUT_0,
1211 value, PCIE_LINK_IS_L2(value), 20,
1212 jiffies_to_usecs(5 * HZ));
1213 if (err) {
1214 dev_err(rockchip->dev, "PCIe link enter L2 timeout!\n");
1215 return err;
1216 }
1217
1218 return 0;
1219}
1220
Arnd Bergmann0b351c92017-01-20 17:24:30 +01001221static int __maybe_unused rockchip_pcie_suspend_noirq(struct device *dev)
Shawn Lin013dd3d2016-12-12 19:50:07 +08001222{
1223 struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1224 int ret;
1225
1226 /* disable core and cli int since we don't need to ack PME_ACK */
1227 rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) |
1228 PCIE_CLIENT_INT_CLI, PCIE_CLIENT_INT_MASK);
1229 rockchip_pcie_write(rockchip, (u32)PCIE_CORE_INT, PCIE_CORE_INT_MASK);
1230
1231 ret = rockchip_pcie_wait_l2(rockchip);
1232 if (ret) {
1233 rockchip_pcie_enable_interrupts(rockchip);
1234 return ret;
1235 }
1236
1237 phy_power_off(rockchip->phy);
1238 phy_exit(rockchip->phy);
1239
1240 clk_disable_unprepare(rockchip->clk_pcie_pm);
1241 clk_disable_unprepare(rockchip->hclk_pcie);
1242 clk_disable_unprepare(rockchip->aclk_perf_pcie);
1243 clk_disable_unprepare(rockchip->aclk_pcie);
1244
1245 return ret;
1246}
1247
Arnd Bergmann0b351c92017-01-20 17:24:30 +01001248static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev)
Shawn Lin013dd3d2016-12-12 19:50:07 +08001249{
1250 struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1251 int err;
1252
1253 clk_prepare_enable(rockchip->clk_pcie_pm);
1254 clk_prepare_enable(rockchip->hclk_pcie);
1255 clk_prepare_enable(rockchip->aclk_perf_pcie);
1256 clk_prepare_enable(rockchip->aclk_pcie);
1257
1258 err = rockchip_pcie_init_port(rockchip);
1259 if (err)
1260 return err;
1261
1262 err = rockchip_cfg_atu(rockchip);
1263 if (err)
1264 return err;
1265
1266 /* Need this to enter L1 again */
1267 rockchip_pcie_update_txcredit_mui(rockchip);
1268 rockchip_pcie_enable_interrupts(rockchip);
1269
Shawn Lin9e663d32016-11-24 09:54:20 +08001270 return 0;
1271}
1272
Shawn Line77f8472016-09-03 11:41:09 -05001273static int rockchip_pcie_probe(struct platform_device *pdev)
1274{
1275 struct rockchip_pcie *rockchip;
1276 struct device *dev = &pdev->dev;
1277 struct pci_bus *bus, *child;
1278 struct resource_entry *win;
1279 resource_size_t io_base;
1280 struct resource *mem;
1281 struct resource *io;
Shawn Line77f8472016-09-03 11:41:09 -05001282 int err;
Shawn Line77f8472016-09-03 11:41:09 -05001283
1284 LIST_HEAD(res);
1285
1286 if (!dev->of_node)
1287 return -ENODEV;
1288
1289 rockchip = devm_kzalloc(dev, sizeof(*rockchip), GFP_KERNEL);
1290 if (!rockchip)
1291 return -ENOMEM;
1292
Shawn Lin013dd3d2016-12-12 19:50:07 +08001293 platform_set_drvdata(pdev, rockchip);
Shawn Line77f8472016-09-03 11:41:09 -05001294 rockchip->dev = dev;
1295
1296 err = rockchip_pcie_parse_dt(rockchip);
1297 if (err)
1298 return err;
1299
1300 err = clk_prepare_enable(rockchip->aclk_pcie);
1301 if (err) {
1302 dev_err(dev, "unable to enable aclk_pcie clock\n");
1303 goto err_aclk_pcie;
1304 }
1305
1306 err = clk_prepare_enable(rockchip->aclk_perf_pcie);
1307 if (err) {
1308 dev_err(dev, "unable to enable aclk_perf_pcie clock\n");
1309 goto err_aclk_perf_pcie;
1310 }
1311
1312 err = clk_prepare_enable(rockchip->hclk_pcie);
1313 if (err) {
1314 dev_err(dev, "unable to enable hclk_pcie clock\n");
1315 goto err_hclk_pcie;
1316 }
1317
1318 err = clk_prepare_enable(rockchip->clk_pcie_pm);
1319 if (err) {
1320 dev_err(dev, "unable to enable hclk_pcie clock\n");
1321 goto err_pcie_pm;
1322 }
1323
1324 err = rockchip_pcie_set_vpcie(rockchip);
1325 if (err) {
1326 dev_err(dev, "failed to set vpcie regulator\n");
1327 goto err_set_vpcie;
1328 }
1329
1330 err = rockchip_pcie_init_port(rockchip);
1331 if (err)
1332 goto err_vpcie;
1333
Shawn Line77f8472016-09-03 11:41:09 -05001334 rockchip_pcie_enable_interrupts(rockchip);
1335
1336 err = rockchip_pcie_init_irq_domain(rockchip);
1337 if (err < 0)
1338 goto err_vpcie;
1339
1340 err = of_pci_get_host_bridge_resources(dev->of_node, 0, 0xff,
1341 &res, &io_base);
1342 if (err)
1343 goto err_vpcie;
1344
1345 err = devm_request_pci_bus_resources(dev, &res);
1346 if (err)
Shawn Linf1d722b2017-02-10 14:52:02 +08001347 goto err_free_res;
Shawn Line77f8472016-09-03 11:41:09 -05001348
1349 /* Get the I/O and memory ranges from DT */
Shawn Line77f8472016-09-03 11:41:09 -05001350 resource_list_for_each_entry(win, &res) {
1351 switch (resource_type(win->res)) {
1352 case IORESOURCE_IO:
1353 io = win->res;
1354 io->name = "I/O";
Shawn Lin9e663d32016-11-24 09:54:20 +08001355 rockchip->io_size = resource_size(io);
1356 rockchip->io_bus_addr = io->start - win->offset;
Shawn Line77f8472016-09-03 11:41:09 -05001357 err = pci_remap_iospace(io, io_base);
1358 if (err) {
1359 dev_warn(dev, "error %d: failed to map resource %pR\n",
1360 err, io);
1361 continue;
1362 }
1363 break;
1364 case IORESOURCE_MEM:
1365 mem = win->res;
1366 mem->name = "MEM";
Shawn Lin9e663d32016-11-24 09:54:20 +08001367 rockchip->mem_size = resource_size(mem);
1368 rockchip->mem_bus_addr = mem->start - win->offset;
Shawn Line77f8472016-09-03 11:41:09 -05001369 break;
1370 case IORESOURCE_BUS:
1371 rockchip->root_bus_nr = win->res->start;
1372 break;
1373 default:
1374 continue;
1375 }
1376 }
1377
Shawn Lin9e663d32016-11-24 09:54:20 +08001378 err = rockchip_cfg_atu(rockchip);
1379 if (err)
Shawn Linf1d722b2017-02-10 14:52:02 +08001380 goto err_free_res;
Shawn Lin013dd3d2016-12-12 19:50:07 +08001381
1382 rockchip->msg_region = devm_ioremap(rockchip->dev,
1383 rockchip->msg_bus_addr, SZ_1M);
1384 if (!rockchip->msg_region) {
1385 err = -ENOMEM;
Shawn Linf1d722b2017-02-10 14:52:02 +08001386 goto err_free_res;
Shawn Lin013dd3d2016-12-12 19:50:07 +08001387 }
1388
Shawn Line77f8472016-09-03 11:41:09 -05001389 bus = pci_scan_root_bus(&pdev->dev, 0, &rockchip_pcie_ops, rockchip, &res);
1390 if (!bus) {
1391 err = -ENOMEM;
Shawn Linf1d722b2017-02-10 14:52:02 +08001392 goto err_free_res;
Shawn Line77f8472016-09-03 11:41:09 -05001393 }
1394
1395 pci_bus_size_bridges(bus);
1396 pci_bus_assign_resources(bus);
1397 list_for_each_entry(child, &bus->children, node)
1398 pcie_bus_configure_settings(child);
1399
1400 pci_bus_add_devices(bus);
Shawn Line77f8472016-09-03 11:41:09 -05001401 return err;
1402
Shawn Linf1d722b2017-02-10 14:52:02 +08001403err_free_res:
1404 pci_free_resource_list(&res);
Shawn Line77f8472016-09-03 11:41:09 -05001405err_vpcie:
1406 if (!IS_ERR(rockchip->vpcie3v3))
1407 regulator_disable(rockchip->vpcie3v3);
1408 if (!IS_ERR(rockchip->vpcie1v8))
1409 regulator_disable(rockchip->vpcie1v8);
1410 if (!IS_ERR(rockchip->vpcie0v9))
1411 regulator_disable(rockchip->vpcie0v9);
1412err_set_vpcie:
1413 clk_disable_unprepare(rockchip->clk_pcie_pm);
1414err_pcie_pm:
1415 clk_disable_unprepare(rockchip->hclk_pcie);
1416err_hclk_pcie:
1417 clk_disable_unprepare(rockchip->aclk_perf_pcie);
1418err_aclk_perf_pcie:
1419 clk_disable_unprepare(rockchip->aclk_pcie);
1420err_aclk_pcie:
1421 return err;
1422}
1423
Shawn Lin013dd3d2016-12-12 19:50:07 +08001424static const struct dev_pm_ops rockchip_pcie_pm_ops = {
1425 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(rockchip_pcie_suspend_noirq,
1426 rockchip_pcie_resume_noirq)
1427};
1428
Shawn Line77f8472016-09-03 11:41:09 -05001429static const struct of_device_id rockchip_pcie_of_match[] = {
1430 { .compatible = "rockchip,rk3399-pcie", },
1431 {}
1432};
1433
1434static struct platform_driver rockchip_pcie_driver = {
1435 .driver = {
1436 .name = "rockchip-pcie",
1437 .of_match_table = rockchip_pcie_of_match,
Shawn Lin013dd3d2016-12-12 19:50:07 +08001438 .pm = &rockchip_pcie_pm_ops,
Shawn Line77f8472016-09-03 11:41:09 -05001439 },
1440 .probe = rockchip_pcie_probe,
1441
1442};
1443builtin_platform_driver(rockchip_pcie_driver);