blob: b14826a4f59c9c5bc9338b773e974f6d74842827 [file] [log] [blame]
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05301#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10 def_bool y
Vineet Gupta2a440162015-08-08 17:51:58 +053011 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Vineet Guptaf06d19e2013-11-15 12:08:05 +053012 select BUILDTIME_EXTABLE_SORT
Noam Camus69fbd092016-01-14 12:20:08 +053013 select CLKSRC_OF
Vineet Gupta4adeefe2013-01-18 15:12:18 +053014 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053015 select COMMON_CLK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053016 select GENERIC_ATOMIC64
17 select GENERIC_CLOCKEVENTS
18 select GENERIC_FIND_FIRST_BIT
19 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
20 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060021 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053022 select GENERIC_PENDING_IRQ if SMP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053023 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053024 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053025 select HAVE_ARCH_TRACEHOOK
Vineet Gupta5e057422015-08-06 17:55:34 +053026 select HAVE_FUTEX_CMPXCHG
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053027 select HAVE_IOREMAP_PROT
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053028 select HAVE_KPROBES
29 select HAVE_KRETPROBES
Vineet Guptac121c502013-01-18 15:12:20 +053030 select HAVE_MEMBLOCK
Vineet Gupta854a0d92013-01-22 17:03:19 +053031 select HAVE_MOD_ARCH_SPECIFIC if ARC_DW2_UNWIND
Vineet Gupta769bc1f2013-01-22 17:02:38 +053032 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053033 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053034 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053035 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053036 select MODULES_USE_ELF_RELA
Vineet Guptac121c502013-01-18 15:12:20 +053037 select NO_BOOTMEM
Vineet Gupta999159a2013-01-22 17:00:52 +053038 select OF
39 select OF_EARLY_FLATTREE
Alexey Brodkin1b10cb22016-04-26 19:29:34 +030040 select OF_RESERVED_MEM
Vineet Gupta9c575642013-01-18 15:12:24 +053041 select PERF_USE_VMALLOC
Dave Hansend1a1dc02013-07-01 13:04:42 -070042 select HAVE_DEBUG_STACKOVERFLOW
Alexey Brodkin32ed9a02016-04-26 19:29:33 +030043 select HAVE_GENERIC_DMA_COHERENT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053044
Joao Pintoc1678ff2016-03-10 14:44:13 -060045config MIGHT_HAVE_PCI
46 bool
47
Vineet Gupta0dafafc2013-09-06 14:18:17 +053048config TRACE_IRQFLAGS_SUPPORT
49 def_bool y
50
51config LOCKDEP_SUPPORT
52 def_bool y
53
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053054config SCHED_OMIT_FRAME_POINTER
55 def_bool y
56
57config GENERIC_CSUM
58 def_bool y
59
60config RWSEM_GENERIC_SPINLOCK
61 def_bool y
62
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053063config ARCH_DISCONTIGMEM_ENABLE
64 def_bool y
65
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053066config ARCH_FLATMEM_ENABLE
67 def_bool y
68
69config MMU
70 def_bool y
71
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070072config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053073 def_bool y
74
75config GENERIC_CALIBRATE_DELAY
76 def_bool y
77
78config GENERIC_HWEIGHT
79 def_bool y
80
Vineet Gupta44c8bb92013-01-18 15:12:23 +053081config STACKTRACE_SUPPORT
82 def_bool y
83 select STACKTRACE
84
Vineet Guptafe6c1b82014-07-08 18:43:47 +053085config HAVE_ARCH_TRANSPARENT_HUGEPAGE
86 def_bool y
87 depends on ARC_MMU_V4
88
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053089source "init/Kconfig"
90source "kernel/Kconfig.freezer"
91
92menu "ARC Architecture Configuration"
93
Vineet Gupta93ad7002013-01-22 16:51:50 +053094menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053095
Vineet Guptafd155792015-02-20 19:12:18 +053096source "arch/arc/plat-sim/Kconfig"
Christian Ruppert072eb692013-04-12 08:40:59 +020097source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +010098source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053099#New platform adds here
Noam Camus966657892015-10-16 16:52:43 +0300100source "arch/arc/plat-eznps/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530101
Vineet Gupta53d98952013-01-18 15:12:25 +0530102endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530103
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530104choice
105 prompt "ARC Instruction Set"
106 default ISA_ARCOMPACT
107
108config ISA_ARCOMPACT
109 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700110 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530111 help
112 The original ARC ISA of ARC600/700 cores
113
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530114config ISA_ARCV2
115 bool "ARC ISA v2"
116 help
117 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530118
119endchoice
120
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530121menu "ARC CPU Configuration"
122
123choice
124 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530125 default ARC_CPU_770 if ISA_ARCOMPACT
126 default ARC_CPU_HS if ISA_ARCV2
127
128if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530129
130config ARC_CPU_750D
131 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530132 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530133 help
134 Support for ARC750 core
135
136config ARC_CPU_770
137 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530138 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530139 help
140 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
141 This core has a bunch of cool new features:
142 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
143 Shared Address Spaces (for sharing TLB entires in MMU)
144 -Caches: New Prog Model, Region Flush
145 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
146
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530147endif #ISA_ARCOMPACT
148
149config ARC_CPU_HS
150 bool "ARC-HS"
151 depends on ISA_ARCV2
152 help
153 Support for ARC HS38x Cores based on ARCv2 ISA
154 The notable features are:
155 - SMP configurations of upto 4 core with coherency
156 - Optional L2 Cache and IO-Coherency
157 - Revised Interrupt Architecture (multiple priorites, reg banks,
158 auto stack switch, auto regfile save/restore)
159 - MMUv4 (PIPT dcache, Huge Pages)
160 - Instructions for
161 * 64bit load/store: LDD, STD
162 * Hardware assisted divide/remainder: DIV, REM
163 * Function prologue/epilogue: ENTER_S, LEAVE_S
164 * IRQ enable/disable: CLRI, SETI
165 * pop count: FFS, FLS
166 * SETcc, BMSKN, XBFU...
167
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530168endchoice
169
170config CPU_BIG_ENDIAN
171 bool "Enable Big Endian Mode"
172 default n
173 help
174 Build kernel for Big Endian Mode of ARC CPU
175
Vineet Gupta41195d22013-01-18 15:12:23 +0530176config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530177 bool "Symmetric Multi-Processing"
Vineet Gupta41195d22013-01-18 15:12:23 +0530178 default n
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530179 select ARC_HAS_COH_CACHES if ISA_ARCV2
180 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530181 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530182 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530183
184if SMP
185
186config ARC_HAS_COH_CACHES
187 def_bool n
188
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530189config ARC_MCIP
190 bool "ARConnect Multicore IP (MCIP) Support "
191 depends on ISA_ARCV2
192 help
193 This IP block enables SMP in ARC-HS38 cores.
194 It provides for cross-core interrupts, multi-core debug
195 hardware semaphores, shared memory,....
Vineet Gupta41195d22013-01-18 15:12:23 +0530196
197config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300198 int "Maximum number of CPUs (2-4096)"
199 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530200 default "4"
201
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530202config ARC_SMP_HALT_ON_RESET
203 bool "Enable Halt-on-reset boot mode"
204 default y if ARC_UBOOT_SUPPORT
205 help
206 In SMP configuration cores can be configured as Halt-on-reset
207 or they could all start at same time. For Halt-on-reset, non
208 masters are parked until Master kicks them so they can start of
209 at designated entry point. For other case, all jump to common
210 entry point and spin wait for Master's signal.
211
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530212endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530213
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530214menuconfig ARC_CACHE
215 bool "Enable Cache Support"
216 default y
Vineet Gupta41195d22013-01-18 15:12:23 +0530217 # if SMP, cache enabled ONLY if ARC implementation has cache coherency
218 depends on !SMP || ARC_HAS_COH_CACHES
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530219
220if ARC_CACHE
221
222config ARC_CACHE_LINE_SHIFT
223 int "Cache Line Length (as power of 2)"
224 range 5 7
225 default "6"
226 help
227 Starting with ARC700 4.9, Cache line length is configurable,
228 This option specifies "N", with Line-len = 2 power N
229 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
230 Linux only supports same line lengths for I and D caches.
231
232config ARC_HAS_ICACHE
233 bool "Use Instruction Cache"
234 default y
235
236config ARC_HAS_DCACHE
237 bool "Use Data Cache"
238 default y
239
240config ARC_CACHE_PAGES
241 bool "Per Page Cache Control"
242 default y
243 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
244 help
245 This can be used to over-ride the global I/D Cache Enable on a
246 per-page basis (but only for pages accessed via MMU such as
247 Kernel Virtual address or User Virtual Address)
248 TLB entries have a per-page Cache Enable Bit.
249 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
250 Global DISABLE + Per Page ENABLE won't work
251
Vineet Gupta4102b532013-05-09 21:54:51 +0530252config ARC_CACHE_VIPT_ALIASING
253 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530254 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530255 default n
256
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530257endif #ARC_CACHE
258
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530259config ARC_HAS_ICCM
260 bool "Use ICCM"
261 help
262 Single Cycle RAMS to store Fast Path Code
263 default n
264
265config ARC_ICCM_SZ
266 int "ICCM Size in KB"
267 default "64"
268 depends on ARC_HAS_ICCM
269
270config ARC_HAS_DCCM
271 bool "Use DCCM"
272 help
273 Single Cycle RAMS to store Fast Path Data
274 default n
275
276config ARC_DCCM_SZ
277 int "DCCM Size in KB"
278 default "64"
279 depends on ARC_HAS_DCCM
280
281config ARC_DCCM_BASE
282 hex "DCCM map address"
283 default "0xA0000000"
284 depends on ARC_HAS_DCCM
285
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530286choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530287 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530288 default ARC_MMU_V3 if ARC_CPU_770
289 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530290 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530291
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530292if ISA_ARCOMPACT
293
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530294config ARC_MMU_V1
295 bool "MMU v1"
296 help
297 Orig ARC700 MMU
298
299config ARC_MMU_V2
300 bool "MMU v2"
301 help
302 Fixed the deficiency of v1 - possible thrashing in memcpy sceanrio
303 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
304
305config ARC_MMU_V3
306 bool "MMU v3"
307 depends on ARC_CPU_770
308 help
309 Introduced with ARC700 4.10: New Features
310 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
311 Shared Address Spaces (SASID)
312
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530313endif
314
Vineet Guptad7a512b2015-04-06 17:22:39 +0530315config ARC_MMU_V4
316 bool "MMU v4"
317 depends on ISA_ARCV2
318
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530319endchoice
320
321
322choice
323 prompt "MMU Page Size"
324 default ARC_PAGE_SIZE_8K
325
326config ARC_PAGE_SIZE_8K
327 bool "8KB"
328 help
329 Choose between 8k vs 16k
330
331config ARC_PAGE_SIZE_16K
332 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300333 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530334
335config ARC_PAGE_SIZE_4K
336 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300337 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530338
339endchoice
340
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530341choice
342 prompt "MMU Super Page Size"
343 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
344 default ARC_HUGEPAGE_2M
345
346config ARC_HUGEPAGE_2M
347 bool "2MB"
348
349config ARC_HUGEPAGE_16M
350 bool "16MB"
351
352endchoice
353
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530354config NODES_SHIFT
355 int "Maximum NUMA Nodes (as a power of 2)"
356 default "1" if !DISCONTIGMEM
357 default "2" if DISCONTIGMEM
358 depends on NEED_MULTIPLE_NODES
359 ---help---
360 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
361 zones.
362
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530363if ISA_ARCOMPACT
364
Vineet Gupta4788a592013-01-18 15:12:22 +0530365config ARC_COMPACT_IRQ_LEVELS
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530366 bool "Setup Timer IRQ as high Priority"
Vineet Gupta4788a592013-01-18 15:12:22 +0530367 default n
Vineet Gupta41195d22013-01-18 15:12:23 +0530368 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530369 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530370
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530371config ARC_FPU_SAVE_RESTORE
372 bool "Enable FPU state persistence across context switch"
373 default n
374 help
375 Double Precision Floating Point unit had dedictaed regs which
376 need to be saved/restored across context-switch.
377 Note that ARC FPU is overly simplistic, unlike say x86, which has
378 hardware pieces to allow software to conditionally save/restore,
379 based on actual usage of FPU by a task. Thus our implemn does
380 this for all tasks in system.
381
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530382endif #ISA_ARCOMPACT
383
Vineet Guptafbf8e132013-03-30 15:07:47 +0530384config ARC_CANT_LLSC
385 def_bool n
386
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530387config ARC_HAS_LLSC
388 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
389 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530390 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530391
Vineet Guptae78fdfe2015-07-14 19:50:18 +0530392config ARC_STAR_9000923308
393 bool "Workaround for llock/scond livelock"
Vineet Guptab31ac422016-03-15 11:36:43 +0530394 default n
Vineet Guptae78fdfe2015-07-14 19:50:18 +0530395 depends on ISA_ARCV2 && SMP && ARC_HAS_LLSC
396
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530397config ARC_HAS_SWAPE
398 bool "Insn: SWAPE (endian-swap)"
399 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530400
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530401if ISA_ARCV2
402
403config ARC_HAS_LL64
404 bool "Insn: 64bit LDD/STD"
405 help
406 Enable gcc to generate 64-bit load/store instructions
407 ISA mandates even/odd registers to allow encoding of two
408 dest operands with 2 possible source operands.
409 default y
410
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300411config ARC_HAS_DIV_REM
412 bool "Insn: div, divu, rem, remu"
413 default y
414
Vineet Guptaaa93e8e2013-11-07 14:57:16 +0530415config ARC_HAS_RTC
416 bool "Local 64-bit r/o cycle counter"
417 default n
418 depends on !SMP
419
Vineet Guptad584f0f2016-01-22 14:27:50 +0530420config ARC_HAS_GFRC
Vineet Gupta72d72882014-12-24 18:41:55 +0530421 bool "SMP synchronized 64-bit cycle counter"
422 default y
423 depends on SMP
424
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530425config ARC_NUMBER_OF_INTERRUPTS
426 int "Number of interrupts"
427 range 8 240
428 default 32
429 help
430 This defines the number of interrupts on the ARCv2HS core.
431 It affects the size of vector table.
432 The initial 8 IRQs are fixed (Timer, ICI etc) and although configurable
433 in hardware, it keep things simple for Linux to assume they are always
434 present.
435
436endif # ISA_ARCV2
437
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530438endmenu # "ARC CPU Configuration"
439
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530440config LINUX_LINK_BASE
441 hex "Linux Link Address"
442 default "0x80000000"
443 help
444 ARC700 divides the 32 bit phy address space into two equal halves
445 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
446 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
447 Typically Linux kernel is linked at the start of untransalted addr,
448 hence the default value of 0x8zs.
449 However some customers have peripherals mapped at this addr, so
450 Linux needs to be scooted a bit.
451 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530452 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530453
Vineet Gupta45890f62015-03-09 18:53:49 +0530454config HIGHMEM
455 bool "High Memory Support"
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530456 select DISCONTIGMEM
Vineet Gupta45890f62015-03-09 18:53:49 +0530457 help
458 With ARC 2G:2G address split, only upper 2G is directly addressable by
459 kernel. Enable this to potentially allow access to rest of 2G and PAE
460 in future
461
Vineet Gupta5a364c22015-02-06 18:44:57 +0300462config ARC_HAS_PAE40
463 bool "Support for the 40-bit Physical Address Extension"
464 default n
465 depends on ISA_ARCV2
Vineet Gupta5a364c22015-02-06 18:44:57 +0300466 help
467 Enable access to physical memory beyond 4G, only supported on
468 ARC cores with 40 bit Physical Addressing support
469
470config ARCH_PHYS_ADDR_T_64BIT
471 def_bool ARC_HAS_PAE40
472
473config ARCH_DMA_ADDR_T_64BIT
474 bool
475
Vineet Guptaf2e3d552016-03-16 16:38:57 +0530476config ARC_PLAT_NEEDS_PHYS_TO_DMA
477 bool
478
Noam Camus15ca68a2014-09-07 22:52:33 +0300479config ARC_KVADDR_SIZE
480 int "Kernel Virtaul Address Space size (MB)"
481 range 0 512
482 default "256"
483 help
484 The kernel address space is carved out of 256MB of translated address
485 space for catering to vmalloc, modules, pkmap, fixmap. This however may
486 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
487 this to be stretched to 512 MB (by extending into the reserved
488 kernel-user gutter)
489
Vineet Gupta080c3742013-02-11 19:52:57 +0530490config ARC_CURR_IN_REG
491 bool "Dedicate Register r25 for current_task pointer"
492 default y
493 help
494 This reserved Register R25 to point to Current Task in
495 kernel mode. This saves memory access for each such access
496
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530497
Vineet Gupta1736a562014-09-08 11:18:15 +0530498config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530499 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530500 default N
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530501 select SYSCTL_ARCH_UNALIGN_NO_WARN
502 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530503 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530504 help
505 This enables misaligned 16 & 32 bit memory access from user space.
506 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
507 potential bugs in code
508
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530509config HZ
510 int "Timer Frequency"
511 default 100
512
Vineet Guptacbe056f2013-01-18 15:12:25 +0530513config ARC_METAWARE_HLINK
514 bool "Support for Metaware debugger assisted Host access"
515 default n
516 help
517 This options allows a Linux userland apps to directly access
518 host file system (open/creat/read/write etc) with help from
519 Metaware Debugger. This can come in handy for Linux-host communication
520 when there is no real usable peripheral such as EMAC.
521
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530522menuconfig ARC_DBG
523 bool "ARC debugging"
524 default y
525
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530526if ARC_DBG
527
Vineet Gupta854a0d92013-01-22 17:03:19 +0530528config ARC_DW2_UNWIND
529 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530530 default y
531 select KALLSYMS
532 help
533 Compiles the kernel with DWARF unwind information and can be used
534 to get stack backtraces.
535
536 If you say Y here the resulting kernel image will be slightly larger
537 but not slower, and it will give very useful debugging information.
538 If you don't debug the kernel, you can say N, but we may not be able
539 to solve problems without frame unwind information
540
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530541config ARC_DBG_TLB_PARANOIA
542 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530543 default n
544
545config ARC_DBG_TLB_MISS_COUNT
546 bool "Profile TLB Misses"
547 default n
548 select DEBUG_FS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530549 help
550 Counts number of I and D TLB Misses and exports them via Debugfs
551 The counters can be cleared via Debugfs as well
552
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530553endif
554
Vineet Gupta036b2c52015-03-09 19:40:09 +0530555config ARC_UBOOT_SUPPORT
556 bool "Support uboot arg Handling"
557 default n
558 help
559 ARC Linux by default checks for uboot provided args as pointers to
560 external cmdline or DTB. This however breaks in absence of uboot,
561 when booting from Metaware debugger directly, as the registers are
562 not zeroed out on reset by mdb and/or ARCv2 based cores. The bogus
563 registers look like uboot args to kernel which then chokes.
564 So only enable the uboot arg checking/processing if users are sure
565 of uboot being in play.
566
Vineet Gupta999159a2013-01-22 17:00:52 +0530567config ARC_BUILTIN_DTB_NAME
568 string "Built in DTB"
569 help
570 Set the name of the DTB to embed in the vmlinux binary
571 Leaving it blank selects the minimal "skeleton" dtb
572
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530573source "kernel/Kconfig.preempt"
574
Vineet Gupta56288322013-04-06 14:16:20 +0530575menu "Executable file formats"
576source "fs/Kconfig.binfmt"
577endmenu
578
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530579endmenu # "ARC Architecture Configuration"
580
581source "mm/Kconfig"
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530582
583config FORCE_MAX_ZONEORDER
584 int "Maximum zone order"
585 default "12" if ARC_HUGEPAGE_16M
586 default "11"
587
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530588source "net/Kconfig"
589source "drivers/Kconfig"
Joao Pintoc1678ff2016-03-10 14:44:13 -0600590
591menu "Bus Support"
592
593config PCI
594 bool "PCI support" if MIGHT_HAVE_PCI
595 help
596 PCI is the name of a bus system, i.e., the way the CPU talks to
597 the other stuff inside your box. Find out if your board/platform
598 has PCI.
599
600 Note: PCIe support for Synopsys Device will be available only
601 when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
602 say Y, otherwise N.
603
604config PCI_SYSCALL
605 def_bool PCI
606
607source "drivers/pci/Kconfig"
Joao Pintoc1678ff2016-03-10 14:44:13 -0600608
609endmenu
610
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530611source "fs/Kconfig"
612source "arch/arc/Kconfig.debug"
613source "security/Kconfig"
614source "crypto/Kconfig"
615source "lib/Kconfig"
Alexey Brodkin996bad62014-10-29 15:26:25 +0300616source "kernel/power/Kconfig"