Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2002 MontaVista Software Inc. |
| 3 | * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License as published by the |
| 7 | * Free Software Foundation; either version 2 of the License, or (at your |
| 8 | * option) any later version. |
| 9 | */ |
| 10 | #ifndef _ASM_FPU_H |
| 11 | #define _ASM_FPU_H |
| 12 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <linux/sched.h> |
Ingo Molnar | 68db0cf | 2017-02-08 18:51:37 +0100 | [diff] [blame] | 14 | #include <linux/sched/task_stack.h> |
Arnd Bergmann | fc69910 | 2017-03-08 08:29:31 +0100 | [diff] [blame] | 15 | #include <linux/ptrace.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <linux/thread_info.h> |
Jiri Slaby | 1977f03 | 2007-10-18 23:40:25 -0700 | [diff] [blame] | 17 | #include <linux/bitops.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | |
| 19 | #include <asm/mipsregs.h> |
| 20 | #include <asm/cpu.h> |
| 21 | #include <asm/cpu-features.h> |
Ralf Baechle | e0cc3a4 | 2014-04-28 22:34:01 +0200 | [diff] [blame] | 22 | #include <asm/fpu_emulator.h> |
Chris Dearman | 0b62495 | 2007-05-08 16:09:13 +0100 | [diff] [blame] | 23 | #include <asm/hazards.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | #include <asm/processor.h> |
| 25 | #include <asm/current.h> |
Paul Burton | 33c771b | 2014-07-11 16:44:30 +0100 | [diff] [blame] | 26 | #include <asm/msa.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | |
Ralf Baechle | f088fc8 | 2006-04-05 09:45:47 +0100 | [diff] [blame] | 28 | #ifdef CONFIG_MIPS_MT_FPAFF |
| 29 | #include <asm/mips_mt.h> |
| 30 | #endif |
| 31 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | struct sigcontext; |
| 33 | struct sigcontext32; |
| 34 | |
Maciej W. Rozycki | 9b26616 | 2015-04-03 23:27:48 +0100 | [diff] [blame] | 35 | extern void _init_fpu(unsigned int); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | extern void _save_fp(struct task_struct *); |
| 37 | extern void _restore_fp(struct task_struct *); |
| 38 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 39 | /* |
| 40 | * This enum specifies a mode in which we want the FPU to operate, for cores |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 41 | * which implement the Status.FR bit. Note that the bottom bit of the value |
| 42 | * purposefully matches the desired value of the Status.FR bit. |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 43 | */ |
| 44 | enum fpu_mode { |
| 45 | FPU_32BIT = 0, /* FR = 0 */ |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 46 | FPU_64BIT, /* FR = 1, FRE = 0 */ |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 47 | FPU_AS_IS, |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 48 | FPU_HYBRID, /* FR = 1, FRE = 1 */ |
| 49 | |
| 50 | #define FPU_FR_MASK 0x1 |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 51 | }; |
| 52 | |
Paul Burton | 84ab45b | 2015-01-30 12:09:37 +0000 | [diff] [blame] | 53 | #define __disable_fpu() \ |
| 54 | do { \ |
| 55 | clear_c0_status(ST0_CU1); \ |
| 56 | disable_fpu_hazard(); \ |
| 57 | } while (0) |
| 58 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 59 | static inline int __enable_fpu(enum fpu_mode mode) |
| 60 | { |
| 61 | int fr; |
| 62 | |
| 63 | switch (mode) { |
| 64 | case FPU_AS_IS: |
| 65 | /* just enable the FPU in its current mode */ |
| 66 | set_c0_status(ST0_CU1); |
| 67 | enable_fpu_hazard(); |
| 68 | return 0; |
| 69 | |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 70 | case FPU_HYBRID: |
| 71 | if (!cpu_has_fre) |
| 72 | return SIGFPE; |
| 73 | |
| 74 | /* set FRE */ |
Ralf Baechle | d33e6fe | 2014-12-17 11:46:40 +0100 | [diff] [blame] | 75 | set_c0_config5(MIPS_CONF5_FRE); |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 76 | goto fr_common; |
| 77 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 78 | case FPU_64BIT: |
Markos Chandras | fcc53b5 | 2015-07-16 15:30:04 +0100 | [diff] [blame] | 79 | #if !(defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_CPU_MIPSR6) \ |
Markos Chandras | 6134d94 | 2015-01-30 10:20:28 +0000 | [diff] [blame] | 80 | || defined(CONFIG_64BIT)) |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 81 | /* we only have a 32-bit FPU */ |
| 82 | return SIGFPE; |
| 83 | #endif |
| 84 | /* fall through */ |
| 85 | case FPU_32BIT: |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 86 | if (cpu_has_fre) { |
| 87 | /* clear FRE */ |
Ralf Baechle | d33e6fe | 2014-12-17 11:46:40 +0100 | [diff] [blame] | 88 | clear_c0_config5(MIPS_CONF5_FRE); |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 89 | } |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 90 | fr_common: |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 91 | /* set CU1 & change FR appropriately */ |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 92 | fr = (int)mode & FPU_FR_MASK; |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 93 | change_c0_status(ST0_CU1 | ST0_FR, ST0_CU1 | (fr ? ST0_FR : 0)); |
| 94 | enable_fpu_hazard(); |
| 95 | |
| 96 | /* check FR has the desired value */ |
Paul Burton | 84ab45b | 2015-01-30 12:09:37 +0000 | [diff] [blame] | 97 | if (!!(read_c0_status() & ST0_FR) == !!fr) |
| 98 | return 0; |
| 99 | |
| 100 | /* unsupported FR value */ |
| 101 | __disable_fpu(); |
| 102 | return SIGFPE; |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 103 | |
| 104 | default: |
| 105 | BUG(); |
| 106 | } |
Aaro Koskinen | 97b8b16b | 2014-02-05 22:05:44 +0200 | [diff] [blame] | 107 | |
| 108 | return SIGFPE; |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 109 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | #define clear_fpu_owner() clear_thread_flag(TIF_USEDFPU) |
| 112 | |
Ralf Baechle | 1d74f6b | 2005-05-09 13:16:07 +0000 | [diff] [blame] | 113 | static inline int __is_fpu_owner(void) |
| 114 | { |
| 115 | return test_thread_flag(TIF_USEDFPU); |
| 116 | } |
| 117 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | static inline int is_fpu_owner(void) |
| 119 | { |
Ralf Baechle | 1d74f6b | 2005-05-09 13:16:07 +0000 | [diff] [blame] | 120 | return cpu_has_fpu && __is_fpu_owner(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | } |
| 122 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 123 | static inline int __own_fpu(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 125 | enum fpu_mode mode; |
| 126 | int ret; |
| 127 | |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 128 | if (test_thread_flag(TIF_HYBRID_FPREGS)) |
| 129 | mode = FPU_HYBRID; |
| 130 | else |
| 131 | mode = !test_thread_flag(TIF_32BIT_FPREGS); |
| 132 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 133 | ret = __enable_fpu(mode); |
| 134 | if (ret) |
| 135 | return ret; |
| 136 | |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 137 | KSTK_STATUS(current) |= ST0_CU1; |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 138 | if (mode == FPU_64BIT || mode == FPU_HYBRID) |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 139 | KSTK_STATUS(current) |= ST0_FR; |
| 140 | else /* mode == FPU_32BIT */ |
| 141 | KSTK_STATUS(current) &= ~ST0_FR; |
| 142 | |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 143 | set_thread_flag(TIF_USEDFPU); |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 144 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | } |
| 146 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 147 | static inline int own_fpu_inatomic(int restore) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 149 | int ret = 0; |
| 150 | |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 151 | if (cpu_has_fpu && !__is_fpu_owner()) { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 152 | ret = __own_fpu(); |
| 153 | if (restore && !ret) |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 154 | _restore_fp(current); |
| 155 | } |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 156 | return ret; |
Atsushi Nemoto | faea623 | 2007-04-16 23:19:44 +0900 | [diff] [blame] | 157 | } |
| 158 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 159 | static inline int own_fpu(int restore) |
Atsushi Nemoto | faea623 | 2007-04-16 23:19:44 +0900 | [diff] [blame] | 160 | { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 161 | int ret; |
| 162 | |
Atsushi Nemoto | faea623 | 2007-04-16 23:19:44 +0900 | [diff] [blame] | 163 | preempt_disable(); |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 164 | ret = own_fpu_inatomic(restore); |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 165 | preempt_enable(); |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 166 | return ret; |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 167 | } |
| 168 | |
Paul Burton | 1a3d595 | 2015-08-03 08:49:30 -0700 | [diff] [blame] | 169 | static inline void lose_fpu_inatomic(int save, struct task_struct *tsk) |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 170 | { |
Paul Burton | 33c771b | 2014-07-11 16:44:30 +0100 | [diff] [blame] | 171 | if (is_msa_enabled()) { |
| 172 | if (save) { |
Paul Burton | 1a3d595 | 2015-08-03 08:49:30 -0700 | [diff] [blame] | 173 | save_msa(tsk); |
| 174 | tsk->thread.fpu.fcr31 = |
Manuel Lauss | 842dfc1 | 2014-11-07 14:13:54 +0100 | [diff] [blame] | 175 | read_32bit_cp1_register(CP1_STATUS); |
Paul Burton | 33c771b | 2014-07-11 16:44:30 +0100 | [diff] [blame] | 176 | } |
| 177 | disable_msa(); |
Paul Burton | 1a3d595 | 2015-08-03 08:49:30 -0700 | [diff] [blame] | 178 | clear_tsk_thread_flag(tsk, TIF_USEDMSA); |
James Hogan | acaf6a9 | 2015-02-25 13:08:05 +0000 | [diff] [blame] | 179 | __disable_fpu(); |
Paul Burton | 33c771b | 2014-07-11 16:44:30 +0100 | [diff] [blame] | 180 | } else if (is_fpu_owner()) { |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 181 | if (save) |
Paul Burton | 1a3d595 | 2015-08-03 08:49:30 -0700 | [diff] [blame] | 182 | _save_fp(tsk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | __disable_fpu(); |
James Hogan | 00fe56d | 2016-02-01 13:50:37 +0000 | [diff] [blame] | 184 | } else { |
| 185 | /* FPU should not have been left enabled with no owner */ |
| 186 | WARN(read_c0_status() & ST0_CU1, |
| 187 | "Orphaned FPU left enabled"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | } |
Paul Burton | 1a3d595 | 2015-08-03 08:49:30 -0700 | [diff] [blame] | 189 | KSTK_STATUS(tsk) &= ~ST0_CU1; |
| 190 | clear_tsk_thread_flag(tsk, TIF_USEDFPU); |
| 191 | } |
| 192 | |
| 193 | static inline void lose_fpu(int save) |
| 194 | { |
| 195 | preempt_disable(); |
| 196 | lose_fpu_inatomic(save, current); |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 197 | preempt_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | } |
| 199 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 200 | static inline int init_fpu(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | { |
Maciej W. Rozycki | 9b26616 | 2015-04-03 23:27:48 +0100 | [diff] [blame] | 202 | unsigned int fcr31 = current->thread.fpu.fcr31; |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 203 | int ret = 0; |
| 204 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | if (cpu_has_fpu) { |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 206 | unsigned int config5; |
| 207 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 208 | ret = __own_fpu(); |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 209 | if (ret) |
| 210 | return ret; |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 211 | |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 212 | if (!cpu_has_fre) { |
Maciej W. Rozycki | 9b26616 | 2015-04-03 23:27:48 +0100 | [diff] [blame] | 213 | _init_fpu(fcr31); |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 214 | |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 215 | return 0; |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 216 | } |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 217 | |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 218 | /* |
| 219 | * Ensure FRE is clear whilst running _init_fpu, since |
| 220 | * single precision FP instructions are used. If FRE |
| 221 | * was set then we'll just end up initialising all 32 |
| 222 | * 64b registers. |
| 223 | */ |
Ralf Baechle | d33e6fe | 2014-12-17 11:46:40 +0100 | [diff] [blame] | 224 | config5 = clear_c0_config5(MIPS_CONF5_FRE); |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 225 | enable_fpu_hazard(); |
| 226 | |
Maciej W. Rozycki | 9b26616 | 2015-04-03 23:27:48 +0100 | [diff] [blame] | 227 | _init_fpu(fcr31); |
Ralf Baechle | b0c34f6 | 2014-12-17 11:39:30 +0100 | [diff] [blame] | 228 | |
| 229 | /* Restore FRE */ |
| 230 | write_c0_config5(config5); |
| 231 | enable_fpu_hazard(); |
Ralf Baechle | e0cc3a4 | 2014-04-28 22:34:01 +0200 | [diff] [blame] | 232 | } else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | fpu_emulator_init_fpu(); |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 234 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 235 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | } |
| 237 | |
| 238 | static inline void save_fp(struct task_struct *tsk) |
| 239 | { |
| 240 | if (cpu_has_fpu) |
| 241 | _save_fp(tsk); |
| 242 | } |
| 243 | |
| 244 | static inline void restore_fp(struct task_struct *tsk) |
| 245 | { |
| 246 | if (cpu_has_fpu) |
| 247 | _restore_fp(tsk); |
| 248 | } |
| 249 | |
Paul Burton | bbd426f | 2014-02-13 11:26:41 +0000 | [diff] [blame] | 250 | static inline union fpureg *get_fpu_regs(struct task_struct *tsk) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | { |
Atsushi Nemoto | e04582b | 2006-10-09 00:10:01 +0900 | [diff] [blame] | 252 | if (tsk == current) { |
| 253 | preempt_disable(); |
| 254 | if (is_fpu_owner()) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | _save_fp(current); |
Atsushi Nemoto | e04582b | 2006-10-09 00:10:01 +0900 | [diff] [blame] | 256 | preempt_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 257 | } |
| 258 | |
Atsushi Nemoto | eae8907 | 2006-05-16 01:26:03 +0900 | [diff] [blame] | 259 | return tsk->thread.fpu.fpr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 260 | } |
| 261 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | #endif /* _ASM_FPU_H */ |