blob: f94455f964ec00b1e1b17120349b1543ed9dec97 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (C) 2002 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 */
10#ifndef _ASM_FPU_H
11#define _ASM_FPU_H
12
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/sched.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010014#include <linux/sched/task_stack.h>
Arnd Bergmannfc699102017-03-08 08:29:31 +010015#include <linux/ptrace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/thread_info.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070017#include <linux/bitops.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <asm/mipsregs.h>
20#include <asm/cpu.h>
21#include <asm/cpu-features.h>
Ralf Baechlee0cc3a42014-04-28 22:34:01 +020022#include <asm/fpu_emulator.h>
Chris Dearman0b624952007-05-08 16:09:13 +010023#include <asm/hazards.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/processor.h>
25#include <asm/current.h>
Paul Burton33c771b2014-07-11 16:44:30 +010026#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Ralf Baechlef088fc82006-04-05 09:45:47 +010028#ifdef CONFIG_MIPS_MT_FPAFF
29#include <asm/mips_mt.h>
30#endif
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032struct sigcontext;
33struct sigcontext32;
34
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010035extern void _init_fpu(unsigned int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070036extern void _save_fp(struct task_struct *);
37extern void _restore_fp(struct task_struct *);
38
Paul Burton597ce172013-11-22 13:12:07 +000039/*
40 * This enum specifies a mode in which we want the FPU to operate, for cores
Paul Burton4227a2d2014-09-11 08:30:20 +010041 * which implement the Status.FR bit. Note that the bottom bit of the value
42 * purposefully matches the desired value of the Status.FR bit.
Paul Burton597ce172013-11-22 13:12:07 +000043 */
44enum fpu_mode {
45 FPU_32BIT = 0, /* FR = 0 */
Paul Burton4227a2d2014-09-11 08:30:20 +010046 FPU_64BIT, /* FR = 1, FRE = 0 */
Paul Burton597ce172013-11-22 13:12:07 +000047 FPU_AS_IS,
Paul Burton4227a2d2014-09-11 08:30:20 +010048 FPU_HYBRID, /* FR = 1, FRE = 1 */
49
50#define FPU_FR_MASK 0x1
Paul Burton597ce172013-11-22 13:12:07 +000051};
52
Paul Burton84ab45b2015-01-30 12:09:37 +000053#define __disable_fpu() \
54do { \
55 clear_c0_status(ST0_CU1); \
56 disable_fpu_hazard(); \
57} while (0)
58
Paul Burton597ce172013-11-22 13:12:07 +000059static inline int __enable_fpu(enum fpu_mode mode)
60{
61 int fr;
62
63 switch (mode) {
64 case FPU_AS_IS:
65 /* just enable the FPU in its current mode */
66 set_c0_status(ST0_CU1);
67 enable_fpu_hazard();
68 return 0;
69
Paul Burton4227a2d2014-09-11 08:30:20 +010070 case FPU_HYBRID:
71 if (!cpu_has_fre)
72 return SIGFPE;
73
74 /* set FRE */
Ralf Baechled33e6fe2014-12-17 11:46:40 +010075 set_c0_config5(MIPS_CONF5_FRE);
Paul Burton4227a2d2014-09-11 08:30:20 +010076 goto fr_common;
77
Paul Burton597ce172013-11-22 13:12:07 +000078 case FPU_64BIT:
Markos Chandrasfcc53b52015-07-16 15:30:04 +010079#if !(defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_CPU_MIPSR6) \
Markos Chandras6134d942015-01-30 10:20:28 +000080 || defined(CONFIG_64BIT))
Paul Burton597ce172013-11-22 13:12:07 +000081 /* we only have a 32-bit FPU */
82 return SIGFPE;
83#endif
84 /* fall through */
85 case FPU_32BIT:
Ralf Baechleb0c34f62014-12-17 11:39:30 +010086 if (cpu_has_fre) {
87 /* clear FRE */
Ralf Baechled33e6fe2014-12-17 11:46:40 +010088 clear_c0_config5(MIPS_CONF5_FRE);
Ralf Baechleb0c34f62014-12-17 11:39:30 +010089 }
Paul Burton4227a2d2014-09-11 08:30:20 +010090fr_common:
Paul Burton597ce172013-11-22 13:12:07 +000091 /* set CU1 & change FR appropriately */
Paul Burton4227a2d2014-09-11 08:30:20 +010092 fr = (int)mode & FPU_FR_MASK;
Paul Burton597ce172013-11-22 13:12:07 +000093 change_c0_status(ST0_CU1 | ST0_FR, ST0_CU1 | (fr ? ST0_FR : 0));
94 enable_fpu_hazard();
95
96 /* check FR has the desired value */
Paul Burton84ab45b2015-01-30 12:09:37 +000097 if (!!(read_c0_status() & ST0_FR) == !!fr)
98 return 0;
99
100 /* unsupported FR value */
101 __disable_fpu();
102 return SIGFPE;
Paul Burton597ce172013-11-22 13:12:07 +0000103
104 default:
105 BUG();
106 }
Aaro Koskinen97b8b16b2014-02-05 22:05:44 +0200107
108 return SIGFPE;
Paul Burton597ce172013-11-22 13:12:07 +0000109}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111#define clear_fpu_owner() clear_thread_flag(TIF_USEDFPU)
112
Ralf Baechle1d74f6b2005-05-09 13:16:07 +0000113static inline int __is_fpu_owner(void)
114{
115 return test_thread_flag(TIF_USEDFPU);
116}
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118static inline int is_fpu_owner(void)
119{
Ralf Baechle1d74f6b2005-05-09 13:16:07 +0000120 return cpu_has_fpu && __is_fpu_owner();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121}
122
Paul Burton597ce172013-11-22 13:12:07 +0000123static inline int __own_fpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124{
Paul Burton597ce172013-11-22 13:12:07 +0000125 enum fpu_mode mode;
126 int ret;
127
Paul Burton4227a2d2014-09-11 08:30:20 +0100128 if (test_thread_flag(TIF_HYBRID_FPREGS))
129 mode = FPU_HYBRID;
130 else
131 mode = !test_thread_flag(TIF_32BIT_FPREGS);
132
Paul Burton597ce172013-11-22 13:12:07 +0000133 ret = __enable_fpu(mode);
134 if (ret)
135 return ret;
136
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900137 KSTK_STATUS(current) |= ST0_CU1;
Paul Burton4227a2d2014-09-11 08:30:20 +0100138 if (mode == FPU_64BIT || mode == FPU_HYBRID)
Paul Burton597ce172013-11-22 13:12:07 +0000139 KSTK_STATUS(current) |= ST0_FR;
140 else /* mode == FPU_32BIT */
141 KSTK_STATUS(current) &= ~ST0_FR;
142
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900143 set_thread_flag(TIF_USEDFPU);
Paul Burton597ce172013-11-22 13:12:07 +0000144 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145}
146
Paul Burton597ce172013-11-22 13:12:07 +0000147static inline int own_fpu_inatomic(int restore)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148{
Paul Burton597ce172013-11-22 13:12:07 +0000149 int ret = 0;
150
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900151 if (cpu_has_fpu && !__is_fpu_owner()) {
Paul Burton597ce172013-11-22 13:12:07 +0000152 ret = __own_fpu();
153 if (restore && !ret)
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900154 _restore_fp(current);
155 }
Paul Burton597ce172013-11-22 13:12:07 +0000156 return ret;
Atsushi Nemotofaea6232007-04-16 23:19:44 +0900157}
158
Paul Burton597ce172013-11-22 13:12:07 +0000159static inline int own_fpu(int restore)
Atsushi Nemotofaea6232007-04-16 23:19:44 +0900160{
Paul Burton597ce172013-11-22 13:12:07 +0000161 int ret;
162
Atsushi Nemotofaea6232007-04-16 23:19:44 +0900163 preempt_disable();
Paul Burton597ce172013-11-22 13:12:07 +0000164 ret = own_fpu_inatomic(restore);
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900165 preempt_enable();
Paul Burton597ce172013-11-22 13:12:07 +0000166 return ret;
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900167}
168
Paul Burton1a3d5952015-08-03 08:49:30 -0700169static inline void lose_fpu_inatomic(int save, struct task_struct *tsk)
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900170{
Paul Burton33c771b2014-07-11 16:44:30 +0100171 if (is_msa_enabled()) {
172 if (save) {
Paul Burton1a3d5952015-08-03 08:49:30 -0700173 save_msa(tsk);
174 tsk->thread.fpu.fcr31 =
Manuel Lauss842dfc12014-11-07 14:13:54 +0100175 read_32bit_cp1_register(CP1_STATUS);
Paul Burton33c771b2014-07-11 16:44:30 +0100176 }
177 disable_msa();
Paul Burton1a3d5952015-08-03 08:49:30 -0700178 clear_tsk_thread_flag(tsk, TIF_USEDMSA);
James Hoganacaf6a92015-02-25 13:08:05 +0000179 __disable_fpu();
Paul Burton33c771b2014-07-11 16:44:30 +0100180 } else if (is_fpu_owner()) {
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900181 if (save)
Paul Burton1a3d5952015-08-03 08:49:30 -0700182 _save_fp(tsk);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 __disable_fpu();
James Hogan00fe56d2016-02-01 13:50:37 +0000184 } else {
185 /* FPU should not have been left enabled with no owner */
186 WARN(read_c0_status() & ST0_CU1,
187 "Orphaned FPU left enabled");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 }
Paul Burton1a3d5952015-08-03 08:49:30 -0700189 KSTK_STATUS(tsk) &= ~ST0_CU1;
190 clear_tsk_thread_flag(tsk, TIF_USEDFPU);
191}
192
193static inline void lose_fpu(int save)
194{
195 preempt_disable();
196 lose_fpu_inatomic(save, current);
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900197 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198}
199
Paul Burton597ce172013-11-22 13:12:07 +0000200static inline int init_fpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201{
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100202 unsigned int fcr31 = current->thread.fpu.fcr31;
Paul Burton597ce172013-11-22 13:12:07 +0000203 int ret = 0;
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 if (cpu_has_fpu) {
Ralf Baechleb0c34f62014-12-17 11:39:30 +0100206 unsigned int config5;
207
Paul Burton597ce172013-11-22 13:12:07 +0000208 ret = __own_fpu();
Ralf Baechleb0c34f62014-12-17 11:39:30 +0100209 if (ret)
210 return ret;
Paul Burton4227a2d2014-09-11 08:30:20 +0100211
Ralf Baechleb0c34f62014-12-17 11:39:30 +0100212 if (!cpu_has_fre) {
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100213 _init_fpu(fcr31);
Paul Burton4227a2d2014-09-11 08:30:20 +0100214
Ralf Baechleb0c34f62014-12-17 11:39:30 +0100215 return 0;
Paul Burton4227a2d2014-09-11 08:30:20 +0100216 }
Ralf Baechleb0c34f62014-12-17 11:39:30 +0100217
Ralf Baechleb0c34f62014-12-17 11:39:30 +0100218 /*
219 * Ensure FRE is clear whilst running _init_fpu, since
220 * single precision FP instructions are used. If FRE
221 * was set then we'll just end up initialising all 32
222 * 64b registers.
223 */
Ralf Baechled33e6fe2014-12-17 11:46:40 +0100224 config5 = clear_c0_config5(MIPS_CONF5_FRE);
Ralf Baechleb0c34f62014-12-17 11:39:30 +0100225 enable_fpu_hazard();
226
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100227 _init_fpu(fcr31);
Ralf Baechleb0c34f62014-12-17 11:39:30 +0100228
229 /* Restore FRE */
230 write_c0_config5(config5);
231 enable_fpu_hazard();
Ralf Baechlee0cc3a42014-04-28 22:34:01 +0200232 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 fpu_emulator_init_fpu();
Paul Burton597ce172013-11-22 13:12:07 +0000234
Paul Burton597ce172013-11-22 13:12:07 +0000235 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236}
237
238static inline void save_fp(struct task_struct *tsk)
239{
240 if (cpu_has_fpu)
241 _save_fp(tsk);
242}
243
244static inline void restore_fp(struct task_struct *tsk)
245{
246 if (cpu_has_fpu)
247 _restore_fp(tsk);
248}
249
Paul Burtonbbd426f2014-02-13 11:26:41 +0000250static inline union fpureg *get_fpu_regs(struct task_struct *tsk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251{
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900252 if (tsk == current) {
253 preempt_disable();
254 if (is_fpu_owner())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 _save_fp(current);
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900256 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 }
258
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900259 return tsk->thread.fpu.fpr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260}
261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262#endif /* _ASM_FPU_H */