Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* linux/arch/arm/mach-s3c2410/irq.c |
| 2 | * |
| 3 | * Copyright (c) 2003,2004 Simtec Electronics |
| 4 | * Ben Dooks <ben@simtec.co.uk> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 19 | * |
| 20 | * Changelog: |
| 21 | * |
| 22 | * 22-Jul-2004 Ben Dooks <ben@simtec.co.uk> |
| 23 | * Fixed compile warnings |
| 24 | * |
| 25 | * 22-Jul-2004 Roc Wu <cooloney@yahoo.com.cn> |
| 26 | * Fixed s3c_extirq_type |
| 27 | * |
| 28 | * 21-Jul-2004 Arnaud Patard (Rtp) <arnaud.patard@rtp-net.org> |
| 29 | * Addition of ADC/TC demux |
| 30 | * |
| 31 | * 04-Oct-2004 Klaus Fetscher <k.fetscher@fetron.de> |
| 32 | * Fix for set_irq_type() on low EINT numbers |
| 33 | * |
| 34 | * 05-Oct-2004 Ben Dooks <ben@simtec.co.uk> |
| 35 | * Tidy up KF's patch and sort out new release |
| 36 | * |
| 37 | * 05-Oct-2004 Ben Dooks <ben@simtec.co.uk> |
| 38 | * Add support for power management controls |
| 39 | * |
| 40 | * 04-Nov-2004 Ben Dooks |
| 41 | * Fix standard IRQ wake for EINT0..4 and RTC |
| 42 | * |
Ben Dooks | 5027397 | 2005-06-28 22:42:06 +0100 | [diff] [blame] | 43 | * 22-Feb-2005 Ben Dooks |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | * Fixed edge-triggering on ADC IRQ |
Ben Dooks | 5027397 | 2005-06-28 22:42:06 +0100 | [diff] [blame] | 45 | * |
| 46 | * 28-Jun-2005 Ben Dooks |
| 47 | * Mark IRQ_LCD valid |
Ben Dooks | 7fcc113 | 2005-07-26 19:20:27 +0100 | [diff] [blame] | 48 | * |
| 49 | * 25-Jul-2005 Ben Dooks |
| 50 | * Split the S3C2440 IRQ code to seperate file |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | */ |
| 52 | |
| 53 | #include <linux/init.h> |
| 54 | #include <linux/module.h> |
| 55 | #include <linux/interrupt.h> |
| 56 | #include <linux/ioport.h> |
| 57 | #include <linux/ptrace.h> |
| 58 | #include <linux/sysdev.h> |
| 59 | |
| 60 | #include <asm/hardware.h> |
| 61 | #include <asm/irq.h> |
| 62 | #include <asm/io.h> |
| 63 | |
| 64 | #include <asm/mach/irq.h> |
| 65 | |
| 66 | #include <asm/arch/regs-irq.h> |
| 67 | #include <asm/arch/regs-gpio.h> |
| 68 | |
| 69 | #include "cpu.h" |
| 70 | #include "pm.h" |
Ben Dooks | 7fcc113 | 2005-07-26 19:20:27 +0100 | [diff] [blame] | 71 | #include "irq.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | |
| 73 | /* wakeup irq control */ |
| 74 | |
| 75 | #ifdef CONFIG_PM |
| 76 | |
| 77 | /* state for IRQs over sleep */ |
| 78 | |
| 79 | /* default is to allow for EINT0..EINT15, and IRQ_RTC as wakeup sources |
| 80 | * |
| 81 | * set bit to 1 in allow bitfield to enable the wakeup settings on it |
| 82 | */ |
| 83 | |
| 84 | unsigned long s3c_irqwake_intallow = 1L << (IRQ_RTC - IRQ_EINT0) | 0xfL; |
| 85 | unsigned long s3c_irqwake_intmask = 0xffffffffL; |
| 86 | unsigned long s3c_irqwake_eintallow = 0x0000fff0L; |
| 87 | unsigned long s3c_irqwake_eintmask = 0xffffffffL; |
| 88 | |
Ben Dooks | c6e58eb | 2006-09-09 21:24:13 +0100 | [diff] [blame] | 89 | int |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | s3c_irq_wake(unsigned int irqno, unsigned int state) |
| 91 | { |
| 92 | unsigned long irqbit = 1 << (irqno - IRQ_EINT0); |
| 93 | |
| 94 | if (!(s3c_irqwake_intallow & irqbit)) |
| 95 | return -ENOENT; |
| 96 | |
| 97 | printk(KERN_INFO "wake %s for irq %d\n", |
| 98 | state ? "enabled" : "disabled", irqno); |
| 99 | |
| 100 | if (!state) |
| 101 | s3c_irqwake_intmask |= irqbit; |
| 102 | else |
| 103 | s3c_irqwake_intmask &= ~irqbit; |
| 104 | |
| 105 | return 0; |
| 106 | } |
| 107 | |
| 108 | static int |
| 109 | s3c_irqext_wake(unsigned int irqno, unsigned int state) |
| 110 | { |
| 111 | unsigned long bit = 1L << (irqno - EXTINT_OFF); |
| 112 | |
| 113 | if (!(s3c_irqwake_eintallow & bit)) |
| 114 | return -ENOENT; |
| 115 | |
| 116 | printk(KERN_INFO "wake %s for irq %d\n", |
| 117 | state ? "enabled" : "disabled", irqno); |
| 118 | |
| 119 | if (!state) |
| 120 | s3c_irqwake_eintmask |= bit; |
| 121 | else |
| 122 | s3c_irqwake_eintmask &= ~bit; |
| 123 | |
| 124 | return 0; |
| 125 | } |
| 126 | |
| 127 | #else |
| 128 | #define s3c_irqext_wake NULL |
| 129 | #define s3c_irq_wake NULL |
| 130 | #endif |
| 131 | |
| 132 | |
| 133 | static void |
| 134 | s3c_irq_mask(unsigned int irqno) |
| 135 | { |
| 136 | unsigned long mask; |
| 137 | |
| 138 | irqno -= IRQ_EINT0; |
| 139 | |
| 140 | mask = __raw_readl(S3C2410_INTMSK); |
| 141 | mask |= 1UL << irqno; |
| 142 | __raw_writel(mask, S3C2410_INTMSK); |
| 143 | } |
| 144 | |
| 145 | static inline void |
| 146 | s3c_irq_ack(unsigned int irqno) |
| 147 | { |
| 148 | unsigned long bitval = 1UL << (irqno - IRQ_EINT0); |
| 149 | |
| 150 | __raw_writel(bitval, S3C2410_SRCPND); |
| 151 | __raw_writel(bitval, S3C2410_INTPND); |
| 152 | } |
| 153 | |
| 154 | static inline void |
| 155 | s3c_irq_maskack(unsigned int irqno) |
| 156 | { |
| 157 | unsigned long bitval = 1UL << (irqno - IRQ_EINT0); |
| 158 | unsigned long mask; |
| 159 | |
| 160 | mask = __raw_readl(S3C2410_INTMSK); |
| 161 | __raw_writel(mask|bitval, S3C2410_INTMSK); |
| 162 | |
| 163 | __raw_writel(bitval, S3C2410_SRCPND); |
| 164 | __raw_writel(bitval, S3C2410_INTPND); |
| 165 | } |
| 166 | |
| 167 | |
| 168 | static void |
| 169 | s3c_irq_unmask(unsigned int irqno) |
| 170 | { |
| 171 | unsigned long mask; |
| 172 | |
| 173 | if (irqno != IRQ_TIMER4 && irqno != IRQ_EINT8t23) |
| 174 | irqdbf2("s3c_irq_unmask %d\n", irqno); |
| 175 | |
| 176 | irqno -= IRQ_EINT0; |
| 177 | |
| 178 | mask = __raw_readl(S3C2410_INTMSK); |
| 179 | mask &= ~(1UL << irqno); |
| 180 | __raw_writel(mask, S3C2410_INTMSK); |
| 181 | } |
| 182 | |
Ben Dooks | 7fcc113 | 2005-07-26 19:20:27 +0100 | [diff] [blame] | 183 | struct irqchip s3c_irq_level_chip = { |
Ben Dooks | 625ac11 | 2006-09-28 20:45:29 +0100 | [diff] [blame^] | 184 | .ack = s3c_irq_maskack, |
| 185 | .mask = s3c_irq_mask, |
| 186 | .unmask = s3c_irq_unmask, |
| 187 | .set_wake = s3c_irq_wake |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | }; |
| 189 | |
| 190 | static struct irqchip s3c_irq_chip = { |
Ben Dooks | 625ac11 | 2006-09-28 20:45:29 +0100 | [diff] [blame^] | 191 | .ack = s3c_irq_ack, |
| 192 | .mask = s3c_irq_mask, |
| 193 | .unmask = s3c_irq_unmask, |
| 194 | .set_wake = s3c_irq_wake |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | }; |
| 196 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | static void |
| 198 | s3c_irqext_mask(unsigned int irqno) |
| 199 | { |
| 200 | unsigned long mask; |
| 201 | |
| 202 | irqno -= EXTINT_OFF; |
| 203 | |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 204 | mask = __raw_readl(S3C24XX_EINTMASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | mask |= ( 1UL << irqno); |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 206 | __raw_writel(mask, S3C24XX_EINTMASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | |
| 208 | if (irqno <= (IRQ_EINT7 - EXTINT_OFF)) { |
| 209 | /* check to see if all need masking */ |
| 210 | |
| 211 | if ((mask & (0xf << 4)) == (0xf << 4)) { |
| 212 | /* all masked, mask the parent */ |
| 213 | s3c_irq_mask(IRQ_EINT4t7); |
| 214 | } |
| 215 | } else { |
| 216 | /* todo: the same check as above for the rest of the irq regs...*/ |
| 217 | |
| 218 | } |
| 219 | } |
| 220 | |
| 221 | static void |
| 222 | s3c_irqext_ack(unsigned int irqno) |
| 223 | { |
| 224 | unsigned long req; |
| 225 | unsigned long bit; |
| 226 | unsigned long mask; |
| 227 | |
| 228 | bit = 1UL << (irqno - EXTINT_OFF); |
| 229 | |
| 230 | |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 231 | mask = __raw_readl(S3C24XX_EINTMASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 232 | |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 233 | __raw_writel(bit, S3C24XX_EINTPEND); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 234 | |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 235 | req = __raw_readl(S3C24XX_EINTPEND); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | req &= ~mask; |
| 237 | |
| 238 | /* not sure if we should be acking the parent irq... */ |
| 239 | |
| 240 | if (irqno <= IRQ_EINT7 ) { |
| 241 | if ((req & 0xf0) == 0) |
| 242 | s3c_irq_ack(IRQ_EINT4t7); |
| 243 | } else { |
| 244 | if ((req >> 8) == 0) |
| 245 | s3c_irq_ack(IRQ_EINT8t23); |
| 246 | } |
| 247 | } |
| 248 | |
| 249 | static void |
| 250 | s3c_irqext_unmask(unsigned int irqno) |
| 251 | { |
| 252 | unsigned long mask; |
| 253 | |
| 254 | irqno -= EXTINT_OFF; |
| 255 | |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 256 | mask = __raw_readl(S3C24XX_EINTMASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 257 | mask &= ~( 1UL << irqno); |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 258 | __raw_writel(mask, S3C24XX_EINTMASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 259 | |
| 260 | s3c_irq_unmask((irqno <= (IRQ_EINT7 - EXTINT_OFF)) ? IRQ_EINT4t7 : IRQ_EINT8t23); |
| 261 | } |
| 262 | |
Ben Dooks | c6e58eb | 2006-09-09 21:24:13 +0100 | [diff] [blame] | 263 | int |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 264 | s3c_irqext_type(unsigned int irq, unsigned int type) |
| 265 | { |
| 266 | void __iomem *extint_reg; |
| 267 | void __iomem *gpcon_reg; |
| 268 | unsigned long gpcon_offset, extint_offset; |
| 269 | unsigned long newvalue = 0, value; |
| 270 | |
| 271 | if ((irq >= IRQ_EINT0) && (irq <= IRQ_EINT3)) |
| 272 | { |
| 273 | gpcon_reg = S3C2410_GPFCON; |
Ben Dooks | 44cc7c9 | 2006-06-24 21:21:33 +0100 | [diff] [blame] | 274 | extint_reg = S3C24XX_EXTINT0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | gpcon_offset = (irq - IRQ_EINT0) * 2; |
| 276 | extint_offset = (irq - IRQ_EINT0) * 4; |
| 277 | } |
| 278 | else if ((irq >= IRQ_EINT4) && (irq <= IRQ_EINT7)) |
| 279 | { |
| 280 | gpcon_reg = S3C2410_GPFCON; |
Ben Dooks | 44cc7c9 | 2006-06-24 21:21:33 +0100 | [diff] [blame] | 281 | extint_reg = S3C24XX_EXTINT0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 282 | gpcon_offset = (irq - (EXTINT_OFF)) * 2; |
| 283 | extint_offset = (irq - (EXTINT_OFF)) * 4; |
| 284 | } |
| 285 | else if ((irq >= IRQ_EINT8) && (irq <= IRQ_EINT15)) |
| 286 | { |
| 287 | gpcon_reg = S3C2410_GPGCON; |
Ben Dooks | 44cc7c9 | 2006-06-24 21:21:33 +0100 | [diff] [blame] | 288 | extint_reg = S3C24XX_EXTINT1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | gpcon_offset = (irq - IRQ_EINT8) * 2; |
| 290 | extint_offset = (irq - IRQ_EINT8) * 4; |
| 291 | } |
| 292 | else if ((irq >= IRQ_EINT16) && (irq <= IRQ_EINT23)) |
| 293 | { |
| 294 | gpcon_reg = S3C2410_GPGCON; |
Ben Dooks | 44cc7c9 | 2006-06-24 21:21:33 +0100 | [diff] [blame] | 295 | extint_reg = S3C24XX_EXTINT2; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | gpcon_offset = (irq - IRQ_EINT8) * 2; |
| 297 | extint_offset = (irq - IRQ_EINT16) * 4; |
| 298 | } else |
| 299 | return -1; |
| 300 | |
| 301 | /* Set the GPIO to external interrupt mode */ |
| 302 | value = __raw_readl(gpcon_reg); |
| 303 | value = (value & ~(3 << gpcon_offset)) | (0x02 << gpcon_offset); |
| 304 | __raw_writel(value, gpcon_reg); |
| 305 | |
| 306 | /* Set the external interrupt to pointed trigger type */ |
| 307 | switch (type) |
| 308 | { |
| 309 | case IRQT_NOEDGE: |
| 310 | printk(KERN_WARNING "No edge setting!\n"); |
| 311 | break; |
| 312 | |
| 313 | case IRQT_RISING: |
| 314 | newvalue = S3C2410_EXTINT_RISEEDGE; |
| 315 | break; |
| 316 | |
| 317 | case IRQT_FALLING: |
| 318 | newvalue = S3C2410_EXTINT_FALLEDGE; |
| 319 | break; |
| 320 | |
| 321 | case IRQT_BOTHEDGE: |
| 322 | newvalue = S3C2410_EXTINT_BOTHEDGE; |
| 323 | break; |
| 324 | |
| 325 | case IRQT_LOW: |
| 326 | newvalue = S3C2410_EXTINT_LOWLEV; |
| 327 | break; |
| 328 | |
| 329 | case IRQT_HIGH: |
| 330 | newvalue = S3C2410_EXTINT_HILEV; |
| 331 | break; |
| 332 | |
| 333 | default: |
| 334 | printk(KERN_ERR "No such irq type %d", type); |
| 335 | return -1; |
| 336 | } |
| 337 | |
| 338 | value = __raw_readl(extint_reg); |
| 339 | value = (value & ~(7 << extint_offset)) | (newvalue << extint_offset); |
| 340 | __raw_writel(value, extint_reg); |
| 341 | |
| 342 | return 0; |
| 343 | } |
| 344 | |
| 345 | static struct irqchip s3c_irqext_chip = { |
Ben Dooks | 625ac11 | 2006-09-28 20:45:29 +0100 | [diff] [blame^] | 346 | .mask = s3c_irqext_mask, |
| 347 | .unmask = s3c_irqext_unmask, |
| 348 | .ack = s3c_irqext_ack, |
| 349 | .set_type = s3c_irqext_type, |
| 350 | .set_wake = s3c_irqext_wake |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | }; |
| 352 | |
| 353 | static struct irqchip s3c_irq_eint0t4 = { |
Ben Dooks | 625ac11 | 2006-09-28 20:45:29 +0100 | [diff] [blame^] | 354 | .ack = s3c_irq_ack, |
| 355 | .mask = s3c_irq_mask, |
| 356 | .unmask = s3c_irq_unmask, |
| 357 | .set_wake = s3c_irq_wake, |
| 358 | .set_type = s3c_irqext_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | }; |
| 360 | |
| 361 | /* mask values for the parent registers for each of the interrupt types */ |
| 362 | |
| 363 | #define INTMSK_UART0 (1UL << (IRQ_UART0 - IRQ_EINT0)) |
| 364 | #define INTMSK_UART1 (1UL << (IRQ_UART1 - IRQ_EINT0)) |
| 365 | #define INTMSK_UART2 (1UL << (IRQ_UART2 - IRQ_EINT0)) |
| 366 | #define INTMSK_ADCPARENT (1UL << (IRQ_ADCPARENT - IRQ_EINT0)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 | |
| 369 | /* UART0 */ |
| 370 | |
| 371 | static void |
| 372 | s3c_irq_uart0_mask(unsigned int irqno) |
| 373 | { |
| 374 | s3c_irqsub_mask(irqno, INTMSK_UART0, 7); |
| 375 | } |
| 376 | |
| 377 | static void |
| 378 | s3c_irq_uart0_unmask(unsigned int irqno) |
| 379 | { |
| 380 | s3c_irqsub_unmask(irqno, INTMSK_UART0); |
| 381 | } |
| 382 | |
| 383 | static void |
| 384 | s3c_irq_uart0_ack(unsigned int irqno) |
| 385 | { |
| 386 | s3c_irqsub_maskack(irqno, INTMSK_UART0, 7); |
| 387 | } |
| 388 | |
| 389 | static struct irqchip s3c_irq_uart0 = { |
Ben Dooks | 625ac11 | 2006-09-28 20:45:29 +0100 | [diff] [blame^] | 390 | .mask = s3c_irq_uart0_mask, |
| 391 | .unmask = s3c_irq_uart0_unmask, |
| 392 | .ack = s3c_irq_uart0_ack, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 393 | }; |
| 394 | |
| 395 | /* UART1 */ |
| 396 | |
| 397 | static void |
| 398 | s3c_irq_uart1_mask(unsigned int irqno) |
| 399 | { |
| 400 | s3c_irqsub_mask(irqno, INTMSK_UART1, 7 << 3); |
| 401 | } |
| 402 | |
| 403 | static void |
| 404 | s3c_irq_uart1_unmask(unsigned int irqno) |
| 405 | { |
| 406 | s3c_irqsub_unmask(irqno, INTMSK_UART1); |
| 407 | } |
| 408 | |
| 409 | static void |
| 410 | s3c_irq_uart1_ack(unsigned int irqno) |
| 411 | { |
| 412 | s3c_irqsub_maskack(irqno, INTMSK_UART1, 7 << 3); |
| 413 | } |
| 414 | |
| 415 | static struct irqchip s3c_irq_uart1 = { |
Ben Dooks | 625ac11 | 2006-09-28 20:45:29 +0100 | [diff] [blame^] | 416 | .mask = s3c_irq_uart1_mask, |
| 417 | .unmask = s3c_irq_uart1_unmask, |
| 418 | .ack = s3c_irq_uart1_ack, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 419 | }; |
| 420 | |
| 421 | /* UART2 */ |
| 422 | |
| 423 | static void |
| 424 | s3c_irq_uart2_mask(unsigned int irqno) |
| 425 | { |
| 426 | s3c_irqsub_mask(irqno, INTMSK_UART2, 7 << 6); |
| 427 | } |
| 428 | |
| 429 | static void |
| 430 | s3c_irq_uart2_unmask(unsigned int irqno) |
| 431 | { |
| 432 | s3c_irqsub_unmask(irqno, INTMSK_UART2); |
| 433 | } |
| 434 | |
| 435 | static void |
| 436 | s3c_irq_uart2_ack(unsigned int irqno) |
| 437 | { |
| 438 | s3c_irqsub_maskack(irqno, INTMSK_UART2, 7 << 6); |
| 439 | } |
| 440 | |
| 441 | static struct irqchip s3c_irq_uart2 = { |
Ben Dooks | 625ac11 | 2006-09-28 20:45:29 +0100 | [diff] [blame^] | 442 | .mask = s3c_irq_uart2_mask, |
| 443 | .unmask = s3c_irq_uart2_unmask, |
| 444 | .ack = s3c_irq_uart2_ack, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | }; |
| 446 | |
| 447 | /* ADC and Touchscreen */ |
| 448 | |
| 449 | static void |
| 450 | s3c_irq_adc_mask(unsigned int irqno) |
| 451 | { |
| 452 | s3c_irqsub_mask(irqno, INTMSK_ADCPARENT, 3 << 9); |
| 453 | } |
| 454 | |
| 455 | static void |
| 456 | s3c_irq_adc_unmask(unsigned int irqno) |
| 457 | { |
| 458 | s3c_irqsub_unmask(irqno, INTMSK_ADCPARENT); |
| 459 | } |
| 460 | |
| 461 | static void |
| 462 | s3c_irq_adc_ack(unsigned int irqno) |
| 463 | { |
| 464 | s3c_irqsub_ack(irqno, INTMSK_ADCPARENT, 3 << 9); |
| 465 | } |
| 466 | |
| 467 | static struct irqchip s3c_irq_adc = { |
Ben Dooks | 625ac11 | 2006-09-28 20:45:29 +0100 | [diff] [blame^] | 468 | .mask = s3c_irq_adc_mask, |
| 469 | .unmask = s3c_irq_adc_unmask, |
| 470 | .ack = s3c_irq_adc_ack, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | }; |
| 472 | |
| 473 | /* irq demux for adc */ |
| 474 | static void s3c_irq_demux_adc(unsigned int irq, |
| 475 | struct irqdesc *desc, |
| 476 | struct pt_regs *regs) |
| 477 | { |
| 478 | unsigned int subsrc, submsk; |
| 479 | unsigned int offset = 9; |
| 480 | struct irqdesc *mydesc; |
| 481 | |
| 482 | /* read the current pending interrupts, and the mask |
| 483 | * for what it is available */ |
| 484 | |
| 485 | subsrc = __raw_readl(S3C2410_SUBSRCPND); |
| 486 | submsk = __raw_readl(S3C2410_INTSUBMSK); |
| 487 | |
| 488 | subsrc &= ~submsk; |
| 489 | subsrc >>= offset; |
| 490 | subsrc &= 3; |
| 491 | |
| 492 | if (subsrc != 0) { |
| 493 | if (subsrc & 1) { |
| 494 | mydesc = irq_desc + IRQ_TC; |
Russell King | 664399e | 2005-09-04 19:45:00 +0100 | [diff] [blame] | 495 | desc_handle_irq(IRQ_TC, mydesc, regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 496 | } |
| 497 | if (subsrc & 2) { |
| 498 | mydesc = irq_desc + IRQ_ADC; |
Russell King | 664399e | 2005-09-04 19:45:00 +0100 | [diff] [blame] | 499 | desc_handle_irq(IRQ_ADC, mydesc, regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 | } |
| 501 | } |
| 502 | } |
| 503 | |
| 504 | static void s3c_irq_demux_uart(unsigned int start, |
| 505 | struct pt_regs *regs) |
| 506 | { |
| 507 | unsigned int subsrc, submsk; |
| 508 | unsigned int offset = start - IRQ_S3CUART_RX0; |
| 509 | struct irqdesc *desc; |
| 510 | |
| 511 | /* read the current pending interrupts, and the mask |
| 512 | * for what it is available */ |
| 513 | |
| 514 | subsrc = __raw_readl(S3C2410_SUBSRCPND); |
| 515 | submsk = __raw_readl(S3C2410_INTSUBMSK); |
| 516 | |
| 517 | irqdbf2("s3c_irq_demux_uart: start=%d (%d), subsrc=0x%08x,0x%08x\n", |
| 518 | start, offset, subsrc, submsk); |
| 519 | |
| 520 | subsrc &= ~submsk; |
| 521 | subsrc >>= offset; |
| 522 | subsrc &= 7; |
| 523 | |
| 524 | if (subsrc != 0) { |
| 525 | desc = irq_desc + start; |
| 526 | |
| 527 | if (subsrc & 1) |
Russell King | 664399e | 2005-09-04 19:45:00 +0100 | [diff] [blame] | 528 | desc_handle_irq(start, desc, regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 529 | |
| 530 | desc++; |
| 531 | |
| 532 | if (subsrc & 2) |
Russell King | 664399e | 2005-09-04 19:45:00 +0100 | [diff] [blame] | 533 | desc_handle_irq(start+1, desc, regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 534 | |
| 535 | desc++; |
| 536 | |
| 537 | if (subsrc & 4) |
Russell King | 664399e | 2005-09-04 19:45:00 +0100 | [diff] [blame] | 538 | desc_handle_irq(start+2, desc, regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 539 | } |
| 540 | } |
| 541 | |
| 542 | /* uart demux entry points */ |
| 543 | |
| 544 | static void |
| 545 | s3c_irq_demux_uart0(unsigned int irq, |
| 546 | struct irqdesc *desc, |
| 547 | struct pt_regs *regs) |
| 548 | { |
| 549 | irq = irq; |
| 550 | s3c_irq_demux_uart(IRQ_S3CUART_RX0, regs); |
| 551 | } |
| 552 | |
| 553 | static void |
| 554 | s3c_irq_demux_uart1(unsigned int irq, |
| 555 | struct irqdesc *desc, |
| 556 | struct pt_regs *regs) |
| 557 | { |
| 558 | irq = irq; |
| 559 | s3c_irq_demux_uart(IRQ_S3CUART_RX1, regs); |
| 560 | } |
| 561 | |
| 562 | static void |
| 563 | s3c_irq_demux_uart2(unsigned int irq, |
| 564 | struct irqdesc *desc, |
| 565 | struct pt_regs *regs) |
| 566 | { |
| 567 | irq = irq; |
| 568 | s3c_irq_demux_uart(IRQ_S3CUART_RX2, regs); |
| 569 | } |
| 570 | |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 571 | static void |
Ben Dooks | 38e0533 | 2006-09-28 20:40:50 +0100 | [diff] [blame] | 572 | s3c_irq_demux_extint8(unsigned int irq, |
| 573 | struct irqdesc *desc, |
| 574 | struct pt_regs *regs) |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 575 | { |
| 576 | unsigned long eintpnd = __raw_readl(S3C24XX_EINTPEND); |
| 577 | unsigned long eintmsk = __raw_readl(S3C24XX_EINTMASK); |
| 578 | |
| 579 | eintpnd &= ~eintmsk; |
Ben Dooks | 38e0533 | 2006-09-28 20:40:50 +0100 | [diff] [blame] | 580 | eintpnd &= ~0xff; /* ignore lower irqs */ |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 581 | |
Ben Dooks | 38e0533 | 2006-09-28 20:40:50 +0100 | [diff] [blame] | 582 | /* we may as well handle all the pending IRQs here */ |
| 583 | |
| 584 | while (eintpnd) { |
| 585 | irq = __ffs(eintpnd); |
| 586 | eintpnd &= ~(1<<irq); |
| 587 | |
| 588 | irq += (IRQ_EINT4 - 4); |
| 589 | desc_handle_irq(irq, irq_desc + irq, regs); |
| 590 | } |
| 591 | |
| 592 | } |
| 593 | |
| 594 | static void |
| 595 | s3c_irq_demux_extint4t7(unsigned int irq, |
| 596 | struct irqdesc *desc, |
| 597 | struct pt_regs *regs) |
| 598 | { |
| 599 | unsigned long eintpnd = __raw_readl(S3C24XX_EINTPEND); |
| 600 | unsigned long eintmsk = __raw_readl(S3C24XX_EINTMASK); |
| 601 | |
| 602 | eintpnd &= ~eintmsk; |
| 603 | eintpnd &= 0xff; /* only lower irqs */ |
| 604 | |
| 605 | /* we may as well handle all the pending IRQs here */ |
| 606 | |
| 607 | while (eintpnd) { |
| 608 | irq = __ffs(eintpnd); |
| 609 | eintpnd &= ~(1<<irq); |
| 610 | |
| 611 | irq += (IRQ_EINT4 - 4); |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 612 | |
| 613 | desc_handle_irq(irq, irq_desc + irq, regs); |
| 614 | } |
| 615 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | |
Ben Dooks | 1e582fc | 2006-09-16 00:01:39 +0100 | [diff] [blame] | 617 | #ifdef CONFIG_PM |
| 618 | |
| 619 | static struct sleep_save irq_save[] = { |
| 620 | SAVE_ITEM(S3C2410_INTMSK), |
| 621 | SAVE_ITEM(S3C2410_INTSUBMSK), |
| 622 | }; |
| 623 | |
| 624 | /* the extint values move between the s3c2410/s3c2440 and the s3c2412 |
| 625 | * so we use an array to hold them, and to calculate the address of |
| 626 | * the register at run-time |
| 627 | */ |
| 628 | |
| 629 | static unsigned long save_extint[3]; |
| 630 | static unsigned long save_eintflt[4]; |
| 631 | static unsigned long save_eintmask; |
| 632 | |
| 633 | int s3c24xx_irq_suspend(struct sys_device *dev, pm_message_t state) |
| 634 | { |
| 635 | unsigned int i; |
| 636 | |
| 637 | for (i = 0; i < ARRAY_SIZE(save_extint); i++) |
| 638 | save_extint[i] = __raw_readl(S3C24XX_EXTINT0 + (i*4)); |
| 639 | |
| 640 | for (i = 0; i < ARRAY_SIZE(save_eintflt); i++) |
| 641 | save_eintflt[i] = __raw_readl(S3C24XX_EINFLT0 + (i*4)); |
| 642 | |
| 643 | s3c2410_pm_do_save(irq_save, ARRAY_SIZE(irq_save)); |
| 644 | save_eintmask = __raw_readl(S3C24XX_EINTMASK); |
| 645 | |
| 646 | return 0; |
| 647 | } |
| 648 | |
| 649 | int s3c24xx_irq_resume(struct sys_device *dev) |
| 650 | { |
| 651 | unsigned int i; |
| 652 | |
| 653 | for (i = 0; i < ARRAY_SIZE(save_extint); i++) |
| 654 | __raw_writel(save_extint[i], S3C24XX_EXTINT0 + (i*4)); |
| 655 | |
| 656 | for (i = 0; i < ARRAY_SIZE(save_eintflt); i++) |
| 657 | __raw_writel(save_eintflt[i], S3C24XX_EINFLT0 + (i*4)); |
| 658 | |
| 659 | s3c2410_pm_do_restore(irq_save, ARRAY_SIZE(irq_save)); |
| 660 | __raw_writel(save_eintmask, S3C24XX_EINTMASK); |
| 661 | |
| 662 | return 0; |
| 663 | } |
| 664 | |
| 665 | #else |
| 666 | #define s3c24xx_irq_suspend NULL |
| 667 | #define s3c24xx_irq_resume NULL |
| 668 | #endif |
| 669 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 | /* s3c24xx_init_irq |
| 671 | * |
| 672 | * Initialise S3C2410 IRQ system |
| 673 | */ |
| 674 | |
| 675 | void __init s3c24xx_init_irq(void) |
| 676 | { |
| 677 | unsigned long pend; |
| 678 | unsigned long last; |
| 679 | int irqno; |
| 680 | int i; |
| 681 | |
| 682 | irqdbf("s3c2410_init_irq: clearing interrupt status flags\n"); |
| 683 | |
| 684 | /* first, clear all interrupts pending... */ |
| 685 | |
| 686 | last = 0; |
| 687 | for (i = 0; i < 4; i++) { |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 688 | pend = __raw_readl(S3C24XX_EINTPEND); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 689 | |
| 690 | if (pend == 0 || pend == last) |
| 691 | break; |
| 692 | |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 693 | __raw_writel(pend, S3C24XX_EINTPEND); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 694 | printk("irq: clearing pending ext status %08x\n", (int)pend); |
| 695 | last = pend; |
| 696 | } |
| 697 | |
| 698 | last = 0; |
| 699 | for (i = 0; i < 4; i++) { |
| 700 | pend = __raw_readl(S3C2410_INTPND); |
| 701 | |
| 702 | if (pend == 0 || pend == last) |
| 703 | break; |
| 704 | |
| 705 | __raw_writel(pend, S3C2410_SRCPND); |
| 706 | __raw_writel(pend, S3C2410_INTPND); |
| 707 | printk("irq: clearing pending status %08x\n", (int)pend); |
| 708 | last = pend; |
| 709 | } |
| 710 | |
| 711 | last = 0; |
| 712 | for (i = 0; i < 4; i++) { |
| 713 | pend = __raw_readl(S3C2410_SUBSRCPND); |
| 714 | |
| 715 | if (pend == 0 || pend == last) |
| 716 | break; |
| 717 | |
| 718 | printk("irq: clearing subpending status %08x\n", (int)pend); |
| 719 | __raw_writel(pend, S3C2410_SUBSRCPND); |
| 720 | last = pend; |
| 721 | } |
| 722 | |
| 723 | /* register the main interrupts */ |
| 724 | |
| 725 | irqdbf("s3c2410_init_irq: registering s3c2410 interrupt handlers\n"); |
| 726 | |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 727 | for (irqno = IRQ_EINT4t7; irqno <= IRQ_ADCPARENT; irqno++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 728 | /* set all the s3c2410 internal irqs */ |
| 729 | |
| 730 | switch (irqno) { |
| 731 | /* deal with the special IRQs (cascaded) */ |
| 732 | |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 733 | case IRQ_EINT4t7: |
| 734 | case IRQ_EINT8t23: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 735 | case IRQ_UART0: |
| 736 | case IRQ_UART1: |
| 737 | case IRQ_UART2: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 738 | case IRQ_ADCPARENT: |
| 739 | set_irq_chip(irqno, &s3c_irq_level_chip); |
| 740 | set_irq_handler(irqno, do_level_IRQ); |
| 741 | break; |
| 742 | |
| 743 | case IRQ_RESERVED6: |
| 744 | case IRQ_RESERVED24: |
| 745 | /* no IRQ here */ |
| 746 | break; |
| 747 | |
| 748 | default: |
| 749 | //irqdbf("registering irq %d (s3c irq)\n", irqno); |
| 750 | set_irq_chip(irqno, &s3c_irq_chip); |
| 751 | set_irq_handler(irqno, do_edge_IRQ); |
| 752 | set_irq_flags(irqno, IRQF_VALID); |
| 753 | } |
| 754 | } |
| 755 | |
| 756 | /* setup the cascade irq handlers */ |
| 757 | |
Ben Dooks | 38e0533 | 2006-09-28 20:40:50 +0100 | [diff] [blame] | 758 | set_irq_chained_handler(IRQ_EINT4t7, s3c_irq_demux_extint4t7); |
| 759 | set_irq_chained_handler(IRQ_EINT8t23, s3c_irq_demux_extint8); |
Ben Dooks | a019f4a | 2006-06-24 21:21:37 +0100 | [diff] [blame] | 760 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 761 | set_irq_chained_handler(IRQ_UART0, s3c_irq_demux_uart0); |
| 762 | set_irq_chained_handler(IRQ_UART1, s3c_irq_demux_uart1); |
| 763 | set_irq_chained_handler(IRQ_UART2, s3c_irq_demux_uart2); |
| 764 | set_irq_chained_handler(IRQ_ADCPARENT, s3c_irq_demux_adc); |
| 765 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 766 | /* external interrupts */ |
| 767 | |
| 768 | for (irqno = IRQ_EINT0; irqno <= IRQ_EINT3; irqno++) { |
| 769 | irqdbf("registering irq %d (ext int)\n", irqno); |
| 770 | set_irq_chip(irqno, &s3c_irq_eint0t4); |
| 771 | set_irq_handler(irqno, do_edge_IRQ); |
| 772 | set_irq_flags(irqno, IRQF_VALID); |
| 773 | } |
| 774 | |
| 775 | for (irqno = IRQ_EINT4; irqno <= IRQ_EINT23; irqno++) { |
| 776 | irqdbf("registering irq %d (extended s3c irq)\n", irqno); |
| 777 | set_irq_chip(irqno, &s3c_irqext_chip); |
| 778 | set_irq_handler(irqno, do_edge_IRQ); |
| 779 | set_irq_flags(irqno, IRQF_VALID); |
| 780 | } |
| 781 | |
| 782 | /* register the uart interrupts */ |
| 783 | |
| 784 | irqdbf("s3c2410: registering external interrupts\n"); |
| 785 | |
| 786 | for (irqno = IRQ_S3CUART_RX0; irqno <= IRQ_S3CUART_ERR0; irqno++) { |
| 787 | irqdbf("registering irq %d (s3c uart0 irq)\n", irqno); |
| 788 | set_irq_chip(irqno, &s3c_irq_uart0); |
| 789 | set_irq_handler(irqno, do_level_IRQ); |
| 790 | set_irq_flags(irqno, IRQF_VALID); |
| 791 | } |
| 792 | |
| 793 | for (irqno = IRQ_S3CUART_RX1; irqno <= IRQ_S3CUART_ERR1; irqno++) { |
| 794 | irqdbf("registering irq %d (s3c uart1 irq)\n", irqno); |
| 795 | set_irq_chip(irqno, &s3c_irq_uart1); |
| 796 | set_irq_handler(irqno, do_level_IRQ); |
| 797 | set_irq_flags(irqno, IRQF_VALID); |
| 798 | } |
| 799 | |
| 800 | for (irqno = IRQ_S3CUART_RX2; irqno <= IRQ_S3CUART_ERR2; irqno++) { |
| 801 | irqdbf("registering irq %d (s3c uart2 irq)\n", irqno); |
| 802 | set_irq_chip(irqno, &s3c_irq_uart2); |
| 803 | set_irq_handler(irqno, do_level_IRQ); |
| 804 | set_irq_flags(irqno, IRQF_VALID); |
| 805 | } |
| 806 | |
| 807 | for (irqno = IRQ_TC; irqno <= IRQ_ADC; irqno++) { |
| 808 | irqdbf("registering irq %d (s3c adc irq)\n", irqno); |
| 809 | set_irq_chip(irqno, &s3c_irq_adc); |
| 810 | set_irq_handler(irqno, do_edge_IRQ); |
| 811 | set_irq_flags(irqno, IRQF_VALID); |
| 812 | } |
| 813 | |
| 814 | irqdbf("s3c2410: registered interrupt handlers\n"); |
| 815 | } |