blob: bca7a88857038f2193a64435587a584887ac0a29 [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053032
Kevin Hilmanc98e2232008-10-28 17:30:07 -070033#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060034#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010035#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070036
Jean Pihetbadc3032011-05-09 12:02:14 +020037/* Mach specific information to be recorded in the C-state driver_data */
38struct omap3_idle_statedata {
39 u32 mpu_state;
40 u32 core_state;
Jean Pihetbadc3032011-05-09 12:02:14 +020041};
Daniel Lezcano0c2487f2012-04-24 16:05:33 +020042
Daniel Lezcano97abc492012-04-24 16:05:37 +020043static struct omap3_idle_statedata omap3_idle_data[] = {
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020044 {
45 .mpu_state = PWRDM_POWER_ON,
46 .core_state = PWRDM_POWER_ON,
47 },
48 {
49 .mpu_state = PWRDM_POWER_ON,
50 .core_state = PWRDM_POWER_ON,
51 },
52 {
53 .mpu_state = PWRDM_POWER_RET,
54 .core_state = PWRDM_POWER_ON,
55 },
56 {
57 .mpu_state = PWRDM_POWER_OFF,
58 .core_state = PWRDM_POWER_ON,
59 },
60 {
61 .mpu_state = PWRDM_POWER_RET,
62 .core_state = PWRDM_POWER_RET,
63 },
64 {
65 .mpu_state = PWRDM_POWER_OFF,
66 .core_state = PWRDM_POWER_RET,
67 },
68 {
69 .mpu_state = PWRDM_POWER_OFF,
70 .core_state = PWRDM_POWER_OFF,
71 },
72};
Jean Pihetbadc3032011-05-09 12:02:14 +020073
Daniel Lezcano34fd57b2012-04-24 16:05:39 +020074static struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080075
Robert Lee6da45dc2012-03-20 15:22:46 -050076static int __omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053077 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +053078 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053079{
Daniel Lezcano6622ac52012-04-24 16:05:35 +020080 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Kevin Hilmanc98e2232008-10-28 17:30:07 -070081 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053082
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053083 local_fiq_disable();
84
Jouni Hogander71391782008-10-28 10:59:05 +020085 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
86 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +053087
Tero Kristocf228542009-03-20 15:21:02 +020088 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +053089 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053090
Jean Pihetbadc3032011-05-09 12:02:14 +020091 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +053092 if (index == 0) {
Jean Pihet05011f72012-06-01 17:11:08 +020093 clkdm_deny_idle(mpu_pd->pwrdm_clkdms[0]);
94 clkdm_deny_idle(core_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020095 }
96
Santosh Shilimkarff819da2011-09-03 22:38:27 +053097 /*
98 * Call idle CPU PM enter notifier chain so that
99 * VFP context is saved.
100 */
101 if (mpu_state == PWRDM_POWER_OFF)
102 cpu_pm_enter();
103
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530104 /* Execute ARM wfi */
105 omap_sram_idle();
106
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530107 /*
108 * Call idle CPU PM enter notifier chain to restore
109 * VFP context.
110 */
111 if (pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
112 cpu_pm_exit();
113
Jean Pihetbadc3032011-05-09 12:02:14 +0200114 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530115 if (index == 0) {
Jean Pihet05011f72012-06-01 17:11:08 +0200116 clkdm_allow_idle(mpu_pd->pwrdm_clkdms[0]);
117 clkdm_allow_idle(core_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200118 }
119
Rajendra Nayak20b01662008-10-08 17:31:22 +0530120return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530121
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530122 local_fiq_enable();
123
Deepthi Dharware978aa72011-10-28 16:20:09 +0530124 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530125}
126
127/**
Robert Lee6da45dc2012-03-20 15:22:46 -0500128 * omap3_enter_idle - Programs OMAP3 to enter the specified state
129 * @dev: cpuidle device
130 * @drv: cpuidle driver
131 * @index: the index of state to be entered
132 *
133 * Called from the CPUidle framework to program the device to the
134 * specified target state selected by the governor.
135 */
136static inline int omap3_enter_idle(struct cpuidle_device *dev,
137 struct cpuidle_driver *drv,
138 int index)
139{
140 return cpuidle_wrap_enter(dev, drv, index, __omap3_enter_idle);
141}
142
143/**
Jean Pihet04908912011-05-09 12:02:16 +0200144 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530145 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530146 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530147 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530148 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530149 * If the state corresponding to index is valid, index is returned back
150 * to the caller. Else, this function searches for a lower c-state which is
151 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200152 *
153 * A state is valid if the 'valid' field is enabled and
154 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530155 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530156static int next_valid_state(struct cpuidle_device *dev,
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200157 struct cpuidle_driver *drv, int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530158{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200159 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Jean Pihet04908912011-05-09 12:02:16 +0200160 u32 mpu_deepest_state = PWRDM_POWER_RET;
161 u32 core_deepest_state = PWRDM_POWER_RET;
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200162 int idx;
Jean Pihet063a5d02012-06-01 17:11:06 +0200163 int next_index = 0; /* C1 is the default value */
Jean Pihet04908912011-05-09 12:02:16 +0200164
165 if (enable_off_mode) {
166 mpu_deepest_state = PWRDM_POWER_OFF;
167 /*
168 * Erratum i583: valable for ES rev < Es1.2 on 3630.
169 * CORE OFF mode is not supported in a stable form, restrict
170 * instead the CORE state to RET.
171 */
172 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
173 core_deepest_state = PWRDM_POWER_OFF;
174 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530175
176 /* Check if current state is valid */
Daniel Lezcanof79b5d82012-04-24 16:05:32 +0200177 if ((cx->mpu_state >= mpu_deepest_state) &&
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200178 (cx->core_state >= core_deepest_state))
Deepthi Dharware978aa72011-10-28 16:20:09 +0530179 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530180
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200181 /*
182 * Drop to next valid state.
183 * Start search from the next (lower) state.
184 */
185 for (idx = index - 1; idx >= 0; idx--) {
186 cx = &omap3_idle_data[idx];
187 if ((cx->mpu_state >= mpu_deepest_state) &&
188 (cx->core_state >= core_deepest_state)) {
189 next_index = idx;
190 break;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530191 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530192 }
193
Deepthi Dharware978aa72011-10-28 16:20:09 +0530194 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530195}
196
197/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530198 * omap3_enter_idle_bm - Checks for any bus activity
199 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530200 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530201 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530202 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200203 * This function checks for any pending activity and then programs
204 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530205 */
206static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Jean Pihet13d65c82012-06-01 17:11:07 +0200207 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530208 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530209{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530210 int new_state_idx;
Jean Pihet13d65c82012-06-01 17:11:07 +0200211 u32 core_next_state, per_next_state = 0, per_saved_state = 0;
Jean Pihetbadc3032011-05-09 12:02:14 +0200212 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700213 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700214
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700215 /*
Jean Pihet13d65c82012-06-01 17:11:07 +0200216 * Use only C1 if CAM is active.
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700217 * CAM does not have wakeup capability in OMAP3.
218 */
Jean Pihet13d65c82012-06-01 17:11:07 +0200219 if (pwrdm_read_pwrst(cam_pd) == PWRDM_POWER_ON)
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530220 new_state_idx = drv->safe_state_index;
Jean Pihet13d65c82012-06-01 17:11:07 +0200221 else
222 new_state_idx = next_valid_state(dev, drv, index);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700223
224 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200225 * FIXME: we currently manage device-specific idle states
226 * for PER and CORE in combination with CPU-specific
227 * idle states. This is wrong, and device-specific
228 * idle management needs to be separated out into
229 * its own code.
230 */
231
Jean Pihet13d65c82012-06-01 17:11:07 +0200232 /* Program PER state */
233 cx = &omap3_idle_data[new_state_idx];
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200234 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700235 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
Jean Pihet13d65c82012-06-01 17:11:07 +0200236 if (new_state_idx == 0) {
237 /* In C1 do not allow PER state lower than CORE state */
238 if (per_next_state < core_next_state)
239 per_next_state = core_next_state;
240 } else {
241 /*
242 * Prevent PER OFF if CORE is not in RETention or OFF as this
243 * would disable PER wakeups completely.
244 */
245 if ((per_next_state == PWRDM_POWER_OFF) &&
246 (core_next_state > PWRDM_POWER_RET))
247 per_next_state = PWRDM_POWER_RET;
248 }
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700249
250 /* Are we changing PER target state? */
251 if (per_next_state != per_saved_state)
252 pwrdm_set_next_pwrst(per_pd, per_next_state);
253
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530254 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700255
256 /* Restore original PER state if it was modified */
257 if (per_next_state != per_saved_state)
258 pwrdm_set_next_pwrst(per_pd, per_saved_state);
259
260 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530261}
262
263DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
264
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530265struct cpuidle_driver omap3_idle_driver = {
266 .name = "omap3_idle",
267 .owner = THIS_MODULE,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200268 .states = {
269 {
Jean Pihet13d65c82012-06-01 17:11:07 +0200270 .enter = omap3_enter_idle_bm,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200271 .exit_latency = 2 + 2,
272 .target_residency = 5,
273 .flags = CPUIDLE_FLAG_TIME_VALID,
274 .name = "C1",
275 .desc = "MPU ON + CORE ON",
276 },
277 {
278 .enter = omap3_enter_idle_bm,
279 .exit_latency = 10 + 10,
280 .target_residency = 30,
281 .flags = CPUIDLE_FLAG_TIME_VALID,
282 .name = "C2",
283 .desc = "MPU ON + CORE ON",
284 },
285 {
286 .enter = omap3_enter_idle_bm,
287 .exit_latency = 50 + 50,
288 .target_residency = 300,
289 .flags = CPUIDLE_FLAG_TIME_VALID,
290 .name = "C3",
291 .desc = "MPU RET + CORE ON",
292 },
293 {
294 .enter = omap3_enter_idle_bm,
295 .exit_latency = 1500 + 1800,
296 .target_residency = 4000,
297 .flags = CPUIDLE_FLAG_TIME_VALID,
298 .name = "C4",
299 .desc = "MPU OFF + CORE ON",
300 },
301 {
302 .enter = omap3_enter_idle_bm,
303 .exit_latency = 2500 + 7500,
304 .target_residency = 12000,
305 .flags = CPUIDLE_FLAG_TIME_VALID,
306 .name = "C5",
307 .desc = "MPU RET + CORE RET",
308 },
309 {
310 .enter = omap3_enter_idle_bm,
311 .exit_latency = 3000 + 8500,
312 .target_residency = 15000,
313 .flags = CPUIDLE_FLAG_TIME_VALID,
314 .name = "C6",
315 .desc = "MPU OFF + CORE RET",
316 },
317 {
318 .enter = omap3_enter_idle_bm,
319 .exit_latency = 10000 + 30000,
320 .target_residency = 30000,
321 .flags = CPUIDLE_FLAG_TIME_VALID,
322 .name = "C7",
323 .desc = "MPU OFF + CORE OFF",
324 },
325 },
Daniel Lezcano88c377dd2012-04-24 16:05:34 +0200326 .state_count = ARRAY_SIZE(omap3_idle_data),
Daniel Lezcano200dd522012-04-24 16:05:30 +0200327 .safe_state_index = 0,
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530328};
329
330/**
331 * omap3_idle_init - Init routine for OMAP3 idle
332 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200333 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530334 * framework with the valid set of states.
335 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300336int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530337{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530338 struct cpuidle_device *dev;
339
340 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530341 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700342 per_pd = pwrdm_lookup("per_pwrdm");
343 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530344
Daniel Lezcanodaa37ce2012-05-04 19:18:40 +0200345 if (!mpu_pd || !core_pd || !per_pd || !cam_pd)
346 return -ENODEV;
347
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200348 cpuidle_register_driver(&omap3_idle_driver);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530349
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530350 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200351 dev->cpu = 0;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530352
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530353 if (cpuidle_register_device(dev)) {
354 printk(KERN_ERR "%s: CPUidle register device failed\n",
355 __func__);
356 return -EIO;
357 }
358
359 return 0;
360}