blob: df6d59201d31d9c7dd8e6e00a5fb113973d893f1 [file] [log] [blame]
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07001#ifndef LINUX_MSI_H
2#define LINUX_MSI_H
3
Neil Hormanb50cac52011-10-06 14:08:18 -04004#include <linux/kobject.h>
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10005#include <linux/list.h>
6
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07007struct msi_msg {
8 u32 address_lo; /* low 32 bits of msi message address */
9 u32 address_hi; /* high 32 bits of msi message address */
10 u32 data; /* 16 bits of msi message data */
11};
12
Yijing Wang38737d82014-10-27 10:44:36 +080013extern int pci_msi_ignore_mask;
Satoru Takeuchic54c1872007-01-18 13:50:05 +090014/* Helper functions */
Thomas Gleixner1c9db522010-09-28 16:46:51 +020015struct irq_data;
Thomas Gleixner39431ac2010-09-28 19:09:51 +020016struct msi_desc;
Jiang Liu25a98bd2015-07-09 16:00:45 +080017struct pci_dev;
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010018struct platform_msi_priv_data;
Bjorn Helgaas2366d062013-04-18 10:55:46 -060019void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Arnd Bergmann2f44e292017-02-14 22:53:12 +010020#ifdef CONFIG_GENERIC_MSI_IRQ
Bjorn Helgaas2366d062013-04-18 10:55:46 -060021void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg);
Arnd Bergmann2f44e292017-02-14 22:53:12 +010022#else
23static inline void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
24{
25}
26#endif
Jiang Liu891d4a42014-11-09 23:10:33 +080027
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010028typedef void (*irq_write_msi_msg_t)(struct msi_desc *desc,
29 struct msi_msg *msg);
30
31/**
32 * platform_msi_desc - Platform device specific msi descriptor data
33 * @msi_priv_data: Pointer to platform private data
34 * @msi_index: The index of the MSI descriptor for multi MSI
35 */
36struct platform_msi_desc {
37 struct platform_msi_priv_data *msi_priv_data;
38 u16 msi_index;
39};
40
Jiang Liufc884192015-07-09 16:00:46 +080041/**
J. German Rivera550308e2016-01-06 16:03:20 -060042 * fsl_mc_msi_desc - FSL-MC device specific msi descriptor data
43 * @msi_index: The index of the MSI descriptor
44 */
45struct fsl_mc_msi_desc {
46 u16 msi_index;
47};
48
49/**
Jiang Liufc884192015-07-09 16:00:46 +080050 * struct msi_desc - Descriptor structure for MSI based interrupts
51 * @list: List head for management
52 * @irq: The base interrupt number
53 * @nvec_used: The number of vectors used
54 * @dev: Pointer to the device which uses this descriptor
55 * @msg: The last set MSI message cached for reuse
Thomas Gleixner0972fa52016-07-04 17:39:26 +090056 * @affinity: Optional pointer to a cpu affinity mask for this descriptor
Jiang Liufc884192015-07-09 16:00:46 +080057 *
58 * @masked: [PCI MSI/X] Mask bits
59 * @is_msix: [PCI MSI/X] True if MSI-X
60 * @multiple: [PCI MSI/X] log2 num of messages allocated
61 * @multi_cap: [PCI MSI/X] log2 num of messages supported
62 * @maskbit: [PCI MSI/X] Mask-Pending bit supported?
63 * @is_64: [PCI MSI/X] Address size: 0=32bit 1=64bit
64 * @entry_nr: [PCI MSI/X] Entry which is described by this descriptor
65 * @default_irq:[PCI MSI/X] The default pre-assigned non-MSI irq
66 * @mask_pos: [PCI MSI] Mask register position
67 * @mask_base: [PCI MSI-X] Mask register base address
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010068 * @platform: [platform] Platform device specific msi descriptor data
Jiang Liufc884192015-07-09 16:00:46 +080069 */
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070070struct msi_desc {
Jiang Liufc884192015-07-09 16:00:46 +080071 /* Shared device/bus type independent data */
72 struct list_head list;
73 unsigned int irq;
74 unsigned int nvec_used;
75 struct device *dev;
76 struct msi_msg msg;
Thomas Gleixner28f4b042016-09-14 16:18:47 +020077 struct cpumask *affinity;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070078
Matthew Wilcox264d9ca2009-03-17 08:54:08 -040079 union {
Jiang Liufc884192015-07-09 16:00:46 +080080 /* PCI MSI/X specific data */
81 struct {
82 u32 masked;
83 struct {
84 __u8 is_msix : 1;
85 __u8 multiple : 3;
86 __u8 multi_cap : 3;
87 __u8 maskbit : 1;
88 __u8 is_64 : 1;
89 __u16 entry_nr;
90 unsigned default_irq;
91 } msi_attrib;
92 union {
93 u8 mask_pos;
94 void __iomem *mask_base;
95 };
96 };
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070097
Jiang Liufc884192015-07-09 16:00:46 +080098 /*
99 * Non PCI variants add their data structure here. New
100 * entries need to use a named structure. We want
101 * proper name spaces for this. The PCI part is
102 * anonymous for now as it would require an immediate
103 * tree wide cleanup.
104 */
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +0100105 struct platform_msi_desc platform;
J. German Rivera550308e2016-01-06 16:03:20 -0600106 struct fsl_mc_msi_desc fsl_mc;
Jiang Liufc884192015-07-09 16:00:46 +0800107 };
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700108};
109
Jiang Liud31eb342014-11-15 22:24:03 +0800110/* Helpers to hide struct msi_desc implementation details */
Jiang Liu25a98bd2015-07-09 16:00:45 +0800111#define msi_desc_to_dev(desc) ((desc)->dev)
Jiang Liu4a7cc832015-07-09 16:00:44 +0800112#define dev_to_msi_list(dev) (&(dev)->msi_list)
Jiang Liud31eb342014-11-15 22:24:03 +0800113#define first_msi_entry(dev) \
114 list_first_entry(dev_to_msi_list((dev)), struct msi_desc, list)
115#define for_each_msi_entry(desc, dev) \
116 list_for_each_entry((desc), dev_to_msi_list((dev)), list)
117
118#ifdef CONFIG_PCI_MSI
119#define first_pci_msi_entry(pdev) first_msi_entry(&(pdev)->dev)
120#define for_each_pci_msi_entry(desc, pdev) \
121 for_each_msi_entry((desc), &(pdev)->dev)
122
Jiang Liu25a98bd2015-07-09 16:00:45 +0800123struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc);
Jiang Liuc179c9b2015-07-09 16:00:36 +0800124void *msi_desc_to_pci_sysdata(struct msi_desc *desc);
Arnd Bergmann2f44e292017-02-14 22:53:12 +0100125void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg);
Jiang Liuc179c9b2015-07-09 16:00:36 +0800126#else /* CONFIG_PCI_MSI */
127static inline void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
128{
129 return NULL;
130}
Arnd Bergmann2f44e292017-02-14 22:53:12 +0100131static inline void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
132{
133}
Jiang Liud31eb342014-11-15 22:24:03 +0800134#endif /* CONFIG_PCI_MSI */
135
Thomas Gleixner28f4b042016-09-14 16:18:47 +0200136struct msi_desc *alloc_msi_entry(struct device *dev, int nvec,
137 const struct cpumask *affinity);
Jiang Liuaa48b6f2015-07-09 16:00:47 +0800138void free_msi_entry(struct msi_desc *entry);
Jiang Liu891d4a42014-11-09 23:10:33 +0800139void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Jiang Liu83a18912014-11-09 23:10:34 +0800140void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Jiang Liu83a18912014-11-09 23:10:34 +0800141
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100142u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag);
143u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag);
144void pci_msi_mask_irq(struct irq_data *data);
145void pci_msi_unmask_irq(struct irq_data *data);
146
Jiang Liu83a18912014-11-09 23:10:34 +0800147/* Conversion helpers. Should be removed after merging */
148static inline void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
149{
150 __pci_write_msi_msg(entry, msg);
151}
152static inline void write_msi_msg(int irq, struct msi_msg *msg)
153{
154 pci_write_msi_msg(irq, msg);
155}
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100156static inline void mask_msi_irq(struct irq_data *data)
157{
158 pci_msi_mask_irq(data);
159}
160static inline void unmask_msi_irq(struct irq_data *data)
161{
162 pci_msi_unmask_irq(data);
163}
Jiang Liu891d4a42014-11-09 23:10:33 +0800164
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700165/*
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200166 * The arch hooks to setup up msi irqs. Those functions are
167 * implemented as weak symbols so that they /can/ be overriden by
168 * architecture specific code if needed.
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700169 */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700170int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700171void arch_teardown_msi_irq(unsigned int irq);
Bjorn Helgaas2366d062013-04-18 10:55:46 -0600172int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type);
173void arch_teardown_msi_irqs(struct pci_dev *dev);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800174void arch_restore_msi_irqs(struct pci_dev *dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200175
176void default_teardown_msi_irqs(struct pci_dev *dev);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800177void default_restore_msi_irqs(struct pci_dev *dev);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700178
Yijing Wangc2791b82014-11-11 17:45:45 -0700179struct msi_controller {
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200180 struct module *owner;
181 struct device *dev;
Thomas Petazzoni0d5a6db2013-08-09 22:27:09 +0200182 struct device_node *of_node;
183 struct list_head list;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200184
Yijing Wangc2791b82014-11-11 17:45:45 -0700185 int (*setup_irq)(struct msi_controller *chip, struct pci_dev *dev,
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200186 struct msi_desc *desc);
Lucas Stach339e5b42015-09-18 13:58:34 -0500187 int (*setup_irqs)(struct msi_controller *chip, struct pci_dev *dev,
188 int nvec, int type);
Yijing Wangc2791b82014-11-11 17:45:45 -0700189 void (*teardown_irq)(struct msi_controller *chip, unsigned int irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200190};
191
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100192#ifdef CONFIG_GENERIC_MSI_IRQ_DOMAIN
Jiang Liud9109692014-11-15 22:24:04 +0800193
Jiang Liuaeeb5962014-11-15 22:24:05 +0800194#include <linux/irqhandler.h>
Jiang Liud9109692014-11-15 22:24:04 +0800195#include <asm/msi.h>
196
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100197struct irq_domain;
Marc Zyngier552c4942015-11-23 08:26:07 +0000198struct irq_domain_ops;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100199struct irq_chip;
200struct device_node;
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100201struct fwnode_handle;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100202struct msi_domain_info;
203
204/**
205 * struct msi_domain_ops - MSI interrupt domain callbacks
206 * @get_hwirq: Retrieve the resulting hw irq number
207 * @msi_init: Domain specific init function for MSI interrupts
208 * @msi_free: Domain specific function to free a MSI interrupts
Jiang Liud9109692014-11-15 22:24:04 +0800209 * @msi_check: Callback for verification of the domain/info/dev data
210 * @msi_prepare: Prepare the allocation of the interrupts in the domain
Thomas Petazzoni1d1e8cd2015-12-21 14:13:08 +0100211 * @msi_finish: Optional callback to finalize the allocation
Jiang Liud9109692014-11-15 22:24:04 +0800212 * @set_desc: Set the msi descriptor for an interrupt
213 * @handle_error: Optional error handler if the allocation fails
214 *
215 * @get_hwirq, @msi_init and @msi_free are callbacks used by
216 * msi_create_irq_domain() and related interfaces
217 *
218 * @msi_check, @msi_prepare, @msi_finish, @set_desc and @handle_error
Thomas Petazzoni1d1e8cd2015-12-21 14:13:08 +0100219 * are callbacks used by msi_domain_alloc_irqs() and related
Jiang Liud9109692014-11-15 22:24:04 +0800220 * interfaces which are based on msi_desc.
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100221 */
222struct msi_domain_ops {
Jiang Liuaeeb5962014-11-15 22:24:05 +0800223 irq_hw_number_t (*get_hwirq)(struct msi_domain_info *info,
224 msi_alloc_info_t *arg);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100225 int (*msi_init)(struct irq_domain *domain,
226 struct msi_domain_info *info,
227 unsigned int virq, irq_hw_number_t hwirq,
Jiang Liuaeeb5962014-11-15 22:24:05 +0800228 msi_alloc_info_t *arg);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100229 void (*msi_free)(struct irq_domain *domain,
230 struct msi_domain_info *info,
231 unsigned int virq);
Jiang Liud9109692014-11-15 22:24:04 +0800232 int (*msi_check)(struct irq_domain *domain,
233 struct msi_domain_info *info,
234 struct device *dev);
235 int (*msi_prepare)(struct irq_domain *domain,
236 struct device *dev, int nvec,
237 msi_alloc_info_t *arg);
238 void (*msi_finish)(msi_alloc_info_t *arg, int retval);
239 void (*set_desc)(msi_alloc_info_t *arg,
240 struct msi_desc *desc);
241 int (*handle_error)(struct irq_domain *domain,
242 struct msi_desc *desc, int error);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100243};
244
245/**
246 * struct msi_domain_info - MSI interrupt domain data
Jiang Liuaeeb5962014-11-15 22:24:05 +0800247 * @flags: Flags to decribe features and capabilities
248 * @ops: The callback data structure
249 * @chip: Optional: associated interrupt chip
250 * @chip_data: Optional: associated interrupt chip data
251 * @handler: Optional: associated interrupt flow handler
252 * @handler_data: Optional: associated interrupt flow handler data
253 * @handler_name: Optional: associated interrupt flow handler name
254 * @data: Optional: domain specific data
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100255 */
256struct msi_domain_info {
Jiang Liuaeeb5962014-11-15 22:24:05 +0800257 u32 flags;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100258 struct msi_domain_ops *ops;
259 struct irq_chip *chip;
Jiang Liuaeeb5962014-11-15 22:24:05 +0800260 void *chip_data;
261 irq_flow_handler_t handler;
262 void *handler_data;
263 const char *handler_name;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100264 void *data;
265};
266
Jiang Liuaeeb5962014-11-15 22:24:05 +0800267/* Flags for msi_domain_info */
268enum {
269 /*
270 * Init non implemented ops callbacks with default MSI domain
271 * callbacks.
272 */
273 MSI_FLAG_USE_DEF_DOM_OPS = (1 << 0),
274 /*
275 * Init non implemented chip callbacks with default MSI chip
276 * callbacks.
277 */
278 MSI_FLAG_USE_DEF_CHIP_OPS = (1 << 1),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800279 /* Support multiple PCI MSI interrupts */
Thomas Gleixnerb6140912016-07-04 17:39:22 +0900280 MSI_FLAG_MULTI_PCI_MSI = (1 << 2),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800281 /* Support PCI MSIX interrupts */
Thomas Gleixnerb6140912016-07-04 17:39:22 +0900282 MSI_FLAG_PCI_MSIX = (1 << 3),
Marc Zyngierf3b09462016-07-13 17:18:33 +0100283 /* Needs early activate, required for PCI */
284 MSI_FLAG_ACTIVATE_EARLY = (1 << 4),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800285};
286
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100287int msi_domain_set_affinity(struct irq_data *data, const struct cpumask *mask,
288 bool force);
289
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100290struct irq_domain *msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100291 struct msi_domain_info *info,
292 struct irq_domain *parent);
Jiang Liud9109692014-11-15 22:24:04 +0800293int msi_domain_alloc_irqs(struct irq_domain *domain, struct device *dev,
294 int nvec);
295void msi_domain_free_irqs(struct irq_domain *domain, struct device *dev);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100296struct msi_domain_info *msi_get_domain_info(struct irq_domain *domain);
297
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100298struct irq_domain *platform_msi_create_irq_domain(struct fwnode_handle *fwnode,
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +0100299 struct msi_domain_info *info,
300 struct irq_domain *parent);
301int platform_msi_domain_alloc_irqs(struct device *dev, unsigned int nvec,
302 irq_write_msi_msg_t write_msi_msg);
303void platform_msi_domain_free_irqs(struct device *dev);
Marc Zyngierb2eba392015-11-23 08:26:05 +0000304
305/* When an MSI domain is used as an intermediate domain */
306int msi_domain_prepare_irqs(struct irq_domain *domain, struct device *dev,
307 int nvec, msi_alloc_info_t *args);
Marc Zyngier2145ac92015-11-23 08:26:06 +0000308int msi_domain_populate_irqs(struct irq_domain *domain, struct device *dev,
309 int virq, int nvec, msi_alloc_info_t *args);
Marc Zyngier552c4942015-11-23 08:26:07 +0000310struct irq_domain *
311platform_msi_create_device_domain(struct device *dev,
312 unsigned int nvec,
313 irq_write_msi_msg_t write_msi_msg,
314 const struct irq_domain_ops *ops,
315 void *host_data);
316int platform_msi_domain_alloc(struct irq_domain *domain, unsigned int virq,
317 unsigned int nr_irqs);
318void platform_msi_domain_free(struct irq_domain *domain, unsigned int virq,
319 unsigned int nvec);
320void *platform_msi_get_host_data(struct irq_domain *domain);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100321#endif /* CONFIG_GENERIC_MSI_IRQ_DOMAIN */
322
Jiang Liu3878eae2014-11-11 21:02:18 +0800323#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
324void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg);
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100325struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liu3878eae2014-11-11 21:02:18 +0800326 struct msi_domain_info *info,
327 struct irq_domain *parent);
Jiang Liu3878eae2014-11-11 21:02:18 +0800328irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
329 struct msi_desc *desc);
330int pci_msi_domain_check_cap(struct irq_domain *domain,
331 struct msi_domain_info *info, struct device *dev);
David Daneyb6eec9b2015-10-08 15:10:49 -0700332u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev);
Marc Zyngier54fa97e2015-10-02 14:43:06 +0100333struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev);
334#else
335static inline struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
336{
337 return NULL;
338}
Jiang Liu3878eae2014-11-11 21:02:18 +0800339#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */
340
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700341#endif /* LINUX_MSI_H */