blob: beb522e8a1a501c647447ef94d47cfedf003b88d [file] [log] [blame]
Kevin Hilmane38d92f2009-04-29 17:44:58 -07001/*
2 * TI DaVinci DM644x chip specific setup
3 *
4 * Author: Kevin Hilman, Deep Root Systems, LLC
5 *
6 * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
10 */
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/clk.h>
14#include <linux/platform_device.h>
15
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070016#include <asm/mach/map.h>
17
Kevin Hilmane38d92f2009-04-29 17:44:58 -070018#include <mach/dm646x.h>
19#include <mach/clock.h>
20#include <mach/cputype.h>
21#include <mach/edma.h>
22#include <mach/irqs.h>
23#include <mach/psc.h>
24#include <mach/mux.h>
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070025#include <mach/common.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070026
27#include "clock.h"
28#include "mux.h"
29
30/*
31 * Device specific clocks
32 */
33#define DM646X_REF_FREQ 27000000
34#define DM646X_AUX_FREQ 24000000
35
36static struct pll_data pll1_data = {
37 .num = 1,
38 .phys_base = DAVINCI_PLL1_BASE,
39};
40
41static struct pll_data pll2_data = {
42 .num = 2,
43 .phys_base = DAVINCI_PLL2_BASE,
44};
45
46static struct clk ref_clk = {
47 .name = "ref_clk",
48 .rate = DM646X_REF_FREQ,
49};
50
51static struct clk aux_clkin = {
52 .name = "aux_clkin",
53 .rate = DM646X_AUX_FREQ,
54};
55
56static struct clk pll1_clk = {
57 .name = "pll1",
58 .parent = &ref_clk,
59 .pll_data = &pll1_data,
60 .flags = CLK_PLL,
61};
62
63static struct clk pll1_sysclk1 = {
64 .name = "pll1_sysclk1",
65 .parent = &pll1_clk,
66 .flags = CLK_PLL,
67 .div_reg = PLLDIV1,
68};
69
70static struct clk pll1_sysclk2 = {
71 .name = "pll1_sysclk2",
72 .parent = &pll1_clk,
73 .flags = CLK_PLL,
74 .div_reg = PLLDIV2,
75};
76
77static struct clk pll1_sysclk3 = {
78 .name = "pll1_sysclk3",
79 .parent = &pll1_clk,
80 .flags = CLK_PLL,
81 .div_reg = PLLDIV3,
82};
83
84static struct clk pll1_sysclk4 = {
85 .name = "pll1_sysclk4",
86 .parent = &pll1_clk,
87 .flags = CLK_PLL,
88 .div_reg = PLLDIV4,
89};
90
91static struct clk pll1_sysclk5 = {
92 .name = "pll1_sysclk5",
93 .parent = &pll1_clk,
94 .flags = CLK_PLL,
95 .div_reg = PLLDIV5,
96};
97
98static struct clk pll1_sysclk6 = {
99 .name = "pll1_sysclk6",
100 .parent = &pll1_clk,
101 .flags = CLK_PLL,
102 .div_reg = PLLDIV6,
103};
104
105static struct clk pll1_sysclk8 = {
106 .name = "pll1_sysclk8",
107 .parent = &pll1_clk,
108 .flags = CLK_PLL,
109 .div_reg = PLLDIV8,
110};
111
112static struct clk pll1_sysclk9 = {
113 .name = "pll1_sysclk9",
114 .parent = &pll1_clk,
115 .flags = CLK_PLL,
116 .div_reg = PLLDIV9,
117};
118
119static struct clk pll1_sysclkbp = {
120 .name = "pll1_sysclkbp",
121 .parent = &pll1_clk,
122 .flags = CLK_PLL | PRE_PLL,
123 .div_reg = BPDIV,
124};
125
126static struct clk pll1_aux_clk = {
127 .name = "pll1_aux_clk",
128 .parent = &pll1_clk,
129 .flags = CLK_PLL | PRE_PLL,
130};
131
132static struct clk pll2_clk = {
133 .name = "pll2_clk",
134 .parent = &ref_clk,
135 .pll_data = &pll2_data,
136 .flags = CLK_PLL,
137};
138
139static struct clk pll2_sysclk1 = {
140 .name = "pll2_sysclk1",
141 .parent = &pll2_clk,
142 .flags = CLK_PLL,
143 .div_reg = PLLDIV1,
144};
145
146static struct clk dsp_clk = {
147 .name = "dsp",
148 .parent = &pll1_sysclk1,
149 .lpsc = DM646X_LPSC_C64X_CPU,
150 .flags = PSC_DSP,
151 .usecount = 1, /* REVISIT how to disable? */
152};
153
154static struct clk arm_clk = {
155 .name = "arm",
156 .parent = &pll1_sysclk2,
157 .lpsc = DM646X_LPSC_ARM,
158 .flags = ALWAYS_ENABLED,
159};
160
161static struct clk uart0_clk = {
162 .name = "uart0",
163 .parent = &aux_clkin,
164 .lpsc = DM646X_LPSC_UART0,
165};
166
167static struct clk uart1_clk = {
168 .name = "uart1",
169 .parent = &aux_clkin,
170 .lpsc = DM646X_LPSC_UART1,
171};
172
173static struct clk uart2_clk = {
174 .name = "uart2",
175 .parent = &aux_clkin,
176 .lpsc = DM646X_LPSC_UART2,
177};
178
179static struct clk i2c_clk = {
180 .name = "I2CCLK",
181 .parent = &pll1_sysclk3,
182 .lpsc = DM646X_LPSC_I2C,
183};
184
185static struct clk gpio_clk = {
186 .name = "gpio",
187 .parent = &pll1_sysclk3,
188 .lpsc = DM646X_LPSC_GPIO,
189};
190
191static struct clk aemif_clk = {
192 .name = "aemif",
193 .parent = &pll1_sysclk3,
194 .lpsc = DM646X_LPSC_AEMIF,
195 .flags = ALWAYS_ENABLED,
196};
197
198static struct clk emac_clk = {
199 .name = "emac",
200 .parent = &pll1_sysclk3,
201 .lpsc = DM646X_LPSC_EMAC,
202};
203
204static struct clk pwm0_clk = {
205 .name = "pwm0",
206 .parent = &pll1_sysclk3,
207 .lpsc = DM646X_LPSC_PWM0,
208 .usecount = 1, /* REVIST: disabling hangs system */
209};
210
211static struct clk pwm1_clk = {
212 .name = "pwm1",
213 .parent = &pll1_sysclk3,
214 .lpsc = DM646X_LPSC_PWM1,
215 .usecount = 1, /* REVIST: disabling hangs system */
216};
217
218static struct clk timer0_clk = {
219 .name = "timer0",
220 .parent = &pll1_sysclk3,
221 .lpsc = DM646X_LPSC_TIMER0,
222};
223
224static struct clk timer1_clk = {
225 .name = "timer1",
226 .parent = &pll1_sysclk3,
227 .lpsc = DM646X_LPSC_TIMER1,
228};
229
230static struct clk timer2_clk = {
231 .name = "timer2",
232 .parent = &pll1_sysclk3,
233 .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
234};
235
236static struct clk vpif0_clk = {
237 .name = "vpif0",
238 .parent = &ref_clk,
239 .lpsc = DM646X_LPSC_VPSSMSTR,
240 .flags = ALWAYS_ENABLED,
241};
242
243static struct clk vpif1_clk = {
244 .name = "vpif1",
245 .parent = &ref_clk,
246 .lpsc = DM646X_LPSC_VPSSSLV,
247 .flags = ALWAYS_ENABLED,
248};
249
250struct davinci_clk dm646x_clks[] = {
251 CLK(NULL, "ref", &ref_clk),
252 CLK(NULL, "aux", &aux_clkin),
253 CLK(NULL, "pll1", &pll1_clk),
254 CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
255 CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
256 CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
257 CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
258 CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
259 CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
260 CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
261 CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
262 CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
263 CLK(NULL, "pll1_aux", &pll1_aux_clk),
264 CLK(NULL, "pll2", &pll2_clk),
265 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
266 CLK(NULL, "dsp", &dsp_clk),
267 CLK(NULL, "arm", &arm_clk),
268 CLK(NULL, "uart0", &uart0_clk),
269 CLK(NULL, "uart1", &uart1_clk),
270 CLK(NULL, "uart2", &uart2_clk),
271 CLK("i2c_davinci.1", NULL, &i2c_clk),
272 CLK(NULL, "gpio", &gpio_clk),
273 CLK(NULL, "aemif", &aemif_clk),
274 CLK("davinci_emac.1", NULL, &emac_clk),
275 CLK(NULL, "pwm0", &pwm0_clk),
276 CLK(NULL, "pwm1", &pwm1_clk),
277 CLK(NULL, "timer0", &timer0_clk),
278 CLK(NULL, "timer1", &timer1_clk),
279 CLK("watchdog", NULL, &timer2_clk),
280 CLK(NULL, "vpif0", &vpif0_clk),
281 CLK(NULL, "vpif1", &vpif1_clk),
282 CLK(NULL, NULL, NULL),
283};
284
Kevin Hilmanac7b75b2009-05-07 06:19:40 -0700285#if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
286static struct resource dm646x_emac_resources[] = {
287 {
288 .start = DM646X_EMAC_BASE,
289 .end = DM646X_EMAC_BASE + 0x47ff,
290 .flags = IORESOURCE_MEM,
291 },
292 {
293 .start = IRQ_DM646X_EMACRXTHINT,
294 .end = IRQ_DM646X_EMACRXTHINT,
295 .flags = IORESOURCE_IRQ,
296 },
297 {
298 .start = IRQ_DM646X_EMACRXINT,
299 .end = IRQ_DM646X_EMACRXINT,
300 .flags = IORESOURCE_IRQ,
301 },
302 {
303 .start = IRQ_DM646X_EMACTXINT,
304 .end = IRQ_DM646X_EMACTXINT,
305 .flags = IORESOURCE_IRQ,
306 },
307 {
308 .start = IRQ_DM646X_EMACMISCINT,
309 .end = IRQ_DM646X_EMACMISCINT,
310 .flags = IORESOURCE_IRQ,
311 },
312};
313
314static struct platform_device dm646x_emac_device = {
315 .name = "davinci_emac",
316 .id = 1,
317 .num_resources = ARRAY_SIZE(dm646x_emac_resources),
318 .resource = dm646x_emac_resources,
319};
320
321#endif
322
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700323/*
324 * Device specific mux setup
325 *
326 * soc description mux mode mode mux dbg
327 * reg offset mask mode
328 */
329static const struct mux_config dm646x_pins[] = {
Mark A. Greer0e585952009-04-15 12:39:48 -0700330#ifdef CONFIG_DAVINCI_MUX
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700331MUX_CFG(DM646X, ATAEN, 0, 0, 1, 1, true)
332
333MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
334
335MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
336
337MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
338
339MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
340
341MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
342
343MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
344
345MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
346
347MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
348
349MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
350
351MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
352
353MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
354
355MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
356
357MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
Mark A. Greer0e585952009-04-15 12:39:48 -0700358#endif
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700359};
360
Mark A. Greer673dd362009-04-15 12:40:00 -0700361static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
362 [IRQ_DM646X_VP_VERTINT0] = 7,
363 [IRQ_DM646X_VP_VERTINT1] = 7,
364 [IRQ_DM646X_VP_VERTINT2] = 7,
365 [IRQ_DM646X_VP_VERTINT3] = 7,
366 [IRQ_DM646X_VP_ERRINT] = 7,
367 [IRQ_DM646X_RESERVED_1] = 7,
368 [IRQ_DM646X_RESERVED_2] = 7,
369 [IRQ_DM646X_WDINT] = 7,
370 [IRQ_DM646X_CRGENINT0] = 7,
371 [IRQ_DM646X_CRGENINT1] = 7,
372 [IRQ_DM646X_TSIFINT0] = 7,
373 [IRQ_DM646X_TSIFINT1] = 7,
374 [IRQ_DM646X_VDCEINT] = 7,
375 [IRQ_DM646X_USBINT] = 7,
376 [IRQ_DM646X_USBDMAINT] = 7,
377 [IRQ_DM646X_PCIINT] = 7,
378 [IRQ_CCINT0] = 7, /* dma */
379 [IRQ_CCERRINT] = 7, /* dma */
380 [IRQ_TCERRINT0] = 7, /* dma */
381 [IRQ_TCERRINT] = 7, /* dma */
382 [IRQ_DM646X_TCERRINT2] = 7,
383 [IRQ_DM646X_TCERRINT3] = 7,
384 [IRQ_DM646X_IDE] = 7,
385 [IRQ_DM646X_HPIINT] = 7,
386 [IRQ_DM646X_EMACRXTHINT] = 7,
387 [IRQ_DM646X_EMACRXINT] = 7,
388 [IRQ_DM646X_EMACTXINT] = 7,
389 [IRQ_DM646X_EMACMISCINT] = 7,
390 [IRQ_DM646X_MCASP0TXINT] = 7,
391 [IRQ_DM646X_MCASP0RXINT] = 7,
392 [IRQ_AEMIFINT] = 7,
393 [IRQ_DM646X_RESERVED_3] = 7,
394 [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
395 [IRQ_TINT0_TINT34] = 7, /* clocksource */
396 [IRQ_TINT1_TINT12] = 7, /* DSP timer */
397 [IRQ_TINT1_TINT34] = 7, /* system tick */
398 [IRQ_PWMINT0] = 7,
399 [IRQ_PWMINT1] = 7,
400 [IRQ_DM646X_VLQINT] = 7,
401 [IRQ_I2C] = 7,
402 [IRQ_UARTINT0] = 7,
403 [IRQ_UARTINT1] = 7,
404 [IRQ_DM646X_UARTINT2] = 7,
405 [IRQ_DM646X_SPINT0] = 7,
406 [IRQ_DM646X_SPINT1] = 7,
407 [IRQ_DM646X_DSP2ARMINT] = 7,
408 [IRQ_DM646X_RESERVED_4] = 7,
409 [IRQ_DM646X_PSCINT] = 7,
410 [IRQ_DM646X_GPIO0] = 7,
411 [IRQ_DM646X_GPIO1] = 7,
412 [IRQ_DM646X_GPIO2] = 7,
413 [IRQ_DM646X_GPIO3] = 7,
414 [IRQ_DM646X_GPIO4] = 7,
415 [IRQ_DM646X_GPIO5] = 7,
416 [IRQ_DM646X_GPIO6] = 7,
417 [IRQ_DM646X_GPIO7] = 7,
418 [IRQ_DM646X_GPIOBNK0] = 7,
419 [IRQ_DM646X_GPIOBNK1] = 7,
420 [IRQ_DM646X_GPIOBNK2] = 7,
421 [IRQ_DM646X_DDRINT] = 7,
422 [IRQ_DM646X_AEMIFINT] = 7,
423 [IRQ_COMMTX] = 7,
424 [IRQ_COMMRX] = 7,
425 [IRQ_EMUINT] = 7,
426};
427
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700428/*----------------------------------------------------------------------*/
429
430static const s8 dma_chan_dm646x_no_event[] = {
431 0, 1, 2, 3, 13,
432 14, 15, 24, 25, 26,
433 27, 30, 31, 54, 55,
434 56,
435 -1
436};
437
438static struct edma_soc_info dm646x_edma_info = {
439 .n_channel = 64,
440 .n_region = 6, /* 0-1, 4-7 */
441 .n_slot = 512,
442 .n_tc = 4,
443 .noevent = dma_chan_dm646x_no_event,
444};
445
446static struct resource edma_resources[] = {
447 {
448 .name = "edma_cc",
449 .start = 0x01c00000,
450 .end = 0x01c00000 + SZ_64K - 1,
451 .flags = IORESOURCE_MEM,
452 },
453 {
454 .name = "edma_tc0",
455 .start = 0x01c10000,
456 .end = 0x01c10000 + SZ_1K - 1,
457 .flags = IORESOURCE_MEM,
458 },
459 {
460 .name = "edma_tc1",
461 .start = 0x01c10400,
462 .end = 0x01c10400 + SZ_1K - 1,
463 .flags = IORESOURCE_MEM,
464 },
465 {
466 .name = "edma_tc2",
467 .start = 0x01c10800,
468 .end = 0x01c10800 + SZ_1K - 1,
469 .flags = IORESOURCE_MEM,
470 },
471 {
472 .name = "edma_tc3",
473 .start = 0x01c10c00,
474 .end = 0x01c10c00 + SZ_1K - 1,
475 .flags = IORESOURCE_MEM,
476 },
477 {
478 .start = IRQ_CCINT0,
479 .flags = IORESOURCE_IRQ,
480 },
481 {
482 .start = IRQ_CCERRINT,
483 .flags = IORESOURCE_IRQ,
484 },
485 /* not using TC*_ERR */
486};
487
488static struct platform_device dm646x_edma_device = {
489 .name = "edma",
490 .id = -1,
491 .dev.platform_data = &dm646x_edma_info,
492 .num_resources = ARRAY_SIZE(edma_resources),
493 .resource = edma_resources,
494};
495
496/*----------------------------------------------------------------------*/
497
Kevin Hilmanac7b75b2009-05-07 06:19:40 -0700498#if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
499
500void dm646x_init_emac(struct emac_platform_data *pdata)
501{
502 pdata->ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET;
503 pdata->ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET;
504 pdata->ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET;
505 pdata->mdio_reg_offset = DM646X_EMAC_MDIO_OFFSET;
506 pdata->ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE;
507 pdata->version = EMAC_VERSION_2;
508 dm646x_emac_device.dev.platform_data = pdata;
509 platform_device_register(&dm646x_emac_device);
510}
511#else
512
513void dm646x_init_emac(struct emac_platform_data *unused) {}
514
515#endif
516
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700517static struct map_desc dm646x_io_desc[] = {
518 {
519 .virtual = IO_VIRT,
520 .pfn = __phys_to_pfn(IO_PHYS),
521 .length = IO_SIZE,
522 .type = MT_DEVICE
523 },
524};
525
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700526/* Contents of JTAG ID register used to identify exact cpu type */
527static struct davinci_id dm646x_ids[] = {
528 {
529 .variant = 0x0,
530 .part_no = 0xb770,
531 .manufacturer = 0x017,
532 .cpu_id = DAVINCI_CPU_ID_DM6467,
533 .name = "dm6467",
534 },
535};
536
Mark A. Greerd81d1882009-04-15 12:39:33 -0700537static void __iomem *dm646x_psc_bases[] = {
538 IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
539};
540
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700541static struct davinci_soc_info davinci_soc_info_dm646x = {
542 .io_desc = dm646x_io_desc,
543 .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700544 .jtag_id_base = IO_ADDRESS(0x01c40028),
545 .ids = dm646x_ids,
546 .ids_num = ARRAY_SIZE(dm646x_ids),
Mark A. Greer66e0c392009-04-15 12:39:23 -0700547 .cpu_clks = dm646x_clks,
Mark A. Greerd81d1882009-04-15 12:39:33 -0700548 .psc_bases = dm646x_psc_bases,
549 .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
Mark A. Greer0e585952009-04-15 12:39:48 -0700550 .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
551 .pinmux_pins = dm646x_pins,
552 .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
Mark A. Greer673dd362009-04-15 12:40:00 -0700553 .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
554 .intc_type = DAVINCI_INTC_TYPE_AINTC,
555 .intc_irq_prios = dm646x_default_priorities,
556 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700557};
558
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700559void __init dm646x_init(void)
560{
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700561 davinci_common_init(&davinci_soc_info_dm646x);
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700562}
563
564static int __init dm646x_init_devices(void)
565{
566 if (!cpu_is_davinci_dm646x())
567 return 0;
568
569 platform_device_register(&dm646x_edma_device);
570 return 0;
571}
572postcore_initcall(dm646x_init_devices);