blob: 6aaaab79c20579a9248c6a80a65e090ff2d692c8 [file] [log] [blame]
Baruch Siach1e9c2852009-06-18 16:48:58 -07001/*
Grant Likelyc103de22011-06-04 18:38:28 -06002 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07003 *
Paul Gortmakeref3e7102016-03-27 11:44:46 -04004 * Author: Baruch Siach <baruch@tkos.co.il>
5 *
Baruch Siach1e9c2852009-06-18 16:48:58 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
11 *
12 * Data sheet: ARM DDI 0190B, September 2000
13 */
14#include <linux/spinlock.h>
15#include <linux/errno.h>
Paul Gortmakeref3e7102016-03-27 11:44:46 -040016#include <linux/init.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070017#include <linux/io.h>
18#include <linux/ioport.h>
Sudeep Holla2f462052015-11-27 17:19:15 +000019#include <linux/interrupt.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070020#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000021#include <linux/irqchip/chained_irq.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070022#include <linux/bitops.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070023#include <linux/gpio.h>
24#include <linux/device.h>
25#include <linux/amba/bus.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080027#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053028#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070029
30#define GPIODIR 0x400
31#define GPIOIS 0x404
32#define GPIOIBE 0x408
33#define GPIOIEV 0x40C
34#define GPIOIE 0x410
35#define GPIORIS 0x414
36#define GPIOMIS 0x418
37#define GPIOIC 0x41C
38
39#define PL061_GPIO_NR 8
40
Deepak Sikrie198a8de2011-11-18 15:20:12 +053041#ifdef CONFIG_PM
42struct pl061_context_save_regs {
43 u8 gpio_data;
44 u8 gpio_dir;
45 u8 gpio_is;
46 u8 gpio_ibe;
47 u8 gpio_iev;
48 u8 gpio_ie;
49};
50#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070051
Linus Walleij538f76c2016-11-25 10:43:15 +010052struct pl061 {
Julia Cartwright99b9b452017-03-09 10:21:56 -060053 raw_spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070054
55 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070056 struct gpio_chip gc;
Linus Walleij9c18be82016-11-25 10:41:37 +010057 int parent_irq;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053058
59#ifdef CONFIG_PM
60 struct pl061_context_save_regs csave_regs;
61#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070062};
63
Linus Walleij3484f1b2016-04-28 13:18:59 +020064static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
65{
Linus Walleij27963252016-11-25 10:48:40 +010066 struct pl061 *pl061 = gpiochip_get_data(gc);
Linus Walleij3484f1b2016-04-28 13:18:59 +020067
Linus Walleij27963252016-11-25 10:48:40 +010068 return !(readb(pl061->base + GPIODIR) & BIT(offset));
Linus Walleij3484f1b2016-04-28 13:18:59 +020069}
70
Baruch Siach1e9c2852009-06-18 16:48:58 -070071static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
72{
Linus Walleij27963252016-11-25 10:48:40 +010073 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070074 unsigned long flags;
75 unsigned char gpiodir;
76
Julia Cartwright99b9b452017-03-09 10:21:56 -060077 raw_spin_lock_irqsave(&pl061->lock, flags);
Linus Walleij27963252016-11-25 10:48:40 +010078 gpiodir = readb(pl061->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020079 gpiodir &= ~(BIT(offset));
Linus Walleij27963252016-11-25 10:48:40 +010080 writeb(gpiodir, pl061->base + GPIODIR);
Julia Cartwright99b9b452017-03-09 10:21:56 -060081 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -070082
83 return 0;
84}
85
86static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
87 int value)
88{
Linus Walleij27963252016-11-25 10:48:40 +010089 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070090 unsigned long flags;
91 unsigned char gpiodir;
92
Julia Cartwright99b9b452017-03-09 10:21:56 -060093 raw_spin_lock_irqsave(&pl061->lock, flags);
Linus Walleij27963252016-11-25 10:48:40 +010094 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
95 gpiodir = readb(pl061->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020096 gpiodir |= BIT(offset);
Linus Walleij27963252016-11-25 10:48:40 +010097 writeb(gpiodir, pl061->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +010098
99 /*
100 * gpio value is set again, because pl061 doesn't allow to set value of
101 * a gpio pin before configuring it in OUT mode.
102 */
Linus Walleij27963252016-11-25 10:48:40 +0100103 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
Julia Cartwright99b9b452017-03-09 10:21:56 -0600104 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700105
106 return 0;
107}
108
109static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
110{
Linus Walleij27963252016-11-25 10:48:40 +0100111 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700112
Linus Walleij27963252016-11-25 10:48:40 +0100113 return !!readb(pl061->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700114}
115
116static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
117{
Linus Walleij27963252016-11-25 10:48:40 +0100118 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700119
Linus Walleij27963252016-11-25 10:48:40 +0100120 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700121}
122
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800123static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700124{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100125 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100126 struct pl061 *pl061 = gpiochip_get_data(gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800127 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700128 unsigned long flags;
129 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100130 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700131
Axel Linc1cc9b92010-05-26 14:42:19 -0700132 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700133 return -EINVAL;
134
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200135 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
136 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
137 {
Linus Walleij58383c782015-11-04 09:56:26 +0100138 dev_err(gc->parent,
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200139 "trying to configure line %d for both level and edge "
140 "detection, choose one!\n",
141 offset);
142 return -EINVAL;
143 }
144
Dan Carpenter21d4de12015-10-08 10:12:01 +0300145
Julia Cartwright99b9b452017-03-09 10:21:56 -0600146 raw_spin_lock_irqsave(&pl061->lock, flags);
Dan Carpenter21d4de12015-10-08 10:12:01 +0300147
Linus Walleij27963252016-11-25 10:48:40 +0100148 gpioiev = readb(pl061->base + GPIOIEV);
149 gpiois = readb(pl061->base + GPIOIS);
150 gpioibe = readb(pl061->base + GPIOIBE);
Dan Carpenter21d4de12015-10-08 10:12:01 +0300151
Linus Walleij438a2c92013-11-26 12:59:51 +0100152 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200153 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
154
155 /* Disable edge detection */
156 gpioibe &= ~bit;
157 /* Enable level detection */
Linus Walleij438a2c92013-11-26 12:59:51 +0100158 gpiois |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200159 /* Select polarity */
160 if (polarity)
Linus Walleij438a2c92013-11-26 12:59:51 +0100161 gpioiev |= bit;
162 else
163 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700164 irq_set_handler_locked(d, handle_level_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100165 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200166 offset,
167 polarity ? "HIGH" : "LOW");
168 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
169 /* Disable level detection */
170 gpiois &= ~bit;
171 /* Select both edges, setting this makes GPIOEV be ignored */
Linus Walleij438a2c92013-11-26 12:59:51 +0100172 gpioibe |= bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700173 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100174 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200175 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
176 (trigger & IRQ_TYPE_EDGE_FALLING)) {
177 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
178
179 /* Disable level detection */
180 gpiois &= ~bit;
181 /* Clear detection on both edges */
Linus Walleij438a2c92013-11-26 12:59:51 +0100182 gpioibe &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200183 /* Select edge */
184 if (rising)
Linus Walleij438a2c92013-11-26 12:59:51 +0100185 gpioiev |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200186 else
Linus Walleij438a2c92013-11-26 12:59:51 +0100187 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700188 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100189 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200190 offset,
191 rising ? "RISING" : "FALLING");
192 } else {
193 /* No trigger: disable everything */
194 gpiois &= ~bit;
195 gpioibe &= ~bit;
196 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700197 irq_set_handler_locked(d, handle_bad_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100198 dev_warn(gc->parent, "no trigger selected for line %d\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200199 offset);
Linus Walleij438a2c92013-11-26 12:59:51 +0100200 }
201
Linus Walleij27963252016-11-25 10:48:40 +0100202 writeb(gpiois, pl061->base + GPIOIS);
203 writeb(gpioibe, pl061->base + GPIOIBE);
204 writeb(gpioiev, pl061->base + GPIOIEV);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700205
Julia Cartwright99b9b452017-03-09 10:21:56 -0600206 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700207
208 return 0;
209}
210
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200211static void pl061_irq_handler(struct irq_desc *desc)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700212{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600213 unsigned long pending;
214 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100215 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
Linus Walleij27963252016-11-25 10:48:40 +0100216 struct pl061 *pl061 = gpiochip_get_data(gc);
Rob Herringdece9042011-12-09 14:12:53 -0600217 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700218
Rob Herringdece9042011-12-09 14:12:53 -0600219 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700220
Linus Walleij27963252016-11-25 10:48:40 +0100221 pending = readb(pl061->base + GPIOMIS);
Rob Herring2de0dbc2012-01-04 10:36:07 -0600222 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800223 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100224 generic_handle_irq(irq_find_mapping(gc->irqdomain,
225 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700226 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600227
Rob Herringdece9042011-12-09 14:12:53 -0600228 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700229}
230
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800231static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500232{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100233 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100234 struct pl061 *pl061 = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200235 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800236 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500237
Julia Cartwright99b9b452017-03-09 10:21:56 -0600238 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100239 gpioie = readb(pl061->base + GPIOIE) & ~mask;
240 writeb(gpioie, pl061->base + GPIOIE);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600241 raw_spin_unlock(&pl061->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700242}
243
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800244static void pl061_irq_unmask(struct irq_data *d)
245{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100246 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100247 struct pl061 *pl061 = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200248 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800249 u8 gpioie;
250
Julia Cartwright99b9b452017-03-09 10:21:56 -0600251 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100252 gpioie = readb(pl061->base + GPIOIE) | mask;
253 writeb(gpioie, pl061->base + GPIOIE);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600254 raw_spin_unlock(&pl061->lock);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800255}
256
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700257/**
258 * pl061_irq_ack() - ACK an edge IRQ
259 * @d: IRQ data for this IRQ
260 *
261 * This gets called from the edge IRQ handler to ACK the edge IRQ
262 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
263 * not needed: these go away when the level signal goes away.
264 */
265static void pl061_irq_ack(struct irq_data *d)
266{
267 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100268 struct pl061 *pl061 = gpiochip_get_data(gc);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700269 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
270
Julia Cartwright99b9b452017-03-09 10:21:56 -0600271 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100272 writeb(mask, pl061->base + GPIOIC);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600273 raw_spin_unlock(&pl061->lock);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700274}
275
Sudeep Holla2f462052015-11-27 17:19:15 +0000276static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
277{
278 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100279 struct pl061 *pl061 = gpiochip_get_data(gc);
Sudeep Holla2f462052015-11-27 17:19:15 +0000280
Linus Walleij27963252016-11-25 10:48:40 +0100281 return irq_set_irq_wake(pl061->parent_irq, state);
Sudeep Holla2f462052015-11-27 17:19:15 +0000282}
283
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800284static struct irq_chip pl061_irqchip = {
Linus Walleij9ae7e9e2013-11-26 14:19:44 +0100285 .name = "pl061",
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700286 .irq_ack = pl061_irq_ack,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800287 .irq_mask = pl061_irq_mask,
288 .irq_unmask = pl061_irq_unmask,
289 .irq_set_type = pl061_irq_type,
Sudeep Holla2f462052015-11-27 17:19:15 +0000290 .irq_set_wake = pl061_irq_set_wake,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800291};
292
Tobias Klauser8944df72012-10-05 11:45:28 +0200293static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700294{
Tobias Klauser8944df72012-10-05 11:45:28 +0200295 struct device *dev = &adev->dev;
Linus Walleij27963252016-11-25 10:48:40 +0100296 struct pl061 *pl061;
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100297 int ret, irq;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700298
Linus Walleij27963252016-11-25 10:48:40 +0100299 pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL);
300 if (pl061 == NULL)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700301 return -ENOMEM;
302
Linus Walleij27963252016-11-25 10:48:40 +0100303 pl061->base = devm_ioremap_resource(dev, &adev->res);
304 if (IS_ERR(pl061->base))
305 return PTR_ERR(pl061->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700306
Julia Cartwright99b9b452017-03-09 10:21:56 -0600307 raw_spin_lock_init(&pl061->lock);
Jonas Gorski31831f42015-10-11 17:34:18 +0200308 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
Linus Walleij27963252016-11-25 10:48:40 +0100309 pl061->gc.request = gpiochip_generic_request;
310 pl061->gc.free = gpiochip_generic_free;
Jonas Gorski31831f42015-10-11 17:34:18 +0200311 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700312
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100313 pl061->gc.base = -1;
Linus Walleij27963252016-11-25 10:48:40 +0100314 pl061->gc.get_direction = pl061_get_direction;
315 pl061->gc.direction_input = pl061_direction_input;
316 pl061->gc.direction_output = pl061_direction_output;
317 pl061->gc.get = pl061_get_value;
318 pl061->gc.set = pl061_set_value;
319 pl061->gc.ngpio = PL061_GPIO_NR;
320 pl061->gc.label = dev_name(dev);
321 pl061->gc.parent = dev;
322 pl061->gc.owner = THIS_MODULE;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700323
Linus Walleij27963252016-11-25 10:48:40 +0100324 ret = gpiochip_add_data(&pl061->gc, pl061);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700325 if (ret)
Tobias Klauser8944df72012-10-05 11:45:28 +0200326 return ret;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700327
328 /*
329 * irq_chip support
330 */
Linus Walleij27963252016-11-25 10:48:40 +0100331 writeb(0, pl061->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200332 irq = adev->irq[0];
Linus Walleij78087552013-11-22 10:11:49 +0100333 if (irq < 0) {
334 dev_err(&adev->dev, "invalid IRQ\n");
Tobias Klauser8944df72012-10-05 11:45:28 +0200335 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100336 }
Linus Walleij27963252016-11-25 10:48:40 +0100337 pl061->parent_irq = irq;
Tobias Klauser8944df72012-10-05 11:45:28 +0200338
Linus Walleij27963252016-11-25 10:48:40 +0100339 ret = gpiochip_irqchip_add(&pl061->gc, &pl061_irqchip,
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100340 0, handle_bad_irq,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100341 IRQ_TYPE_NONE);
342 if (ret) {
343 dev_info(&adev->dev, "could not add irqchip\n");
344 return ret;
Linus Walleij78087552013-11-22 10:11:49 +0100345 }
Linus Walleij27963252016-11-25 10:48:40 +0100346 gpiochip_set_chained_irqchip(&pl061->gc, &pl061_irqchip,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100347 irq, pl061_irq_handler);
Linus Walleij2ba31542013-11-27 08:47:02 +0100348
Linus Walleij27963252016-11-25 10:48:40 +0100349 amba_set_drvdata(adev, pl061);
Fabio Estevam76b36272014-02-26 08:12:37 -0300350 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
351 &adev->res.start);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530352
Baruch Siach1e9c2852009-06-18 16:48:58 -0700353 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700354}
355
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530356#ifdef CONFIG_PM
357static int pl061_suspend(struct device *dev)
358{
Linus Walleij27963252016-11-25 10:48:40 +0100359 struct pl061 *pl061 = dev_get_drvdata(dev);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530360 int offset;
361
Linus Walleij27963252016-11-25 10:48:40 +0100362 pl061->csave_regs.gpio_data = 0;
363 pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR);
364 pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS);
365 pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE);
366 pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV);
367 pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530368
369 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Linus Walleij27963252016-11-25 10:48:40 +0100370 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
371 pl061->csave_regs.gpio_data |=
372 pl061_get_value(&pl061->gc, offset) << offset;
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530373 }
374
375 return 0;
376}
377
378static int pl061_resume(struct device *dev)
379{
Linus Walleij27963252016-11-25 10:48:40 +0100380 struct pl061 *pl061 = dev_get_drvdata(dev);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530381 int offset;
382
383 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Linus Walleij27963252016-11-25 10:48:40 +0100384 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
385 pl061_direction_output(&pl061->gc, offset,
386 pl061->csave_regs.gpio_data &
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200387 (BIT(offset)));
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530388 else
Linus Walleij27963252016-11-25 10:48:40 +0100389 pl061_direction_input(&pl061->gc, offset);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530390 }
391
Linus Walleij27963252016-11-25 10:48:40 +0100392 writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS);
393 writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE);
394 writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV);
395 writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530396
397 return 0;
398}
399
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530400static const struct dev_pm_ops pl061_dev_pm_ops = {
401 .suspend = pl061_suspend,
402 .resume = pl061_resume,
403 .freeze = pl061_suspend,
404 .restore = pl061_resume,
405};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530406#endif
407
Arvind Yadav72c7c782017-08-23 21:45:09 +0530408static const struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700409 {
410 .id = 0x00041061,
411 .mask = 0x000fffff,
412 },
413 { 0, 0 },
414};
415
Baruch Siach1e9c2852009-06-18 16:48:58 -0700416static struct amba_driver pl061_gpio_driver = {
417 .drv = {
418 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530419#ifdef CONFIG_PM
420 .pm = &pl061_dev_pm_ops,
421#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700422 },
423 .id_table = pl061_ids,
424 .probe = pl061_probe,
425};
426
427static int __init pl061_gpio_init(void)
428{
429 return amba_driver_register(&pl061_gpio_driver);
430}
Paul Gortmakeref3e7102016-03-27 11:44:46 -0400431device_initcall(pl061_gpio_init);