Greg Kroah-Hartman | 4352dfd | 2005-07-28 11:37:33 -0700 | [diff] [blame] | 1 | /* |
| 2 | * pci_regs.h |
| 3 | * |
| 4 | * PCI standard defines |
| 5 | * Copyright 1994, Drew Eckhardt |
| 6 | * Copyright 1997--1999 Martin Mares <mj@ucw.cz> |
| 7 | * |
| 8 | * For more information, please consult the following manuals (look at |
| 9 | * http://www.pcisig.com/ for how to get them): |
| 10 | * |
| 11 | * PCI BIOS Specification |
| 12 | * PCI Local Bus Specification |
| 13 | * PCI to PCI Bridge Specification |
| 14 | * PCI System Design Guide |
| 15 | */ |
| 16 | |
| 17 | #ifndef LINUX_PCI_REGS_H |
| 18 | #define LINUX_PCI_REGS_H |
| 19 | |
| 20 | /* |
| 21 | * Under PCI, each device has 256 bytes of configuration address space, |
| 22 | * of which the first 64 bytes are standardized as follows: |
| 23 | */ |
| 24 | #define PCI_VENDOR_ID 0x00 /* 16 bits */ |
| 25 | #define PCI_DEVICE_ID 0x02 /* 16 bits */ |
| 26 | #define PCI_COMMAND 0x04 /* 16 bits */ |
| 27 | #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ |
| 28 | #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ |
| 29 | #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ |
| 30 | #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ |
| 31 | #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ |
| 32 | #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ |
| 33 | #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ |
| 34 | #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ |
| 35 | #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ |
| 36 | #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ |
| 37 | #define PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */ |
| 38 | |
| 39 | #define PCI_STATUS 0x06 /* 16 bits */ |
| 40 | #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ |
| 41 | #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */ |
| 42 | #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ |
| 43 | #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ |
| 44 | #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ |
| 45 | #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ |
| 46 | #define PCI_STATUS_DEVSEL_FAST 0x000 |
| 47 | #define PCI_STATUS_DEVSEL_MEDIUM 0x200 |
| 48 | #define PCI_STATUS_DEVSEL_SLOW 0x400 |
| 49 | #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ |
| 50 | #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ |
| 51 | #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ |
| 52 | #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ |
| 53 | #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ |
| 54 | |
| 55 | #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 revision */ |
| 56 | #define PCI_REVISION_ID 0x08 /* Revision ID */ |
| 57 | #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ |
| 58 | #define PCI_CLASS_DEVICE 0x0a /* Device class */ |
| 59 | |
| 60 | #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ |
| 61 | #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ |
| 62 | #define PCI_HEADER_TYPE 0x0e /* 8 bits */ |
| 63 | #define PCI_HEADER_TYPE_NORMAL 0 |
| 64 | #define PCI_HEADER_TYPE_BRIDGE 1 |
| 65 | #define PCI_HEADER_TYPE_CARDBUS 2 |
| 66 | |
| 67 | #define PCI_BIST 0x0f /* 8 bits */ |
| 68 | #define PCI_BIST_CODE_MASK 0x0f /* Return result */ |
| 69 | #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ |
| 70 | #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ |
| 71 | |
| 72 | /* |
| 73 | * Base addresses specify locations in memory or I/O space. |
| 74 | * Decoded size can be determined by writing a value of |
| 75 | * 0xffffffff to the register, and reading it back. Only |
| 76 | * 1 bits are decoded. |
| 77 | */ |
| 78 | #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ |
| 79 | #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ |
| 80 | #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ |
| 81 | #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ |
| 82 | #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ |
| 83 | #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ |
| 84 | #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ |
| 85 | #define PCI_BASE_ADDRESS_SPACE_IO 0x01 |
| 86 | #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 |
| 87 | #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 |
| 88 | #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ |
| 89 | #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ |
| 90 | #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ |
| 91 | #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ |
| 92 | #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL) |
| 93 | #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL) |
| 94 | /* bit 1 is reserved if address_space = 1 */ |
| 95 | |
| 96 | /* Header type 0 (normal devices) */ |
| 97 | #define PCI_CARDBUS_CIS 0x28 |
| 98 | #define PCI_SUBSYSTEM_VENDOR_ID 0x2c |
| 99 | #define PCI_SUBSYSTEM_ID 0x2e |
| 100 | #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ |
| 101 | #define PCI_ROM_ADDRESS_ENABLE 0x01 |
| 102 | #define PCI_ROM_ADDRESS_MASK (~0x7ffUL) |
| 103 | |
| 104 | #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ |
| 105 | |
| 106 | /* 0x35-0x3b are reserved */ |
| 107 | #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ |
| 108 | #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ |
| 109 | #define PCI_MIN_GNT 0x3e /* 8 bits */ |
| 110 | #define PCI_MAX_LAT 0x3f /* 8 bits */ |
| 111 | |
| 112 | /* Header type 1 (PCI-to-PCI bridges) */ |
| 113 | #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ |
| 114 | #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ |
| 115 | #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ |
| 116 | #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ |
| 117 | #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ |
| 118 | #define PCI_IO_LIMIT 0x1d |
| 119 | #define PCI_IO_RANGE_TYPE_MASK 0x0fUL /* I/O bridging type */ |
| 120 | #define PCI_IO_RANGE_TYPE_16 0x00 |
| 121 | #define PCI_IO_RANGE_TYPE_32 0x01 |
| 122 | #define PCI_IO_RANGE_MASK (~0x0fUL) |
| 123 | #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ |
| 124 | #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ |
| 125 | #define PCI_MEMORY_LIMIT 0x22 |
| 126 | #define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL |
| 127 | #define PCI_MEMORY_RANGE_MASK (~0x0fUL) |
| 128 | #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ |
| 129 | #define PCI_PREF_MEMORY_LIMIT 0x26 |
| 130 | #define PCI_PREF_RANGE_TYPE_MASK 0x0fUL |
| 131 | #define PCI_PREF_RANGE_TYPE_32 0x00 |
| 132 | #define PCI_PREF_RANGE_TYPE_64 0x01 |
| 133 | #define PCI_PREF_RANGE_MASK (~0x0fUL) |
| 134 | #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ |
| 135 | #define PCI_PREF_LIMIT_UPPER32 0x2c |
| 136 | #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ |
| 137 | #define PCI_IO_LIMIT_UPPER16 0x32 |
| 138 | /* 0x34 same as for htype 0 */ |
| 139 | /* 0x35-0x3b is reserved */ |
| 140 | #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ |
| 141 | /* 0x3c-0x3d are same as for htype 0 */ |
| 142 | #define PCI_BRIDGE_CONTROL 0x3e |
| 143 | #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ |
| 144 | #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ |
| 145 | #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */ |
| 146 | #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ |
| 147 | #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ |
| 148 | #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ |
| 149 | #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ |
| 150 | |
| 151 | /* Header type 2 (CardBus bridges) */ |
| 152 | #define PCI_CB_CAPABILITY_LIST 0x14 |
| 153 | /* 0x15 reserved */ |
| 154 | #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ |
| 155 | #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ |
| 156 | #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ |
| 157 | #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ |
| 158 | #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ |
| 159 | #define PCI_CB_MEMORY_BASE_0 0x1c |
| 160 | #define PCI_CB_MEMORY_LIMIT_0 0x20 |
| 161 | #define PCI_CB_MEMORY_BASE_1 0x24 |
| 162 | #define PCI_CB_MEMORY_LIMIT_1 0x28 |
| 163 | #define PCI_CB_IO_BASE_0 0x2c |
| 164 | #define PCI_CB_IO_BASE_0_HI 0x2e |
| 165 | #define PCI_CB_IO_LIMIT_0 0x30 |
| 166 | #define PCI_CB_IO_LIMIT_0_HI 0x32 |
| 167 | #define PCI_CB_IO_BASE_1 0x34 |
| 168 | #define PCI_CB_IO_BASE_1_HI 0x36 |
| 169 | #define PCI_CB_IO_LIMIT_1 0x38 |
| 170 | #define PCI_CB_IO_LIMIT_1_HI 0x3a |
| 171 | #define PCI_CB_IO_RANGE_MASK (~0x03UL) |
| 172 | /* 0x3c-0x3d are same as for htype 0 */ |
| 173 | #define PCI_CB_BRIDGE_CONTROL 0x3e |
| 174 | #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ |
| 175 | #define PCI_CB_BRIDGE_CTL_SERR 0x02 |
| 176 | #define PCI_CB_BRIDGE_CTL_ISA 0x04 |
| 177 | #define PCI_CB_BRIDGE_CTL_VGA 0x08 |
| 178 | #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 |
| 179 | #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ |
| 180 | #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ |
| 181 | #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ |
| 182 | #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 |
| 183 | #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 |
| 184 | #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 |
| 185 | #define PCI_CB_SUBSYSTEM_ID 0x42 |
| 186 | #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ |
| 187 | /* 0x48-0x7f reserved */ |
| 188 | |
| 189 | /* Capability lists */ |
| 190 | |
| 191 | #define PCI_CAP_LIST_ID 0 /* Capability ID */ |
| 192 | #define PCI_CAP_ID_PM 0x01 /* Power Management */ |
| 193 | #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ |
| 194 | #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ |
| 195 | #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ |
| 196 | #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ |
| 197 | #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ |
| 198 | #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */ |
| 199 | #define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */ |
| 200 | #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ |
| 201 | #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */ |
| 202 | #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ |
| 203 | #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ |
| 204 | #define PCI_CAP_SIZEOF 4 |
| 205 | |
| 206 | /* Power Management Registers */ |
| 207 | |
| 208 | #define PCI_PM_PMC 2 /* PM Capabilities Register */ |
| 209 | #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ |
| 210 | #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ |
| 211 | #define PCI_PM_CAP_RESERVED 0x0010 /* Reserved field */ |
| 212 | #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ |
| 213 | #define PCI_PM_CAP_AUX_POWER 0x01C0 /* Auxilliary power support mask */ |
| 214 | #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ |
| 215 | #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ |
| 216 | #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ |
| 217 | #define PCI_PM_CAP_PME_MASK 0xF800 /* PME Mask of all supported states */ |
| 218 | #define PCI_PM_CAP_PME_D0 0x0800 /* PME# from D0 */ |
| 219 | #define PCI_PM_CAP_PME_D1 0x1000 /* PME# from D1 */ |
| 220 | #define PCI_PM_CAP_PME_D2 0x2000 /* PME# from D2 */ |
| 221 | #define PCI_PM_CAP_PME_D3 0x4000 /* PME# from D3 (hot) */ |
| 222 | #define PCI_PM_CAP_PME_D3cold 0x8000 /* PME# from D3 (cold) */ |
| 223 | #define PCI_PM_CTRL 4 /* PM control and status register */ |
| 224 | #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ |
John W. Linville | 064b53db | 2005-07-27 10:19:44 -0400 | [diff] [blame] | 225 | #define PCI_PM_CTRL_NO_SOFT_RESET 0x0004 /* No reset for D3hot->D0 */ |
Greg Kroah-Hartman | 4352dfd | 2005-07-28 11:37:33 -0700 | [diff] [blame] | 226 | #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ |
| 227 | #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ |
| 228 | #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ |
| 229 | #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ |
| 230 | #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ |
| 231 | #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ |
| 232 | #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ |
| 233 | #define PCI_PM_DATA_REGISTER 7 /* (??) */ |
| 234 | #define PCI_PM_SIZEOF 8 |
| 235 | |
| 236 | /* AGP registers */ |
| 237 | |
| 238 | #define PCI_AGP_VERSION 2 /* BCD version number */ |
| 239 | #define PCI_AGP_RFU 3 /* Rest of capability flags */ |
| 240 | #define PCI_AGP_STATUS 4 /* Status register */ |
| 241 | #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ |
| 242 | #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ |
| 243 | #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ |
| 244 | #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ |
| 245 | #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ |
| 246 | #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ |
| 247 | #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ |
| 248 | #define PCI_AGP_COMMAND 8 /* Control register */ |
| 249 | #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ |
| 250 | #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ |
| 251 | #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ |
| 252 | #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ |
| 253 | #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ |
| 254 | #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ |
| 255 | #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 2x rate */ |
| 256 | #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 1x rate */ |
| 257 | #define PCI_AGP_SIZEOF 12 |
| 258 | |
| 259 | /* Vital Product Data */ |
| 260 | |
| 261 | #define PCI_VPD_ADDR 2 /* Address to access (15 bits!) */ |
| 262 | #define PCI_VPD_ADDR_MASK 0x7fff /* Address mask */ |
| 263 | #define PCI_VPD_ADDR_F 0x8000 /* Write 0, 1 indicates completion */ |
| 264 | #define PCI_VPD_DATA 4 /* 32-bits of data returned here */ |
| 265 | |
| 266 | /* Slot Identification */ |
| 267 | |
| 268 | #define PCI_SID_ESR 2 /* Expansion Slot Register */ |
| 269 | #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ |
| 270 | #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ |
| 271 | #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ |
| 272 | |
| 273 | /* Message Signalled Interrupts registers */ |
| 274 | |
| 275 | #define PCI_MSI_FLAGS 2 /* Various flags */ |
| 276 | #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */ |
| 277 | #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */ |
| 278 | #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */ |
| 279 | #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */ |
| 280 | #define PCI_MSI_FLAGS_MASKBIT 0x100 /* 64-bit mask bits allowed */ |
| 281 | #define PCI_MSI_RFU 3 /* Rest of capability flags */ |
| 282 | #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ |
| 283 | #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ |
| 284 | #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ |
| 285 | #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ |
| 286 | #define PCI_MSI_MASK_BIT 16 /* Mask bits register */ |
| 287 | |
| 288 | /* CompactPCI Hotswap Register */ |
| 289 | |
| 290 | #define PCI_CHSWP_CSR 2 /* Control and Status Register */ |
| 291 | #define PCI_CHSWP_DHA 0x01 /* Device Hiding Arm */ |
| 292 | #define PCI_CHSWP_EIM 0x02 /* ENUM# Signal Mask */ |
| 293 | #define PCI_CHSWP_PIE 0x04 /* Pending Insert or Extract */ |
| 294 | #define PCI_CHSWP_LOO 0x08 /* LED On / Off */ |
| 295 | #define PCI_CHSWP_PI 0x30 /* Programming Interface */ |
| 296 | #define PCI_CHSWP_EXT 0x40 /* ENUM# status - extraction */ |
| 297 | #define PCI_CHSWP_INS 0x80 /* ENUM# status - insertion */ |
| 298 | |
| 299 | /* PCI-X registers */ |
| 300 | |
| 301 | #define PCI_X_CMD 2 /* Modes & Features */ |
| 302 | #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ |
| 303 | #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ |
| 304 | #define PCI_X_CMD_MAX_READ 0x000c /* Max Memory Read Byte Count */ |
| 305 | #define PCI_X_CMD_MAX_SPLIT 0x0070 /* Max Outstanding Split Transactions */ |
| 306 | #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ |
| 307 | #define PCI_X_STATUS 4 /* PCI-X capabilities */ |
| 308 | #define PCI_X_STATUS_DEVFN 0x000000ff /* A copy of devfn */ |
| 309 | #define PCI_X_STATUS_BUS 0x0000ff00 /* A copy of bus nr */ |
| 310 | #define PCI_X_STATUS_64BIT 0x00010000 /* 64-bit device */ |
| 311 | #define PCI_X_STATUS_133MHZ 0x00020000 /* 133 MHz capable */ |
| 312 | #define PCI_X_STATUS_SPL_DISC 0x00040000 /* Split Completion Discarded */ |
| 313 | #define PCI_X_STATUS_UNX_SPL 0x00080000 /* Unexpected Split Completion */ |
| 314 | #define PCI_X_STATUS_COMPLEX 0x00100000 /* Device Complexity */ |
| 315 | #define PCI_X_STATUS_MAX_READ 0x00600000 /* Designed Max Memory Read Count */ |
| 316 | #define PCI_X_STATUS_MAX_SPLIT 0x03800000 /* Designed Max Outstanding Split Transactions */ |
| 317 | #define PCI_X_STATUS_MAX_CUM 0x1c000000 /* Designed Max Cumulative Read Size */ |
| 318 | #define PCI_X_STATUS_SPL_ERR 0x20000000 /* Rcvd Split Completion Error Msg */ |
| 319 | #define PCI_X_STATUS_266MHZ 0x40000000 /* 266 MHz capable */ |
| 320 | #define PCI_X_STATUS_533MHZ 0x80000000 /* 533 MHz capable */ |
| 321 | |
| 322 | /* PCI Express capability registers */ |
| 323 | |
| 324 | #define PCI_EXP_FLAGS 2 /* Capabilities register */ |
| 325 | #define PCI_EXP_FLAGS_VERS 0x000f /* Capability version */ |
| 326 | #define PCI_EXP_FLAGS_TYPE 0x00f0 /* Device/Port type */ |
| 327 | #define PCI_EXP_TYPE_ENDPOINT 0x0 /* Express Endpoint */ |
| 328 | #define PCI_EXP_TYPE_LEG_END 0x1 /* Legacy Endpoint */ |
| 329 | #define PCI_EXP_TYPE_ROOT_PORT 0x4 /* Root Port */ |
| 330 | #define PCI_EXP_TYPE_UPSTREAM 0x5 /* Upstream Port */ |
| 331 | #define PCI_EXP_TYPE_DOWNSTREAM 0x6 /* Downstream Port */ |
| 332 | #define PCI_EXP_TYPE_PCI_BRIDGE 0x7 /* PCI/PCI-X Bridge */ |
| 333 | #define PCI_EXP_FLAGS_SLOT 0x0100 /* Slot implemented */ |
| 334 | #define PCI_EXP_FLAGS_IRQ 0x3e00 /* Interrupt message number */ |
| 335 | #define PCI_EXP_DEVCAP 4 /* Device capabilities */ |
| 336 | #define PCI_EXP_DEVCAP_PAYLOAD 0x07 /* Max_Payload_Size */ |
| 337 | #define PCI_EXP_DEVCAP_PHANTOM 0x18 /* Phantom functions */ |
| 338 | #define PCI_EXP_DEVCAP_EXT_TAG 0x20 /* Extended tags */ |
| 339 | #define PCI_EXP_DEVCAP_L0S 0x1c0 /* L0s Acceptable Latency */ |
| 340 | #define PCI_EXP_DEVCAP_L1 0xe00 /* L1 Acceptable Latency */ |
| 341 | #define PCI_EXP_DEVCAP_ATN_BUT 0x1000 /* Attention Button Present */ |
| 342 | #define PCI_EXP_DEVCAP_ATN_IND 0x2000 /* Attention Indicator Present */ |
| 343 | #define PCI_EXP_DEVCAP_PWR_IND 0x4000 /* Power Indicator Present */ |
| 344 | #define PCI_EXP_DEVCAP_PWR_VAL 0x3fc0000 /* Slot Power Limit Value */ |
| 345 | #define PCI_EXP_DEVCAP_PWR_SCL 0xc000000 /* Slot Power Limit Scale */ |
| 346 | #define PCI_EXP_DEVCTL 8 /* Device Control */ |
| 347 | #define PCI_EXP_DEVCTL_CERE 0x0001 /* Correctable Error Reporting En. */ |
| 348 | #define PCI_EXP_DEVCTL_NFERE 0x0002 /* Non-Fatal Error Reporting Enable */ |
| 349 | #define PCI_EXP_DEVCTL_FERE 0x0004 /* Fatal Error Reporting Enable */ |
| 350 | #define PCI_EXP_DEVCTL_URRE 0x0008 /* Unsupported Request Reporting En. */ |
| 351 | #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */ |
| 352 | #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 /* Max_Payload_Size */ |
| 353 | #define PCI_EXP_DEVCTL_EXT_TAG 0x0100 /* Extended Tag Field Enable */ |
| 354 | #define PCI_EXP_DEVCTL_PHANTOM 0x0200 /* Phantom Functions Enable */ |
| 355 | #define PCI_EXP_DEVCTL_AUX_PME 0x0400 /* Auxiliary Power PM Enable */ |
| 356 | #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 /* Enable No Snoop */ |
| 357 | #define PCI_EXP_DEVCTL_READRQ 0x7000 /* Max_Read_Request_Size */ |
| 358 | #define PCI_EXP_DEVSTA 10 /* Device Status */ |
| 359 | #define PCI_EXP_DEVSTA_CED 0x01 /* Correctable Error Detected */ |
| 360 | #define PCI_EXP_DEVSTA_NFED 0x02 /* Non-Fatal Error Detected */ |
| 361 | #define PCI_EXP_DEVSTA_FED 0x04 /* Fatal Error Detected */ |
| 362 | #define PCI_EXP_DEVSTA_URD 0x08 /* Unsupported Request Detected */ |
| 363 | #define PCI_EXP_DEVSTA_AUXPD 0x10 /* AUX Power Detected */ |
| 364 | #define PCI_EXP_DEVSTA_TRPND 0x20 /* Transactions Pending */ |
| 365 | #define PCI_EXP_LNKCAP 12 /* Link Capabilities */ |
| 366 | #define PCI_EXP_LNKCTL 16 /* Link Control */ |
| 367 | #define PCI_EXP_LNKSTA 18 /* Link Status */ |
| 368 | #define PCI_EXP_SLTCAP 20 /* Slot Capabilities */ |
| 369 | #define PCI_EXP_SLTCTL 24 /* Slot Control */ |
| 370 | #define PCI_EXP_SLTSTA 26 /* Slot Status */ |
| 371 | #define PCI_EXP_RTCTL 28 /* Root Control */ |
| 372 | #define PCI_EXP_RTCTL_SECEE 0x01 /* System Error on Correctable Error */ |
| 373 | #define PCI_EXP_RTCTL_SENFEE 0x02 /* System Error on Non-Fatal Error */ |
| 374 | #define PCI_EXP_RTCTL_SEFEE 0x04 /* System Error on Fatal Error */ |
| 375 | #define PCI_EXP_RTCTL_PMEIE 0x08 /* PME Interrupt Enable */ |
| 376 | #define PCI_EXP_RTCTL_CRSSVE 0x10 /* CRS Software Visibility Enable */ |
| 377 | #define PCI_EXP_RTCAP 30 /* Root Capabilities */ |
| 378 | #define PCI_EXP_RTSTA 32 /* Root Status */ |
| 379 | |
| 380 | /* Extended Capabilities (PCI-X 2.0 and Express) */ |
| 381 | #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) |
| 382 | #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) |
| 383 | #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) |
| 384 | |
| 385 | #define PCI_EXT_CAP_ID_ERR 1 |
| 386 | #define PCI_EXT_CAP_ID_VC 2 |
| 387 | #define PCI_EXT_CAP_ID_DSN 3 |
| 388 | #define PCI_EXT_CAP_ID_PWR 4 |
| 389 | |
| 390 | /* Advanced Error Reporting */ |
| 391 | #define PCI_ERR_UNCOR_STATUS 4 /* Uncorrectable Error Status */ |
| 392 | #define PCI_ERR_UNC_TRAIN 0x00000001 /* Training */ |
| 393 | #define PCI_ERR_UNC_DLP 0x00000010 /* Data Link Protocol */ |
| 394 | #define PCI_ERR_UNC_POISON_TLP 0x00001000 /* Poisoned TLP */ |
| 395 | #define PCI_ERR_UNC_FCP 0x00002000 /* Flow Control Protocol */ |
| 396 | #define PCI_ERR_UNC_COMP_TIME 0x00004000 /* Completion Timeout */ |
| 397 | #define PCI_ERR_UNC_COMP_ABORT 0x00008000 /* Completer Abort */ |
| 398 | #define PCI_ERR_UNC_UNX_COMP 0x00010000 /* Unexpected Completion */ |
| 399 | #define PCI_ERR_UNC_RX_OVER 0x00020000 /* Receiver Overflow */ |
| 400 | #define PCI_ERR_UNC_MALF_TLP 0x00040000 /* Malformed TLP */ |
| 401 | #define PCI_ERR_UNC_ECRC 0x00080000 /* ECRC Error Status */ |
| 402 | #define PCI_ERR_UNC_UNSUP 0x00100000 /* Unsupported Request */ |
| 403 | #define PCI_ERR_UNCOR_MASK 8 /* Uncorrectable Error Mask */ |
| 404 | /* Same bits as above */ |
| 405 | #define PCI_ERR_UNCOR_SEVER 12 /* Uncorrectable Error Severity */ |
| 406 | /* Same bits as above */ |
| 407 | #define PCI_ERR_COR_STATUS 16 /* Correctable Error Status */ |
| 408 | #define PCI_ERR_COR_RCVR 0x00000001 /* Receiver Error Status */ |
| 409 | #define PCI_ERR_COR_BAD_TLP 0x00000040 /* Bad TLP Status */ |
| 410 | #define PCI_ERR_COR_BAD_DLLP 0x00000080 /* Bad DLLP Status */ |
| 411 | #define PCI_ERR_COR_REP_ROLL 0x00000100 /* REPLAY_NUM Rollover */ |
| 412 | #define PCI_ERR_COR_REP_TIMER 0x00001000 /* Replay Timer Timeout */ |
| 413 | #define PCI_ERR_COR_MASK 20 /* Correctable Error Mask */ |
| 414 | /* Same bits as above */ |
| 415 | #define PCI_ERR_CAP 24 /* Advanced Error Capabilities */ |
| 416 | #define PCI_ERR_CAP_FEP(x) ((x) & 31) /* First Error Pointer */ |
| 417 | #define PCI_ERR_CAP_ECRC_GENC 0x00000020 /* ECRC Generation Capable */ |
| 418 | #define PCI_ERR_CAP_ECRC_GENE 0x00000040 /* ECRC Generation Enable */ |
| 419 | #define PCI_ERR_CAP_ECRC_CHKC 0x00000080 /* ECRC Check Capable */ |
| 420 | #define PCI_ERR_CAP_ECRC_CHKE 0x00000100 /* ECRC Check Enable */ |
| 421 | #define PCI_ERR_HEADER_LOG 28 /* Header Log Register (16 bytes) */ |
| 422 | #define PCI_ERR_ROOT_COMMAND 44 /* Root Error Command */ |
| 423 | #define PCI_ERR_ROOT_STATUS 48 |
| 424 | #define PCI_ERR_ROOT_COR_SRC 52 |
| 425 | #define PCI_ERR_ROOT_SRC 54 |
| 426 | |
| 427 | /* Virtual Channel */ |
| 428 | #define PCI_VC_PORT_REG1 4 |
| 429 | #define PCI_VC_PORT_REG2 8 |
| 430 | #define PCI_VC_PORT_CTRL 12 |
| 431 | #define PCI_VC_PORT_STATUS 14 |
| 432 | #define PCI_VC_RES_CAP 16 |
| 433 | #define PCI_VC_RES_CTRL 20 |
| 434 | #define PCI_VC_RES_STATUS 26 |
| 435 | |
| 436 | /* Power Budgeting */ |
| 437 | #define PCI_PWR_DSR 4 /* Data Select Register */ |
| 438 | #define PCI_PWR_DATA 8 /* Data Register */ |
| 439 | #define PCI_PWR_DATA_BASE(x) ((x) & 0xff) /* Base Power */ |
| 440 | #define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3) /* Data Scale */ |
| 441 | #define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7) /* PM Sub State */ |
| 442 | #define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */ |
| 443 | #define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7) /* Type */ |
| 444 | #define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7) /* Power Rail */ |
| 445 | #define PCI_PWR_CAP 12 /* Capability */ |
| 446 | #define PCI_PWR_CAP_BUDGET(x) ((x) & 1) /* Included in system budget */ |
| 447 | |
| 448 | #endif /* LINUX_PCI_REGS_H */ |