blob: 76f42005a118902a6a41e7fb1b3092615265fe22 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
3 * Copyright(c) 2009-2010 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#ifndef __RTL_PCI_H__
31#define __RTL_PCI_H__
32
33#include <linux/pci.h>
34/*
351: MSDU packet queue,
362: Rx Command Queue
37*/
38#define RTL_PCI_RX_MPDU_QUEUE 0
39#define RTL_PCI_RX_CMD_QUEUE 1
40#define RTL_PCI_MAX_RX_QUEUE 2
41
42#define RTL_PCI_MAX_RX_COUNT 64
43#define RTL_PCI_MAX_TX_QUEUE_COUNT 9
44
45#define RT_TXDESC_NUM 128
46#define RT_TXDESC_NUM_BE_QUEUE 256
47
48#define BK_QUEUE 0
49#define BE_QUEUE 1
50#define VI_QUEUE 2
51#define VO_QUEUE 3
52#define BEACON_QUEUE 4
53#define TXCMD_QUEUE 5
54#define MGNT_QUEUE 6
55#define HIGH_QUEUE 7
56#define HCCA_QUEUE 8
57
58#define RTL_PCI_DEVICE(vend, dev, cfg) \
59 .vendor = (vend), \
60 .device = (dev), \
61 .subvendor = PCI_ANY_ID, \
62 .subdevice = PCI_ANY_ID,\
63 .driver_data = (kernel_ulong_t)&(cfg)
64
65#define INTEL_VENDOR_ID 0x8086
66#define SIS_VENDOR_ID 0x1039
67#define ATI_VENDOR_ID 0x1002
68#define ATI_DEVICE_ID 0x7914
69#define AMD_VENDOR_ID 0x1022
70
71#define PCI_MAX_BRIDGE_NUMBER 255
72#define PCI_MAX_DEVICES 32
73#define PCI_MAX_FUNCTION 8
74
75#define PCI_CONF_ADDRESS 0x0CF8 /*PCI Configuration Space Address */
76#define PCI_CONF_DATA 0x0CFC /*PCI Configuration Space Data */
77
Larry Finger0c817332010-12-08 11:12:31 -060078#define U1DONTCARE 0xFF
79#define U2DONTCARE 0xFFFF
80#define U4DONTCARE 0xFFFFFFFF
81
82#define RTL_PCI_8192_DID 0x8192 /*8192 PCI-E */
83#define RTL_PCI_8192SE_DID 0x8192 /*8192 SE */
84#define RTL_PCI_8174_DID 0x8174 /*8192 SE */
85#define RTL_PCI_8173_DID 0x8173 /*8191 SE Crab */
86#define RTL_PCI_8172_DID 0x8172 /*8191 SE RE */
87#define RTL_PCI_8171_DID 0x8171 /*8191 SE Unicron */
88#define RTL_PCI_0045_DID 0x0045 /*8190 PCI for Ceraga */
89#define RTL_PCI_0046_DID 0x0046 /*8190 Cardbus for Ceraga */
90#define RTL_PCI_0044_DID 0x0044 /*8192e PCIE for Ceraga */
91#define RTL_PCI_0047_DID 0x0047 /*8192e Express Card for Ceraga */
92#define RTL_PCI_700F_DID 0x700F
93#define RTL_PCI_701F_DID 0x701F
94#define RTL_PCI_DLINK_DID 0x3304
95#define RTL_PCI_8192CET_DID 0x8191 /*8192ce */
96#define RTL_PCI_8192CE_DID 0x8178 /*8192ce */
97#define RTL_PCI_8191CE_DID 0x8177 /*8192ce */
98#define RTL_PCI_8188CE_DID 0x8176 /*8192ce */
99#define RTL_PCI_8192CU_DID 0x8191 /*8192ce */
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500100#define RTL_PCI_8192DE_DID 0x8193 /*8192de */
101#define RTL_PCI_8192DE_DID2 0x002B /*92DE*/
Larry Finger0c817332010-12-08 11:12:31 -0600102
103/*8192 support 16 pages of IO registers*/
104#define RTL_MEM_MAPPED_IO_RANGE_8190PCI 0x1000
105#define RTL_MEM_MAPPED_IO_RANGE_8192PCIE 0x4000
106#define RTL_MEM_MAPPED_IO_RANGE_8192SE 0x4000
107#define RTL_MEM_MAPPED_IO_RANGE_8192CE 0x4000
108#define RTL_MEM_MAPPED_IO_RANGE_8192DE 0x4000
109
110#define RTL_PCI_REVISION_ID_8190PCI 0x00
111#define RTL_PCI_REVISION_ID_8192PCIE 0x01
112#define RTL_PCI_REVISION_ID_8192SE 0x10
113#define RTL_PCI_REVISION_ID_8192CE 0x1
114#define RTL_PCI_REVISION_ID_8192DE 0x0
115
116#define RTL_DEFAULT_HARDWARE_TYPE HARDWARE_TYPE_RTL8192CE
117
118enum pci_bridge_vendor {
119 PCI_BRIDGE_VENDOR_INTEL = 0x0, /*0b'0000,0001 */
120 PCI_BRIDGE_VENDOR_ATI, /*0b'0000,0010*/
121 PCI_BRIDGE_VENDOR_AMD, /*0b'0000,0100*/
122 PCI_BRIDGE_VENDOR_SIS, /*0b'0000,1000*/
123 PCI_BRIDGE_VENDOR_UNKNOWN, /*0b'0100,0000*/
124 PCI_BRIDGE_VENDOR_MAX,
125};
126
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500127struct rtl_pci_capabilities_header {
128 u8 capability_id;
129 u8 next;
130};
131
Larry Finger0c817332010-12-08 11:12:31 -0600132struct rtl_rx_desc {
133 u32 dword[8];
John W. Linvillee1374782010-12-16 09:20:16 -0500134} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600135
136struct rtl_tx_desc {
137 u32 dword[16];
John W. Linvillee1374782010-12-16 09:20:16 -0500138} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600139
140struct rtl_tx_cmd_desc {
141 u32 dword[16];
John W. Linvillee1374782010-12-16 09:20:16 -0500142} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600143
144struct rtl8192_tx_ring {
145 struct rtl_tx_desc *desc;
146 dma_addr_t dma;
147 unsigned int idx;
148 unsigned int entries;
149 struct sk_buff_head queue;
150};
151
152struct rtl8192_rx_ring {
153 struct rtl_rx_desc *desc;
154 dma_addr_t dma;
155 unsigned int idx;
156 struct sk_buff *rx_buf[RTL_PCI_MAX_RX_COUNT];
157};
158
159struct rtl_pci {
160 struct pci_dev *pdev;
161
162 bool driver_is_goingto_unload;
163 bool up_first_time;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500164 bool first_init;
Larry Finger0c817332010-12-08 11:12:31 -0600165 bool being_init_adapter;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500166 bool init_ready;
Larry Finger0c817332010-12-08 11:12:31 -0600167 bool irq_enabled;
168
169 /*Tx */
170 struct rtl8192_tx_ring tx_ring[RTL_PCI_MAX_TX_QUEUE_COUNT];
171 int txringcount[RTL_PCI_MAX_TX_QUEUE_COUNT];
172 u32 transmit_config;
173
174 /*Rx */
175 struct rtl8192_rx_ring rx_ring[RTL_PCI_MAX_RX_QUEUE];
176 int rxringcount;
177 u16 rxbuffersize;
178 u32 receive_config;
179
180 /*irq */
181 u8 irq_alloc;
182 u32 irq_mask[2];
183
184 /*Bcn control register setting */
185 u32 reg_bcn_ctrl_val;
186
187 /*ASPM*/ u8 const_pci_aspm;
188 u8 const_amdpci_aspm;
189 u8 const_hwsw_rfoff_d3;
190 u8 const_support_pciaspm;
191 /*pci-e bridge */
192 u8 const_hostpci_aspm_setting;
193 /*pci-e device */
194 u8 const_devicepci_aspm_setting;
195 /*If it supports ASPM, Offset[560h] = 0x40,
196 otherwise Offset[560h] = 0x00. */
Larry Finger32473282011-03-27 16:19:57 -0500197 bool support_aspm;
198 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -0600199
200 /*QOS & EDCA */
201 enum acm_method acm_method;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500202
203 u16 shortretry_limit;
204 u16 longretry_limit;
Larry Finger0c817332010-12-08 11:12:31 -0600205};
206
207struct mp_adapter {
208 u8 linkctrl_reg;
209
210 u8 busnumber;
211 u8 devnumber;
212 u8 funcnumber;
213
214 u8 pcibridge_busnum;
215 u8 pcibridge_devnum;
216 u8 pcibridge_funcnum;
217
218 u8 pcibridge_vendor;
219 u16 pcibridge_vendorid;
220 u16 pcibridge_deviceid;
221
222 u32 pcicfg_addrport;
223 u8 num4bytes;
224
225 u8 pcibridge_pciehdr_offset;
226 u8 pcibridge_linkctrlreg;
227
228 bool amd_l1_patch;
229};
230
231struct rtl_pci_priv {
232 struct rtl_pci dev;
233 struct mp_adapter ndis_adapter;
234 struct rtl_led_ctl ledctl;
Chaoming_Lic7cfe382011-04-25 13:23:15 -0500235 struct bt_coexist_info bt_coexist;
Larry Finger0c817332010-12-08 11:12:31 -0600236};
237
238#define rtl_pcipriv(hw) (((struct rtl_pci_priv *)(rtl_priv(hw))->priv))
239#define rtl_pcidev(pcipriv) (&((pcipriv)->dev))
240
241int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw);
242
243extern struct rtl_intf_ops rtl_pci_ops;
244
245int __devinit rtl_pci_probe(struct pci_dev *pdev,
246 const struct pci_device_id *id);
247void rtl_pci_disconnect(struct pci_dev *pdev);
248int rtl_pci_suspend(struct pci_dev *pdev, pm_message_t state);
249int rtl_pci_resume(struct pci_dev *pdev);
250
251static inline u8 pci_read8_sync(struct rtl_priv *rtlpriv, u32 addr)
252{
Larry Finger62e63972011-02-11 14:27:46 -0600253 return readb((u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
Larry Finger0c817332010-12-08 11:12:31 -0600254}
255
256static inline u16 pci_read16_sync(struct rtl_priv *rtlpriv, u32 addr)
257{
Larry Finger62e63972011-02-11 14:27:46 -0600258 return readw((u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
Larry Finger0c817332010-12-08 11:12:31 -0600259}
260
261static inline u32 pci_read32_sync(struct rtl_priv *rtlpriv, u32 addr)
262{
Larry Finger62e63972011-02-11 14:27:46 -0600263 return readl((u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
Larry Finger0c817332010-12-08 11:12:31 -0600264}
265
266static inline void pci_write8_async(struct rtl_priv *rtlpriv, u32 addr, u8 val)
267{
Larry Finger62e63972011-02-11 14:27:46 -0600268 writeb(val, (u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
Larry Finger0c817332010-12-08 11:12:31 -0600269}
270
271static inline void pci_write16_async(struct rtl_priv *rtlpriv,
272 u32 addr, u16 val)
273{
Larry Finger62e63972011-02-11 14:27:46 -0600274 writew(val, (u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
Larry Finger0c817332010-12-08 11:12:31 -0600275}
276
277static inline void pci_write32_async(struct rtl_priv *rtlpriv,
278 u32 addr, u32 val)
279{
Larry Finger62e63972011-02-11 14:27:46 -0600280 writel(val, (u8 __iomem *) rtlpriv->io.pci_mem_start + addr);
Larry Finger0c817332010-12-08 11:12:31 -0600281}
282
283static inline void rtl_pci_raw_write_port_ulong(u32 port, u32 val)
284{
285 outl(val, port);
286}
287
288static inline void rtl_pci_raw_write_port_uchar(u32 port, u8 val)
289{
290 outb(val, port);
291}
292
293static inline void rtl_pci_raw_read_port_uchar(u32 port, u8 *pval)
294{
295 *pval = inb(port);
296}
297
298static inline void rtl_pci_raw_read_port_ushort(u32 port, u16 *pval)
299{
300 *pval = inw(port);
301}
302
303static inline void rtl_pci_raw_read_port_ulong(u32 port, u32 *pval)
304{
305 *pval = inl(port);
306}
307
308#endif