Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * native hashtable management. |
| 3 | * |
| 4 | * SMP scalability work: |
| 5 | * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License |
| 9 | * as published by the Free Software Foundation; either version |
| 10 | * 2 of the License, or (at your option) any later version. |
| 11 | */ |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 12 | |
| 13 | #undef DEBUG_LOW |
| 14 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/spinlock.h> |
| 16 | #include <linux/bitops.h> |
Michael Ellerman | beacc6d | 2012-07-25 21:20:03 +0000 | [diff] [blame] | 17 | #include <linux/of.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/threads.h> |
| 19 | #include <linux/smp.h> |
| 20 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <asm/machdep.h> |
| 22 | #include <asm/mmu.h> |
| 23 | #include <asm/mmu_context.h> |
| 24 | #include <asm/pgtable.h> |
| 25 | #include <asm/tlbflush.h> |
| 26 | #include <asm/tlb.h> |
| 27 | #include <asm/cputable.h> |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 28 | #include <asm/udbg.h> |
Luke Browning | 71bf08b | 2007-05-03 00:19:11 +1000 | [diff] [blame] | 29 | #include <asm/kexec.h> |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 30 | #include <asm/ppc-opcode.h> |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 31 | |
| 32 | #ifdef DEBUG_LOW |
| 33 | #define DBG_LOW(fmt...) udbg_printf(fmt) |
| 34 | #else |
| 35 | #define DBG_LOW(fmt...) |
| 36 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | |
| 38 | #define HPTE_LOCK_BIT 3 |
| 39 | |
Paul Mackerras | 9e368f2 | 2011-06-29 00:40:08 +0000 | [diff] [blame] | 40 | DEFINE_RAW_SPINLOCK(native_tlbie_lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 42 | static inline void __tlbie(unsigned long vpn, int psize, int apsize, int ssize) |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 43 | { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 44 | unsigned long va; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 45 | unsigned int penc; |
| 46 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 47 | /* |
| 48 | * We need 14 to 65 bits of va for a tlibe of 4K page |
| 49 | * With vpn we ignore the lower VPN_SHIFT bits already. |
| 50 | * And top two bits are already ignored because we can |
| 51 | * only accomadate 76 bits in a 64 bit vpn with a VPN_SHIFT |
| 52 | * of 12. |
| 53 | */ |
| 54 | va = vpn << VPN_SHIFT; |
| 55 | /* |
| 56 | * clear top 16 bits of 64bit va, non SLS segment |
| 57 | * Older versions of the architecture (2.02 and earler) require the |
| 58 | * masking of the top 16 bits. |
| 59 | */ |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 60 | va &= ~(0xffffULL << 48); |
| 61 | |
| 62 | switch (psize) { |
| 63 | case MMU_PAGE_4K: |
Aneesh Kumar K.V | 1f6aaac | 2013-04-28 09:37:39 +0000 | [diff] [blame] | 64 | /* clear out bits after (52) [0....52.....63] */ |
| 65 | va &= ~((1ul << (64 - 52)) - 1); |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 66 | va |= ssize << 8; |
Aneesh Kumar K.V | 1f6aaac | 2013-04-28 09:37:39 +0000 | [diff] [blame] | 67 | va |= mmu_psize_defs[apsize].sllp << 6; |
Michael Neuling | a32e252 | 2011-04-06 18:23:29 +0000 | [diff] [blame] | 68 | asm volatile(ASM_FTR_IFCLR("tlbie %0,0", PPC_TLBIE(%1,%0), %2) |
Paul Mackerras | 969391c | 2011-06-29 00:26:11 +0000 | [diff] [blame] | 69 | : : "r" (va), "r"(0), "i" (CPU_FTR_ARCH_206) |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 70 | : "memory"); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 71 | break; |
| 72 | default: |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 73 | /* We need 14 to 14 + i bits of va */ |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 74 | penc = mmu_psize_defs[psize].penc[apsize]; |
Aneesh Kumar K.V | 1f6aaac | 2013-04-28 09:37:39 +0000 | [diff] [blame] | 75 | va &= ~((1ul << mmu_psize_defs[apsize].shift) - 1); |
Arnd Bergmann | 19242b2 | 2006-06-15 21:15:44 +1000 | [diff] [blame] | 76 | va |= penc << 12; |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 77 | va |= ssize << 8; |
Aneesh Kumar K.V | 1f6aaac | 2013-04-28 09:37:39 +0000 | [diff] [blame] | 78 | /* Add AVAL part */ |
| 79 | if (psize != apsize) { |
| 80 | /* |
| 81 | * MPSS, 64K base page size and 16MB parge page size |
| 82 | * We don't need all the bits, but rest of the bits |
| 83 | * must be ignored by the processor. |
| 84 | * vpn cover upto 65 bits of va. (0...65) and we need |
| 85 | * 58..64 bits of va. |
| 86 | */ |
| 87 | va |= (vpn & 0xfe); |
| 88 | } |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 89 | va |= 1; /* L */ |
Michael Neuling | a32e252 | 2011-04-06 18:23:29 +0000 | [diff] [blame] | 90 | asm volatile(ASM_FTR_IFCLR("tlbie %0,1", PPC_TLBIE(%1,%0), %2) |
Paul Mackerras | 969391c | 2011-06-29 00:26:11 +0000 | [diff] [blame] | 91 | : : "r" (va), "r"(0), "i" (CPU_FTR_ARCH_206) |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 92 | : "memory"); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 93 | break; |
| 94 | } |
| 95 | } |
| 96 | |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 97 | static inline void __tlbiel(unsigned long vpn, int psize, int apsize, int ssize) |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 98 | { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 99 | unsigned long va; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 100 | unsigned int penc; |
| 101 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 102 | /* VPN_SHIFT can be atmost 12 */ |
| 103 | va = vpn << VPN_SHIFT; |
| 104 | /* |
| 105 | * clear top 16 bits of 64 bit va, non SLS segment |
| 106 | * Older versions of the architecture (2.02 and earler) require the |
| 107 | * masking of the top 16 bits. |
| 108 | */ |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 109 | va &= ~(0xffffULL << 48); |
| 110 | |
| 111 | switch (psize) { |
| 112 | case MMU_PAGE_4K: |
Aneesh Kumar K.V | 1f6aaac | 2013-04-28 09:37:39 +0000 | [diff] [blame] | 113 | /* clear out bits after(52) [0....52.....63] */ |
| 114 | va &= ~((1ul << (64 - 52)) - 1); |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 115 | va |= ssize << 8; |
Aneesh Kumar K.V | 1f6aaac | 2013-04-28 09:37:39 +0000 | [diff] [blame] | 116 | va |= mmu_psize_defs[apsize].sllp << 6; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 117 | asm volatile(".long 0x7c000224 | (%0 << 11) | (0 << 21)" |
| 118 | : : "r"(va) : "memory"); |
| 119 | break; |
| 120 | default: |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 121 | /* We need 14 to 14 + i bits of va */ |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 122 | penc = mmu_psize_defs[psize].penc[apsize]; |
Aneesh Kumar K.V | 1f6aaac | 2013-04-28 09:37:39 +0000 | [diff] [blame] | 123 | va &= ~((1ul << mmu_psize_defs[apsize].shift) - 1); |
Arnd Bergmann | 19242b2 | 2006-06-15 21:15:44 +1000 | [diff] [blame] | 124 | va |= penc << 12; |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 125 | va |= ssize << 8; |
Aneesh Kumar K.V | 1f6aaac | 2013-04-28 09:37:39 +0000 | [diff] [blame] | 126 | /* Add AVAL part */ |
| 127 | if (psize != apsize) { |
| 128 | /* |
| 129 | * MPSS, 64K base page size and 16MB parge page size |
| 130 | * We don't need all the bits, but rest of the bits |
| 131 | * must be ignored by the processor. |
| 132 | * vpn cover upto 65 bits of va. (0...65) and we need |
| 133 | * 58..64 bits of va. |
| 134 | */ |
| 135 | va |= (vpn & 0xfe); |
| 136 | } |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 137 | va |= 1; /* L */ |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 138 | asm volatile(".long 0x7c000224 | (%0 << 11) | (1 << 21)" |
| 139 | : : "r"(va) : "memory"); |
| 140 | break; |
| 141 | } |
| 142 | |
| 143 | } |
| 144 | |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 145 | static inline void tlbie(unsigned long vpn, int psize, int apsize, |
| 146 | int ssize, int local) |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 147 | { |
Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 148 | unsigned int use_local = local && mmu_has_feature(MMU_FTR_TLBIEL); |
| 149 | int lock_tlbie = !mmu_has_feature(MMU_FTR_LOCKLESS_TLBIE); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 150 | |
| 151 | if (use_local) |
| 152 | use_local = mmu_psize_defs[psize].tlbiel; |
| 153 | if (lock_tlbie && !use_local) |
Thomas Gleixner | 6b9c9b8 | 2010-02-18 02:22:35 +0000 | [diff] [blame] | 154 | raw_spin_lock(&native_tlbie_lock); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 155 | asm volatile("ptesync": : :"memory"); |
| 156 | if (use_local) { |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 157 | __tlbiel(vpn, psize, apsize, ssize); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 158 | asm volatile("ptesync": : :"memory"); |
| 159 | } else { |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 160 | __tlbie(vpn, psize, apsize, ssize); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 161 | asm volatile("eieio; tlbsync; ptesync": : :"memory"); |
| 162 | } |
| 163 | if (lock_tlbie && !use_local) |
Thomas Gleixner | 6b9c9b8 | 2010-02-18 02:22:35 +0000 | [diff] [blame] | 164 | raw_spin_unlock(&native_tlbie_lock); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 165 | } |
| 166 | |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 167 | static inline void native_lock_hpte(struct hash_pte *hptep) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | { |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 169 | unsigned long *word = &hptep->v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | |
| 171 | while (1) { |
Anton Blanchard | 66d99b8 | 2010-02-10 01:03:06 +0000 | [diff] [blame] | 172 | if (!test_and_set_bit_lock(HPTE_LOCK_BIT, word)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | break; |
| 174 | while(test_bit(HPTE_LOCK_BIT, word)) |
| 175 | cpu_relax(); |
| 176 | } |
| 177 | } |
| 178 | |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 179 | static inline void native_unlock_hpte(struct hash_pte *hptep) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | { |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 181 | unsigned long *word = &hptep->v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | |
Anton Blanchard | 66d99b8 | 2010-02-10 01:03:06 +0000 | [diff] [blame] | 183 | clear_bit_unlock(HPTE_LOCK_BIT, word); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | } |
| 185 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 186 | static long native_hpte_insert(unsigned long hpte_group, unsigned long vpn, |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 187 | unsigned long pa, unsigned long rflags, |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 188 | unsigned long vflags, int psize, int apsize, int ssize) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | { |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 190 | struct hash_pte *hptep = htab_address + hpte_group; |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 191 | unsigned long hpte_v, hpte_r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | int i; |
| 193 | |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 194 | if (!(vflags & HPTE_V_BOLTED)) { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 195 | DBG_LOW(" insert(group=%lx, vpn=%016lx, pa=%016lx," |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 196 | " rflags=%lx, vflags=%lx, psize=%d)\n", |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 197 | hpte_group, vpn, pa, rflags, vflags, psize); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 198 | } |
| 199 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | for (i = 0; i < HPTES_PER_GROUP; i++) { |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 201 | if (! (hptep->v & HPTE_V_VALID)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | /* retry with lock held */ |
| 203 | native_lock_hpte(hptep); |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 204 | if (! (hptep->v & HPTE_V_VALID)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | break; |
| 206 | native_unlock_hpte(hptep); |
| 207 | } |
| 208 | |
| 209 | hptep++; |
| 210 | } |
| 211 | |
| 212 | if (i == HPTES_PER_GROUP) |
| 213 | return -1; |
| 214 | |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 215 | hpte_v = hpte_encode_v(vpn, psize, apsize, ssize) | vflags | HPTE_V_VALID; |
| 216 | hpte_r = hpte_encode_r(pa, psize, apsize) | rflags; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 217 | |
| 218 | if (!(vflags & HPTE_V_BOLTED)) { |
| 219 | DBG_LOW(" i=%x hpte_v=%016lx, hpte_r=%016lx\n", |
| 220 | i, hpte_v, hpte_r); |
| 221 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 223 | hptep->r = hpte_r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 224 | /* Guarantee the second dword is visible before the valid bit */ |
Kumar Gala | 74a0ba6 | 2007-07-09 23:49:09 -0500 | [diff] [blame] | 225 | eieio(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | /* |
| 227 | * Now set the first dword including the valid bit |
| 228 | * NOTE: this also unlocks the hpte |
| 229 | */ |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 230 | hptep->v = hpte_v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | |
| 232 | __asm__ __volatile__ ("ptesync" : : : "memory"); |
| 233 | |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 234 | return i | (!!(vflags & HPTE_V_SECONDARY) << 3); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | } |
| 236 | |
| 237 | static long native_hpte_remove(unsigned long hpte_group) |
| 238 | { |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 239 | struct hash_pte *hptep; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | int i; |
| 241 | int slot_offset; |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 242 | unsigned long hpte_v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 244 | DBG_LOW(" remove(group=%lx)\n", hpte_group); |
| 245 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 | /* pick a random entry to start at */ |
| 247 | slot_offset = mftb() & 0x7; |
| 248 | |
| 249 | for (i = 0; i < HPTES_PER_GROUP; i++) { |
| 250 | hptep = htab_address + hpte_group + slot_offset; |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 251 | hpte_v = hptep->v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 253 | if ((hpte_v & HPTE_V_VALID) && !(hpte_v & HPTE_V_BOLTED)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | /* retry with lock held */ |
| 255 | native_lock_hpte(hptep); |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 256 | hpte_v = hptep->v; |
| 257 | if ((hpte_v & HPTE_V_VALID) |
| 258 | && !(hpte_v & HPTE_V_BOLTED)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 259 | break; |
| 260 | native_unlock_hpte(hptep); |
| 261 | } |
| 262 | |
| 263 | slot_offset++; |
| 264 | slot_offset &= 0x7; |
| 265 | } |
| 266 | |
| 267 | if (i == HPTES_PER_GROUP) |
| 268 | return -1; |
| 269 | |
| 270 | /* Invalidate the hpte. NOTE: this also unlocks it */ |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 271 | hptep->v = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | |
| 273 | return i; |
| 274 | } |
| 275 | |
Aneesh Kumar K.V | 7e74c39 | 2013-04-28 09:37:36 +0000 | [diff] [blame] | 276 | static inline int __hpte_actual_psize(unsigned int lp, int psize) |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 277 | { |
| 278 | int i, shift; |
| 279 | unsigned int mask; |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 280 | |
| 281 | /* start from 1 ignoring MMU_PAGE_4K */ |
| 282 | for (i = 1; i < MMU_PAGE_COUNT; i++) { |
| 283 | |
| 284 | /* invalid penc */ |
| 285 | if (mmu_psize_defs[psize].penc[i] == -1) |
| 286 | continue; |
| 287 | /* |
| 288 | * encoding bits per actual page size |
| 289 | * PTE LP actual page size |
| 290 | * rrrr rrrz >=8KB |
| 291 | * rrrr rrzz >=16KB |
| 292 | * rrrr rzzz >=32KB |
| 293 | * rrrr zzzz >=64KB |
| 294 | * ....... |
| 295 | */ |
| 296 | shift = mmu_psize_defs[i].shift - LP_SHIFT; |
| 297 | if (shift > LP_BITS) |
| 298 | shift = LP_BITS; |
| 299 | mask = (1 << shift) - 1; |
| 300 | if ((lp & mask) == mmu_psize_defs[psize].penc[i]) |
| 301 | return i; |
| 302 | } |
| 303 | return -1; |
| 304 | } |
| 305 | |
Aneesh Kumar K.V | 7e74c39 | 2013-04-28 09:37:36 +0000 | [diff] [blame] | 306 | static inline int hpte_actual_psize(struct hash_pte *hptep, int psize) |
| 307 | { |
| 308 | /* Look at the 8 bit LP value */ |
| 309 | unsigned int lp = (hptep->r >> LP_SHIFT) & ((1 << LP_BITS) - 1); |
| 310 | |
| 311 | if (!(hptep->v & HPTE_V_VALID)) |
| 312 | return -1; |
| 313 | |
| 314 | /* First check if it is large page */ |
| 315 | if (!(hptep->v & HPTE_V_LARGE)) |
| 316 | return MMU_PAGE_4K; |
| 317 | |
| 318 | return __hpte_actual_psize(lp, psize); |
| 319 | } |
| 320 | |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 321 | static long native_hpte_updatepp(unsigned long slot, unsigned long newpp, |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 322 | unsigned long vpn, int psize, int ssize, |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 323 | int local) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | { |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 325 | struct hash_pte *hptep = htab_address + slot; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 326 | unsigned long hpte_v, want_v; |
| 327 | int ret = 0; |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 328 | int actual_psize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | |
Aneesh Kumar K.V | 74f227b | 2013-04-28 09:37:34 +0000 | [diff] [blame] | 330 | want_v = hpte_encode_avpn(vpn, psize, ssize); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 331 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 332 | DBG_LOW(" update(vpn=%016lx, avpnv=%016lx, group=%lx, newpp=%lx)", |
| 333 | vpn, want_v & HPTE_V_AVPN, slot, newpp); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 334 | |
| 335 | native_lock_hpte(hptep); |
| 336 | |
| 337 | hpte_v = hptep->v; |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 338 | actual_psize = hpte_actual_psize(hptep, psize); |
| 339 | if (actual_psize < 0) { |
| 340 | native_unlock_hpte(hptep); |
| 341 | return -1; |
| 342 | } |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 343 | /* Even if we miss, we need to invalidate the TLB */ |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 344 | if (!HPTE_V_COMPARE(hpte_v, want_v)) { |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 345 | DBG_LOW(" -> miss\n"); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 346 | ret = -1; |
| 347 | } else { |
| 348 | DBG_LOW(" -> hit\n"); |
| 349 | /* Update the HPTE */ |
| 350 | hptep->r = (hptep->r & ~(HPTE_R_PP | HPTE_R_N)) | |
Benjamin Herrenschmidt | c5cf0e3 | 2006-05-30 14:14:19 +1000 | [diff] [blame] | 351 | (newpp & (HPTE_R_PP | HPTE_R_N | HPTE_R_C)); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 352 | } |
Jon Tollefson | 3f1df7a | 2007-05-18 04:49:22 +1000 | [diff] [blame] | 353 | native_unlock_hpte(hptep); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 354 | |
| 355 | /* Ensure it is out of the tlb too. */ |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 356 | tlbie(vpn, psize, actual_psize, ssize, local); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 357 | |
| 358 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | } |
| 360 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 361 | static long native_hpte_find(unsigned long vpn, int psize, int ssize) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | { |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 363 | struct hash_pte *hptep; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | unsigned long hash; |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 365 | unsigned long i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 366 | long slot; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 367 | unsigned long want_v, hpte_v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 369 | hash = hpt_hash(vpn, mmu_psize_defs[psize].shift, ssize); |
Aneesh Kumar K.V | 74f227b | 2013-04-28 09:37:34 +0000 | [diff] [blame] | 370 | want_v = hpte_encode_avpn(vpn, psize, ssize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 | |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 372 | /* Bolted mappings are only ever in the primary group */ |
| 373 | slot = (hash & htab_hash_mask) * HPTES_PER_GROUP; |
| 374 | for (i = 0; i < HPTES_PER_GROUP; i++) { |
| 375 | hptep = htab_address + slot; |
| 376 | hpte_v = hptep->v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 378 | if (HPTE_V_COMPARE(hpte_v, want_v) && (hpte_v & HPTE_V_VALID)) |
| 379 | /* HPTE matches */ |
| 380 | return slot; |
| 381 | ++slot; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 382 | } |
| 383 | |
| 384 | return -1; |
| 385 | } |
| 386 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | /* |
| 388 | * Update the page protection bits. Intended to be used to create |
| 389 | * guard pages for kernel data structures on pages which are bolted |
| 390 | * in the HPT. Assumes pages being operated on will not be stolen. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 391 | * |
| 392 | * No need to lock here because we should be the only user. |
| 393 | */ |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 394 | static void native_hpte_updateboltedpp(unsigned long newpp, unsigned long ea, |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 395 | int psize, int ssize) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 396 | { |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 397 | int actual_psize; |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 398 | unsigned long vpn; |
| 399 | unsigned long vsid; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | long slot; |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 401 | struct hash_pte *hptep; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 403 | vsid = get_kernel_vsid(ea, ssize); |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 404 | vpn = hpt_vpn(ea, vsid, ssize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 406 | slot = native_hpte_find(vpn, psize, ssize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | if (slot == -1) |
| 408 | panic("could not find page to bolt\n"); |
| 409 | hptep = htab_address + slot; |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 410 | actual_psize = hpte_actual_psize(hptep, psize); |
| 411 | if (actual_psize < 0) |
| 412 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 414 | /* Update the HPTE */ |
| 415 | hptep->r = (hptep->r & ~(HPTE_R_PP | HPTE_R_N)) | |
| 416 | (newpp & (HPTE_R_PP | HPTE_R_N)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 417 | |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 418 | /* Ensure it is out of the tlb too. */ |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 419 | tlbie(vpn, psize, actual_psize, ssize, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | } |
| 421 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 422 | static void native_hpte_invalidate(unsigned long slot, unsigned long vpn, |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 423 | int psize, int ssize, int local) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | { |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 425 | struct hash_pte *hptep = htab_address + slot; |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 426 | unsigned long hpte_v; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 427 | unsigned long want_v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | unsigned long flags; |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 429 | int actual_psize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 430 | |
| 431 | local_irq_save(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 433 | DBG_LOW(" invalidate(vpn=%016lx, hash: %lx)\n", vpn, slot); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 434 | |
Aneesh Kumar K.V | 74f227b | 2013-04-28 09:37:34 +0000 | [diff] [blame] | 435 | want_v = hpte_encode_avpn(vpn, psize, ssize); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 436 | native_lock_hpte(hptep); |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 437 | hpte_v = hptep->v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 439 | actual_psize = hpte_actual_psize(hptep, psize); |
| 440 | if (actual_psize < 0) { |
| 441 | native_unlock_hpte(hptep); |
| 442 | local_irq_restore(flags); |
| 443 | return; |
| 444 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | /* Even if we miss, we need to invalidate the TLB */ |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 446 | if (!HPTE_V_COMPARE(hpte_v, want_v)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | native_unlock_hpte(hptep); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 448 | else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 449 | /* Invalidate the hpte. NOTE: this also unlocks it */ |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 450 | hptep->v = 0; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 451 | |
| 452 | /* Invalidate the TLB */ |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 453 | tlbie(vpn, psize, actual_psize, ssize, local); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 454 | |
| 455 | local_irq_restore(flags); |
| 456 | } |
| 457 | |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 458 | static void hpte_decode(struct hash_pte *hpte, unsigned long slot, |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 459 | int *psize, int *apsize, int *ssize, unsigned long *vpn) |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 460 | { |
Aneesh Kumar K.V | dcda287 | 2012-09-10 02:52:49 +0000 | [diff] [blame] | 461 | unsigned long avpn, pteg, vpi; |
Luke Browning | 71bf08b | 2007-05-03 00:19:11 +1000 | [diff] [blame] | 462 | unsigned long hpte_v = hpte->v; |
Aneesh Kumar K.V | dcda287 | 2012-09-10 02:52:49 +0000 | [diff] [blame] | 463 | unsigned long vsid, seg_off; |
Aneesh Kumar K.V | 7e74c39 | 2013-04-28 09:37:36 +0000 | [diff] [blame] | 464 | int size, a_size, shift; |
| 465 | /* Look at the 8 bit LP value */ |
| 466 | unsigned int lp = (hpte->r >> LP_SHIFT) & ((1 << LP_BITS) - 1); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 467 | |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 468 | if (!(hpte_v & HPTE_V_LARGE)) { |
| 469 | size = MMU_PAGE_4K; |
| 470 | a_size = MMU_PAGE_4K; |
| 471 | } else { |
Luke Browning | 71bf08b | 2007-05-03 00:19:11 +1000 | [diff] [blame] | 472 | for (size = 0; size < MMU_PAGE_COUNT; size++) { |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 473 | |
Luke Browning | 71bf08b | 2007-05-03 00:19:11 +1000 | [diff] [blame] | 474 | /* valid entries have a shift value */ |
| 475 | if (!mmu_psize_defs[size].shift) |
| 476 | continue; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 477 | |
Aneesh Kumar K.V | 7e74c39 | 2013-04-28 09:37:36 +0000 | [diff] [blame] | 478 | a_size = __hpte_actual_psize(lp, size); |
| 479 | if (a_size != -1) |
| 480 | break; |
Luke Browning | 71bf08b | 2007-05-03 00:19:11 +1000 | [diff] [blame] | 481 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 482 | } |
Paul Mackerras | 2454c7e | 2007-05-10 15:28:44 +1000 | [diff] [blame] | 483 | /* This works for all page sizes, and for 256M and 1T segments */ |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 484 | *ssize = hpte_v >> HPTE_V_SSIZE_SHIFT; |
Aneesh Kumar K.V | dcda287 | 2012-09-10 02:52:49 +0000 | [diff] [blame] | 485 | shift = mmu_psize_defs[size].shift; |
| 486 | |
| 487 | avpn = (HPTE_V_AVPN_VAL(hpte_v) & ~mmu_psize_defs[size].avpnm); |
| 488 | pteg = slot / HPTES_PER_GROUP; |
| 489 | if (hpte_v & HPTE_V_SECONDARY) |
| 490 | pteg = ~pteg; |
| 491 | |
| 492 | switch (*ssize) { |
| 493 | case MMU_SEGSIZE_256M: |
| 494 | /* We only have 28 - 23 bits of seg_off in avpn */ |
| 495 | seg_off = (avpn & 0x1f) << 23; |
| 496 | vsid = avpn >> 5; |
| 497 | /* We can find more bits from the pteg value */ |
| 498 | if (shift < 23) { |
| 499 | vpi = (vsid ^ pteg) & htab_hash_mask; |
| 500 | seg_off |= vpi << shift; |
| 501 | } |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 502 | *vpn = vsid << (SID_SHIFT - VPN_SHIFT) | seg_off >> VPN_SHIFT; |
Aneesh Kumar K.V | dcda287 | 2012-09-10 02:52:49 +0000 | [diff] [blame] | 503 | case MMU_SEGSIZE_1T: |
| 504 | /* We only have 40 - 23 bits of seg_off in avpn */ |
| 505 | seg_off = (avpn & 0x1ffff) << 23; |
| 506 | vsid = avpn >> 17; |
| 507 | if (shift < 23) { |
| 508 | vpi = (vsid ^ (vsid << 25) ^ pteg) & htab_hash_mask; |
| 509 | seg_off |= vpi << shift; |
| 510 | } |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 511 | *vpn = vsid << (SID_SHIFT_1T - VPN_SHIFT) | seg_off >> VPN_SHIFT; |
Aneesh Kumar K.V | dcda287 | 2012-09-10 02:52:49 +0000 | [diff] [blame] | 512 | default: |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 513 | *vpn = size = 0; |
Aneesh Kumar K.V | dcda287 | 2012-09-10 02:52:49 +0000 | [diff] [blame] | 514 | } |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 515 | *psize = size; |
| 516 | *apsize = a_size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 517 | } |
| 518 | |
R Sharada | f4c82d5 | 2005-06-25 14:58:08 -0700 | [diff] [blame] | 519 | /* |
| 520 | * clear all mappings on kexec. All cpus are in real mode (or they will |
| 521 | * be when they isi), and we are the only one left. We rely on our kernel |
| 522 | * mapping being 0xC0's and the hardware ignoring those two real bits. |
| 523 | * |
| 524 | * TODO: add batching support when enabled. remember, no dynamic memory here, |
| 525 | * athough there is the control page available... |
| 526 | */ |
| 527 | static void native_hpte_clear(void) |
| 528 | { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 529 | unsigned long vpn = 0; |
R Sharada | f4c82d5 | 2005-06-25 14:58:08 -0700 | [diff] [blame] | 530 | unsigned long slot, slots, flags; |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 531 | struct hash_pte *hptep = htab_address; |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 532 | unsigned long hpte_v; |
R Sharada | f4c82d5 | 2005-06-25 14:58:08 -0700 | [diff] [blame] | 533 | unsigned long pteg_count; |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 534 | int psize, apsize, ssize; |
R Sharada | f4c82d5 | 2005-06-25 14:58:08 -0700 | [diff] [blame] | 535 | |
| 536 | pteg_count = htab_hash_mask + 1; |
| 537 | |
| 538 | local_irq_save(flags); |
| 539 | |
| 540 | /* we take the tlbie lock and hold it. Some hardware will |
| 541 | * deadlock if we try to tlbie from two processors at once. |
| 542 | */ |
Thomas Gleixner | 6b9c9b8 | 2010-02-18 02:22:35 +0000 | [diff] [blame] | 543 | raw_spin_lock(&native_tlbie_lock); |
R Sharada | f4c82d5 | 2005-06-25 14:58:08 -0700 | [diff] [blame] | 544 | |
| 545 | slots = pteg_count * HPTES_PER_GROUP; |
| 546 | |
| 547 | for (slot = 0; slot < slots; slot++, hptep++) { |
| 548 | /* |
| 549 | * we could lock the pte here, but we are the only cpu |
| 550 | * running, right? and for crash dump, we probably |
| 551 | * don't want to wait for a maybe bad cpu. |
| 552 | */ |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 553 | hpte_v = hptep->v; |
R Sharada | f4c82d5 | 2005-06-25 14:58:08 -0700 | [diff] [blame] | 554 | |
R Sharada | 47f78a4 | 2006-02-22 21:43:08 +0530 | [diff] [blame] | 555 | /* |
| 556 | * Call __tlbie() here rather than tlbie() since we |
| 557 | * already hold the native_tlbie_lock. |
| 558 | */ |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 559 | if (hpte_v & HPTE_V_VALID) { |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 560 | hpte_decode(hptep, slot, &psize, &apsize, &ssize, &vpn); |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 561 | hptep->v = 0; |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 562 | __tlbie(vpn, psize, apsize, ssize); |
R Sharada | f4c82d5 | 2005-06-25 14:58:08 -0700 | [diff] [blame] | 563 | } |
| 564 | } |
| 565 | |
R Sharada | 47f78a4 | 2006-02-22 21:43:08 +0530 | [diff] [blame] | 566 | asm volatile("eieio; tlbsync; ptesync":::"memory"); |
Thomas Gleixner | 6b9c9b8 | 2010-02-18 02:22:35 +0000 | [diff] [blame] | 567 | raw_spin_unlock(&native_tlbie_lock); |
R Sharada | f4c82d5 | 2005-06-25 14:58:08 -0700 | [diff] [blame] | 568 | local_irq_restore(flags); |
| 569 | } |
| 570 | |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 571 | /* |
| 572 | * Batched hash table flush, we batch the tlbie's to avoid taking/releasing |
| 573 | * the lock all the time |
| 574 | */ |
Benjamin Herrenschmidt | 61b1a94 | 2005-09-20 13:52:50 +1000 | [diff] [blame] | 575 | static void native_flush_hash_range(unsigned long number, int local) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 576 | { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 577 | unsigned long vpn; |
| 578 | unsigned long hash, index, hidx, shift, slot; |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 579 | struct hash_pte *hptep; |
David Gibson | 96e2844 | 2005-07-13 01:11:42 -0700 | [diff] [blame] | 580 | unsigned long hpte_v; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 581 | unsigned long want_v; |
| 582 | unsigned long flags; |
| 583 | real_pte_t pte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 584 | struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 585 | unsigned long psize = batch->psize; |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 586 | int ssize = batch->ssize; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 587 | int i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 588 | |
| 589 | local_irq_save(flags); |
| 590 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 591 | for (i = 0; i < number; i++) { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 592 | vpn = batch->vpn[i]; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 593 | pte = batch->pte[i]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 594 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 595 | pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) { |
| 596 | hash = hpt_hash(vpn, shift, ssize); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 597 | hidx = __rpte_to_hidx(pte, index); |
| 598 | if (hidx & _PTEIDX_SECONDARY) |
| 599 | hash = ~hash; |
| 600 | slot = (hash & htab_hash_mask) * HPTES_PER_GROUP; |
| 601 | slot += hidx & _PTEIDX_GROUP_IX; |
| 602 | hptep = htab_address + slot; |
Aneesh Kumar K.V | 74f227b | 2013-04-28 09:37:34 +0000 | [diff] [blame] | 603 | want_v = hpte_encode_avpn(vpn, psize, ssize); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 604 | native_lock_hpte(hptep); |
| 605 | hpte_v = hptep->v; |
| 606 | if (!HPTE_V_COMPARE(hpte_v, want_v) || |
| 607 | !(hpte_v & HPTE_V_VALID)) |
| 608 | native_unlock_hpte(hptep); |
| 609 | else |
| 610 | hptep->v = 0; |
| 611 | } pte_iterate_hashed_end(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | } |
| 613 | |
Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 614 | if (mmu_has_feature(MMU_FTR_TLBIEL) && |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 615 | mmu_psize_defs[psize].tlbiel && local) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | asm volatile("ptesync":::"memory"); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 617 | for (i = 0; i < number; i++) { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 618 | vpn = batch->vpn[i]; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 619 | pte = batch->pte[i]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 621 | pte_iterate_hashed_subpages(pte, psize, |
| 622 | vpn, index, shift) { |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 623 | __tlbiel(vpn, psize, psize, ssize); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 624 | } pte_iterate_hashed_end(); |
| 625 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 626 | asm volatile("ptesync":::"memory"); |
| 627 | } else { |
Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 628 | int lock_tlbie = !mmu_has_feature(MMU_FTR_LOCKLESS_TLBIE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 629 | |
| 630 | if (lock_tlbie) |
Thomas Gleixner | 6b9c9b8 | 2010-02-18 02:22:35 +0000 | [diff] [blame] | 631 | raw_spin_lock(&native_tlbie_lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 632 | |
| 633 | asm volatile("ptesync":::"memory"); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 634 | for (i = 0; i < number; i++) { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 635 | vpn = batch->vpn[i]; |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 636 | pte = batch->pte[i]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 638 | pte_iterate_hashed_subpages(pte, psize, |
| 639 | vpn, index, shift) { |
Aneesh Kumar K.V | b1022fb | 2013-04-28 09:37:35 +0000 | [diff] [blame] | 640 | __tlbie(vpn, psize, psize, ssize); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 641 | } pte_iterate_hashed_end(); |
| 642 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 643 | asm volatile("eieio; tlbsync; ptesync":::"memory"); |
| 644 | |
| 645 | if (lock_tlbie) |
Thomas Gleixner | 6b9c9b8 | 2010-02-18 02:22:35 +0000 | [diff] [blame] | 646 | raw_spin_unlock(&native_tlbie_lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 647 | } |
| 648 | |
| 649 | local_irq_restore(flags); |
| 650 | } |
| 651 | |
Michael Ellerman | 7d0daae | 2006-06-23 18:16:38 +1000 | [diff] [blame] | 652 | void __init hpte_init_native(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 653 | { |
| 654 | ppc_md.hpte_invalidate = native_hpte_invalidate; |
| 655 | ppc_md.hpte_updatepp = native_hpte_updatepp; |
| 656 | ppc_md.hpte_updateboltedpp = native_hpte_updateboltedpp; |
| 657 | ppc_md.hpte_insert = native_hpte_insert; |
R Sharada | f4c82d5 | 2005-06-25 14:58:08 -0700 | [diff] [blame] | 658 | ppc_md.hpte_remove = native_hpte_remove; |
| 659 | ppc_md.hpte_clear_all = native_hpte_clear; |
Michael Ellerman | 8e16699 | 2012-09-20 22:08:28 +0000 | [diff] [blame] | 660 | ppc_md.flush_hash_range = native_flush_hash_range; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 661 | } |