Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1 | /* |
| 2 | * EDMA3 support for DaVinci |
| 3 | * |
| 4 | * Copyright (C) 2006-2009 Texas Instruments. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 19 | */ |
| 20 | #include <linux/kernel.h> |
| 21 | #include <linux/sched.h> |
| 22 | #include <linux/init.h> |
| 23 | #include <linux/module.h> |
| 24 | #include <linux/interrupt.h> |
| 25 | #include <linux/platform_device.h> |
| 26 | #include <linux/spinlock.h> |
| 27 | #include <linux/compiler.h> |
| 28 | #include <linux/io.h> |
| 29 | |
| 30 | #include <mach/cputype.h> |
| 31 | #include <mach/memory.h> |
| 32 | #include <mach/hardware.h> |
| 33 | #include <mach/irqs.h> |
| 34 | #include <mach/edma.h> |
| 35 | #include <mach/mux.h> |
| 36 | |
| 37 | |
| 38 | /* Offsets matching "struct edmacc_param" */ |
| 39 | #define PARM_OPT 0x00 |
| 40 | #define PARM_SRC 0x04 |
| 41 | #define PARM_A_B_CNT 0x08 |
| 42 | #define PARM_DST 0x0c |
| 43 | #define PARM_SRC_DST_BIDX 0x10 |
| 44 | #define PARM_LINK_BCNTRLD 0x14 |
| 45 | #define PARM_SRC_DST_CIDX 0x18 |
| 46 | #define PARM_CCNT 0x1c |
| 47 | |
| 48 | #define PARM_SIZE 0x20 |
| 49 | |
| 50 | /* Offsets for EDMA CC global channel registers and their shadows */ |
| 51 | #define SH_ER 0x00 /* 64 bits */ |
| 52 | #define SH_ECR 0x08 /* 64 bits */ |
| 53 | #define SH_ESR 0x10 /* 64 bits */ |
| 54 | #define SH_CER 0x18 /* 64 bits */ |
| 55 | #define SH_EER 0x20 /* 64 bits */ |
| 56 | #define SH_EECR 0x28 /* 64 bits */ |
| 57 | #define SH_EESR 0x30 /* 64 bits */ |
| 58 | #define SH_SER 0x38 /* 64 bits */ |
| 59 | #define SH_SECR 0x40 /* 64 bits */ |
| 60 | #define SH_IER 0x50 /* 64 bits */ |
| 61 | #define SH_IECR 0x58 /* 64 bits */ |
| 62 | #define SH_IESR 0x60 /* 64 bits */ |
| 63 | #define SH_IPR 0x68 /* 64 bits */ |
| 64 | #define SH_ICR 0x70 /* 64 bits */ |
| 65 | #define SH_IEVAL 0x78 |
| 66 | #define SH_QER 0x80 |
| 67 | #define SH_QEER 0x84 |
| 68 | #define SH_QEECR 0x88 |
| 69 | #define SH_QEESR 0x8c |
| 70 | #define SH_QSER 0x90 |
| 71 | #define SH_QSECR 0x94 |
| 72 | #define SH_SIZE 0x200 |
| 73 | |
| 74 | /* Offsets for EDMA CC global registers */ |
| 75 | #define EDMA_REV 0x0000 |
| 76 | #define EDMA_CCCFG 0x0004 |
| 77 | #define EDMA_QCHMAP 0x0200 /* 8 registers */ |
| 78 | #define EDMA_DMAQNUM 0x0240 /* 8 registers (4 on OMAP-L1xx) */ |
| 79 | #define EDMA_QDMAQNUM 0x0260 |
| 80 | #define EDMA_QUETCMAP 0x0280 |
| 81 | #define EDMA_QUEPRI 0x0284 |
| 82 | #define EDMA_EMR 0x0300 /* 64 bits */ |
| 83 | #define EDMA_EMCR 0x0308 /* 64 bits */ |
| 84 | #define EDMA_QEMR 0x0310 |
| 85 | #define EDMA_QEMCR 0x0314 |
| 86 | #define EDMA_CCERR 0x0318 |
| 87 | #define EDMA_CCERRCLR 0x031c |
| 88 | #define EDMA_EEVAL 0x0320 |
| 89 | #define EDMA_DRAE 0x0340 /* 4 x 64 bits*/ |
| 90 | #define EDMA_QRAE 0x0380 /* 4 registers */ |
| 91 | #define EDMA_QUEEVTENTRY 0x0400 /* 2 x 16 registers */ |
| 92 | #define EDMA_QSTAT 0x0600 /* 2 registers */ |
| 93 | #define EDMA_QWMTHRA 0x0620 |
| 94 | #define EDMA_QWMTHRB 0x0624 |
| 95 | #define EDMA_CCSTAT 0x0640 |
| 96 | |
| 97 | #define EDMA_M 0x1000 /* global channel registers */ |
| 98 | #define EDMA_ECR 0x1008 |
| 99 | #define EDMA_ECRH 0x100C |
| 100 | #define EDMA_SHADOW0 0x2000 /* 4 regions shadowing global channels */ |
| 101 | #define EDMA_PARM 0x4000 /* 128 param entries */ |
| 102 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 103 | #define PARM_OFFSET(param_no) (EDMA_PARM + ((param_no) << 5)) |
| 104 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 105 | #define EDMA_DCHMAP 0x0100 /* 64 registers */ |
| 106 | #define CHMAP_EXIST BIT(24) |
| 107 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 108 | #define EDMA_MAX_DMACH 64 |
| 109 | #define EDMA_MAX_PARAMENTRY 512 |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 110 | #define EDMA_MAX_CC 2 |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 111 | |
| 112 | |
| 113 | /*****************************************************************************/ |
| 114 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 115 | static void __iomem *edmacc_regs_base[EDMA_MAX_CC]; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 116 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 117 | static inline unsigned int edma_read(unsigned ctlr, int offset) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 118 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 119 | return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 120 | } |
| 121 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 122 | static inline void edma_write(unsigned ctlr, int offset, int val) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 123 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 124 | __raw_writel(val, edmacc_regs_base[ctlr] + offset); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 125 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 126 | static inline void edma_modify(unsigned ctlr, int offset, unsigned and, |
| 127 | unsigned or) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 128 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 129 | unsigned val = edma_read(ctlr, offset); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 130 | val &= and; |
| 131 | val |= or; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 132 | edma_write(ctlr, offset, val); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 133 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 134 | static inline void edma_and(unsigned ctlr, int offset, unsigned and) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 135 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 136 | unsigned val = edma_read(ctlr, offset); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 137 | val &= and; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 138 | edma_write(ctlr, offset, val); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 139 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 140 | static inline void edma_or(unsigned ctlr, int offset, unsigned or) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 141 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 142 | unsigned val = edma_read(ctlr, offset); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 143 | val |= or; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 144 | edma_write(ctlr, offset, val); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 145 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 146 | static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 147 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 148 | return edma_read(ctlr, offset + (i << 2)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 149 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 150 | static inline void edma_write_array(unsigned ctlr, int offset, int i, |
| 151 | unsigned val) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 152 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 153 | edma_write(ctlr, offset + (i << 2), val); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 154 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 155 | static inline void edma_modify_array(unsigned ctlr, int offset, int i, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 156 | unsigned and, unsigned or) |
| 157 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 158 | edma_modify(ctlr, offset + (i << 2), and, or); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 159 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 160 | static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 161 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 162 | edma_or(ctlr, offset + (i << 2), or); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 163 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 164 | static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j, |
| 165 | unsigned or) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 166 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 167 | edma_or(ctlr, offset + ((i*2 + j) << 2), or); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 168 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 169 | static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j, |
| 170 | unsigned val) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 171 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 172 | edma_write(ctlr, offset + ((i*2 + j) << 2), val); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 173 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 174 | static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 175 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 176 | return edma_read(ctlr, EDMA_SHADOW0 + offset); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 177 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 178 | static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset, |
| 179 | int i) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 180 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 181 | return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 182 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 183 | static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 184 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 185 | edma_write(ctlr, EDMA_SHADOW0 + offset, val); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 186 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 187 | static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i, |
| 188 | unsigned val) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 189 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 190 | edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 191 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 192 | static inline unsigned int edma_parm_read(unsigned ctlr, int offset, |
| 193 | int param_no) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 194 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 195 | return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 196 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 197 | static inline void edma_parm_write(unsigned ctlr, int offset, int param_no, |
| 198 | unsigned val) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 199 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 200 | edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 201 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 202 | static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 203 | unsigned and, unsigned or) |
| 204 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 205 | edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 206 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 207 | static inline void edma_parm_and(unsigned ctlr, int offset, int param_no, |
| 208 | unsigned and) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 209 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 210 | edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 211 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 212 | static inline void edma_parm_or(unsigned ctlr, int offset, int param_no, |
| 213 | unsigned or) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 214 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 215 | edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 216 | } |
| 217 | |
| 218 | /*****************************************************************************/ |
| 219 | |
| 220 | /* actual number of DMA channels and slots on this silicon */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 221 | struct edma { |
| 222 | /* how many dma resources of each type */ |
| 223 | unsigned num_channels; |
| 224 | unsigned num_region; |
| 225 | unsigned num_slots; |
| 226 | unsigned num_tc; |
| 227 | unsigned num_cc; |
Sandeep Paulraj | a0f0202 | 2009-07-27 09:57:07 -0400 | [diff] [blame] | 228 | enum dma_event_q default_queue; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 229 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 230 | /* list of channels with no even trigger; terminated by "-1" */ |
| 231 | const s8 *noevent; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 232 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 233 | /* The edma_inuse bit for each PaRAM slot is clear unless the |
| 234 | * channel is in use ... by ARM or DSP, for QDMA, or whatever. |
| 235 | */ |
| 236 | DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 237 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 238 | /* The edma_noevent bit for each channel is clear unless |
| 239 | * it doesn't trigger DMA events on this platform. It uses a |
| 240 | * bit of SOC-specific initialization code. |
| 241 | */ |
| 242 | DECLARE_BITMAP(edma_noevent, EDMA_MAX_DMACH); |
| 243 | |
| 244 | unsigned irq_res_start; |
| 245 | unsigned irq_res_end; |
| 246 | |
| 247 | struct dma_interrupt_data { |
| 248 | void (*callback)(unsigned channel, unsigned short ch_status, |
| 249 | void *data); |
| 250 | void *data; |
| 251 | } intr_data[EDMA_MAX_DMACH]; |
| 252 | }; |
| 253 | |
| 254 | static struct edma *edma_info[EDMA_MAX_CC]; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 255 | |
| 256 | /* dummy param set used to (re)initialize parameter RAM slots */ |
| 257 | static const struct edmacc_param dummy_paramset = { |
| 258 | .link_bcntrld = 0xffff, |
| 259 | .ccnt = 1, |
| 260 | }; |
| 261 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 262 | /*****************************************************************************/ |
| 263 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 264 | static void map_dmach_queue(unsigned ctlr, unsigned ch_no, |
| 265 | enum dma_event_q queue_no) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 266 | { |
| 267 | int bit = (ch_no & 0x7) * 4; |
| 268 | |
| 269 | /* default to low priority queue */ |
| 270 | if (queue_no == EVENTQ_DEFAULT) |
Sandeep Paulraj | a0f0202 | 2009-07-27 09:57:07 -0400 | [diff] [blame] | 271 | queue_no = edma_info[ctlr]->default_queue; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 272 | |
| 273 | queue_no &= 7; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 274 | edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3), |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 275 | ~(0x7 << bit), queue_no << bit); |
| 276 | } |
| 277 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 278 | static void __init map_queue_tc(unsigned ctlr, int queue_no, int tc_no) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 279 | { |
| 280 | int bit = queue_no * 4; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 281 | edma_modify(ctlr, EDMA_QUETCMAP, ~(0x7 << bit), ((tc_no & 0x7) << bit)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 282 | } |
| 283 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 284 | static void __init assign_priority_to_queue(unsigned ctlr, int queue_no, |
| 285 | int priority) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 286 | { |
| 287 | int bit = queue_no * 4; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 288 | edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit), |
| 289 | ((priority & 0x7) << bit)); |
| 290 | } |
| 291 | |
| 292 | /** |
| 293 | * map_dmach_param - Maps channel number to param entry number |
| 294 | * |
| 295 | * This maps the dma channel number to param entry numberter. In |
| 296 | * other words using the DMA channel mapping registers a param entry |
| 297 | * can be mapped to any channel |
| 298 | * |
| 299 | * Callers are responsible for ensuring the channel mapping logic is |
| 300 | * included in that particular EDMA variant (Eg : dm646x) |
| 301 | * |
| 302 | */ |
| 303 | static void __init map_dmach_param(unsigned ctlr) |
| 304 | { |
| 305 | int i; |
| 306 | for (i = 0; i < EDMA_MAX_DMACH; i++) |
| 307 | edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 308 | } |
| 309 | |
| 310 | static inline void |
| 311 | setup_dma_interrupt(unsigned lch, |
| 312 | void (*callback)(unsigned channel, u16 ch_status, void *data), |
| 313 | void *data) |
| 314 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 315 | unsigned ctlr; |
| 316 | |
| 317 | ctlr = EDMA_CTLR(lch); |
| 318 | lch = EDMA_CHAN_SLOT(lch); |
| 319 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 320 | if (!callback) { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 321 | edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 322 | (1 << (lch & 0x1f))); |
| 323 | } |
| 324 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 325 | edma_info[ctlr]->intr_data[lch].callback = callback; |
| 326 | edma_info[ctlr]->intr_data[lch].data = data; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 327 | |
| 328 | if (callback) { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 329 | edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 330 | (1 << (lch & 0x1f))); |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 331 | edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 332 | (1 << (lch & 0x1f))); |
| 333 | } |
| 334 | } |
| 335 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 336 | static int irq2ctlr(int irq) |
| 337 | { |
| 338 | if (irq >= edma_info[0]->irq_res_start && |
| 339 | irq <= edma_info[0]->irq_res_end) |
| 340 | return 0; |
| 341 | else if (irq >= edma_info[1]->irq_res_start && |
| 342 | irq <= edma_info[1]->irq_res_end) |
| 343 | return 1; |
| 344 | |
| 345 | return -1; |
| 346 | } |
| 347 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 348 | /****************************************************************************** |
| 349 | * |
| 350 | * DMA interrupt handler |
| 351 | * |
| 352 | *****************************************************************************/ |
| 353 | static irqreturn_t dma_irq_handler(int irq, void *data) |
| 354 | { |
| 355 | int i; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 356 | unsigned ctlr; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 357 | unsigned int cnt = 0; |
| 358 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 359 | ctlr = irq2ctlr(irq); |
| 360 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 361 | dev_dbg(data, "dma_irq_handler\n"); |
| 362 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 363 | if ((edma_shadow0_read_array(ctlr, SH_IPR, 0) == 0) |
| 364 | && (edma_shadow0_read_array(ctlr, SH_IPR, 1) == 0)) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 365 | return IRQ_NONE; |
| 366 | |
| 367 | while (1) { |
| 368 | int j; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 369 | if (edma_shadow0_read_array(ctlr, SH_IPR, 0)) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 370 | j = 0; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 371 | else if (edma_shadow0_read_array(ctlr, SH_IPR, 1)) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 372 | j = 1; |
| 373 | else |
| 374 | break; |
| 375 | dev_dbg(data, "IPR%d %08x\n", j, |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 376 | edma_shadow0_read_array(ctlr, SH_IPR, j)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 377 | for (i = 0; i < 32; i++) { |
| 378 | int k = (j << 5) + i; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 379 | if (edma_shadow0_read_array(ctlr, SH_IPR, j) & |
| 380 | (1 << i)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 381 | /* Clear the corresponding IPR bits */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 382 | edma_shadow0_write_array(ctlr, SH_ICR, j, |
| 383 | (1 << i)); |
| 384 | if (edma_info[ctlr]->intr_data[k].callback) { |
| 385 | edma_info[ctlr]->intr_data[k].callback( |
| 386 | k, DMA_COMPLETE, |
| 387 | edma_info[ctlr]->intr_data[k]. |
| 388 | data); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 389 | } |
| 390 | } |
| 391 | } |
| 392 | cnt++; |
| 393 | if (cnt > 10) |
| 394 | break; |
| 395 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 396 | edma_shadow0_write(ctlr, SH_IEVAL, 1); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 397 | return IRQ_HANDLED; |
| 398 | } |
| 399 | |
| 400 | /****************************************************************************** |
| 401 | * |
| 402 | * DMA error interrupt handler |
| 403 | * |
| 404 | *****************************************************************************/ |
| 405 | static irqreturn_t dma_ccerr_handler(int irq, void *data) |
| 406 | { |
| 407 | int i; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 408 | unsigned ctlr; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 409 | unsigned int cnt = 0; |
| 410 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 411 | ctlr = irq2ctlr(irq); |
| 412 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 413 | dev_dbg(data, "dma_ccerr_handler\n"); |
| 414 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 415 | if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) && |
| 416 | (edma_read_array(ctlr, EDMA_EMR, 1) == 0) && |
| 417 | (edma_read(ctlr, EDMA_QEMR) == 0) && |
| 418 | (edma_read(ctlr, EDMA_CCERR) == 0)) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 419 | return IRQ_NONE; |
| 420 | |
| 421 | while (1) { |
| 422 | int j = -1; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 423 | if (edma_read_array(ctlr, EDMA_EMR, 0)) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 424 | j = 0; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 425 | else if (edma_read_array(ctlr, EDMA_EMR, 1)) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 426 | j = 1; |
| 427 | if (j >= 0) { |
| 428 | dev_dbg(data, "EMR%d %08x\n", j, |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 429 | edma_read_array(ctlr, EDMA_EMR, j)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 430 | for (i = 0; i < 32; i++) { |
| 431 | int k = (j << 5) + i; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 432 | if (edma_read_array(ctlr, EDMA_EMR, j) & |
| 433 | (1 << i)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 434 | /* Clear the corresponding EMR bits */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 435 | edma_write_array(ctlr, EDMA_EMCR, j, |
| 436 | 1 << i); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 437 | /* Clear any SER */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 438 | edma_shadow0_write_array(ctlr, SH_SECR, |
| 439 | j, (1 << i)); |
| 440 | if (edma_info[ctlr]->intr_data[k]. |
| 441 | callback) { |
| 442 | edma_info[ctlr]->intr_data[k]. |
| 443 | callback(k, |
| 444 | DMA_CC_ERROR, |
| 445 | edma_info[ctlr]->intr_data |
| 446 | [k].data); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 447 | } |
| 448 | } |
| 449 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 450 | } else if (edma_read(ctlr, EDMA_QEMR)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 451 | dev_dbg(data, "QEMR %02x\n", |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 452 | edma_read(ctlr, EDMA_QEMR)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 453 | for (i = 0; i < 8; i++) { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 454 | if (edma_read(ctlr, EDMA_QEMR) & (1 << i)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 455 | /* Clear the corresponding IPR bits */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 456 | edma_write(ctlr, EDMA_QEMCR, 1 << i); |
| 457 | edma_shadow0_write(ctlr, SH_QSECR, |
| 458 | (1 << i)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 459 | |
| 460 | /* NOTE: not reported!! */ |
| 461 | } |
| 462 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 463 | } else if (edma_read(ctlr, EDMA_CCERR)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 464 | dev_dbg(data, "CCERR %08x\n", |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 465 | edma_read(ctlr, EDMA_CCERR)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 466 | /* FIXME: CCERR.BIT(16) ignored! much better |
| 467 | * to just write CCERRCLR with CCERR value... |
| 468 | */ |
| 469 | for (i = 0; i < 8; i++) { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 470 | if (edma_read(ctlr, EDMA_CCERR) & (1 << i)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 471 | /* Clear the corresponding IPR bits */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 472 | edma_write(ctlr, EDMA_CCERRCLR, 1 << i); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 473 | |
| 474 | /* NOTE: not reported!! */ |
| 475 | } |
| 476 | } |
| 477 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 478 | if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) |
| 479 | && (edma_read_array(ctlr, EDMA_EMR, 1) == 0) |
| 480 | && (edma_read(ctlr, EDMA_QEMR) == 0) |
| 481 | && (edma_read(ctlr, EDMA_CCERR) == 0)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 482 | break; |
| 483 | } |
| 484 | cnt++; |
| 485 | if (cnt > 10) |
| 486 | break; |
| 487 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 488 | edma_write(ctlr, EDMA_EEVAL, 1); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 489 | return IRQ_HANDLED; |
| 490 | } |
| 491 | |
| 492 | /****************************************************************************** |
| 493 | * |
| 494 | * Transfer controller error interrupt handlers |
| 495 | * |
| 496 | *****************************************************************************/ |
| 497 | |
| 498 | #define tc_errs_handled false /* disabled as long as they're NOPs */ |
| 499 | |
| 500 | static irqreturn_t dma_tc0err_handler(int irq, void *data) |
| 501 | { |
| 502 | dev_dbg(data, "dma_tc0err_handler\n"); |
| 503 | return IRQ_HANDLED; |
| 504 | } |
| 505 | |
| 506 | static irqreturn_t dma_tc1err_handler(int irq, void *data) |
| 507 | { |
| 508 | dev_dbg(data, "dma_tc1err_handler\n"); |
| 509 | return IRQ_HANDLED; |
| 510 | } |
| 511 | |
Sandeep Paulraj | 213765d | 2009-07-27 15:10:36 -0400 | [diff] [blame] | 512 | static int reserve_contiguous_params(int ctlr, unsigned int id, |
| 513 | unsigned int num_params, |
| 514 | unsigned int start_param) |
| 515 | { |
| 516 | int i, j; |
| 517 | unsigned int count = num_params; |
| 518 | |
| 519 | for (i = start_param; i < edma_info[ctlr]->num_slots; ++i) { |
| 520 | j = EDMA_CHAN_SLOT(i); |
| 521 | if (!test_and_set_bit(j, edma_info[ctlr]->edma_inuse)) |
| 522 | count--; |
| 523 | if (count == 0) |
| 524 | break; |
| 525 | else if (id == EDMA_CONT_PARAMS_FIXED_EXACT) |
| 526 | break; |
| 527 | else |
| 528 | count = num_params; |
| 529 | } |
| 530 | |
| 531 | /* |
| 532 | * We have to clear any bits that we set |
| 533 | * if we run out parameter RAMs, i.e we do find a set |
| 534 | * of contiguous parameter RAMs but do not find the exact number |
| 535 | * requested as we may reach the total number of parameter RAMs |
| 536 | */ |
| 537 | if (count) { |
| 538 | for (j = i - num_params + count + 1; j <= i ; ++j) |
| 539 | clear_bit(j, edma_info[ctlr]->edma_inuse); |
| 540 | |
| 541 | return -EBUSY; |
| 542 | } |
| 543 | |
| 544 | for (j = i - num_params + 1; j <= i; ++j) |
| 545 | memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j), |
| 546 | &dummy_paramset, PARM_SIZE); |
| 547 | |
| 548 | return EDMA_CTLR_CHAN(ctlr, i - num_params + 1); |
| 549 | } |
| 550 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 551 | /*-----------------------------------------------------------------------*/ |
| 552 | |
| 553 | /* Resource alloc/free: dma channels, parameter RAM slots */ |
| 554 | |
| 555 | /** |
| 556 | * edma_alloc_channel - allocate DMA channel and paired parameter RAM |
| 557 | * @channel: specific channel to allocate; negative for "any unmapped channel" |
| 558 | * @callback: optional; to be issued on DMA completion or errors |
| 559 | * @data: passed to callback |
| 560 | * @eventq_no: an EVENTQ_* constant, used to choose which Transfer |
| 561 | * Controller (TC) executes requests using this channel. Use |
| 562 | * EVENTQ_DEFAULT unless you really need a high priority queue. |
| 563 | * |
| 564 | * This allocates a DMA channel and its associated parameter RAM slot. |
| 565 | * The parameter RAM is initialized to hold a dummy transfer. |
| 566 | * |
| 567 | * Normal use is to pass a specific channel number as @channel, to make |
| 568 | * use of hardware events mapped to that channel. When the channel will |
| 569 | * be used only for software triggering or event chaining, channels not |
| 570 | * mapped to hardware events (or mapped to unused events) are preferable. |
| 571 | * |
| 572 | * DMA transfers start from a channel using edma_start(), or by |
| 573 | * chaining. When the transfer described in that channel's parameter RAM |
| 574 | * slot completes, that slot's data may be reloaded through a link. |
| 575 | * |
| 576 | * DMA errors are only reported to the @callback associated with the |
| 577 | * channel driving that transfer, but transfer completion callbacks can |
| 578 | * be sent to another channel under control of the TCC field in |
| 579 | * the option word of the transfer's parameter RAM set. Drivers must not |
| 580 | * use DMA transfer completion callbacks for channels they did not allocate. |
| 581 | * (The same applies to TCC codes used in transfer chaining.) |
| 582 | * |
| 583 | * Returns the number of the channel, else negative errno. |
| 584 | */ |
| 585 | int edma_alloc_channel(int channel, |
| 586 | void (*callback)(unsigned channel, u16 ch_status, void *data), |
| 587 | void *data, |
| 588 | enum dma_event_q eventq_no) |
| 589 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 590 | unsigned i, done, ctlr = 0; |
| 591 | |
| 592 | if (channel >= 0) { |
| 593 | ctlr = EDMA_CTLR(channel); |
| 594 | channel = EDMA_CHAN_SLOT(channel); |
| 595 | } |
| 596 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 597 | if (channel < 0) { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 598 | for (i = 0; i < EDMA_MAX_CC; i++) { |
| 599 | channel = 0; |
| 600 | for (;;) { |
| 601 | channel = find_next_bit(edma_info[i]-> |
| 602 | edma_noevent, |
| 603 | edma_info[i]->num_channels, |
| 604 | channel); |
| 605 | if (channel == edma_info[i]->num_channels) |
| 606 | return -ENOMEM; |
| 607 | if (!test_and_set_bit(channel, |
| 608 | edma_info[i]->edma_inuse)) { |
| 609 | done = 1; |
| 610 | ctlr = i; |
| 611 | break; |
| 612 | } |
| 613 | channel++; |
| 614 | } |
| 615 | if (done) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 616 | break; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 617 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 618 | } else if (channel >= edma_info[ctlr]->num_channels) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 619 | return -EINVAL; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 620 | } else if (test_and_set_bit(channel, edma_info[ctlr]->edma_inuse)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 621 | return -EBUSY; |
| 622 | } |
| 623 | |
| 624 | /* ensure access through shadow region 0 */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 625 | edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, 1 << (channel & 0x1f)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 626 | |
| 627 | /* ensure no events are pending */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 628 | edma_stop(EDMA_CTLR_CHAN(ctlr, channel)); |
| 629 | memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel), |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 630 | &dummy_paramset, PARM_SIZE); |
| 631 | |
| 632 | if (callback) |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 633 | setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel), |
| 634 | callback, data); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 635 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 636 | map_dmach_queue(ctlr, channel, eventq_no); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 637 | |
| 638 | return channel; |
| 639 | } |
| 640 | EXPORT_SYMBOL(edma_alloc_channel); |
| 641 | |
| 642 | |
| 643 | /** |
| 644 | * edma_free_channel - deallocate DMA channel |
| 645 | * @channel: dma channel returned from edma_alloc_channel() |
| 646 | * |
| 647 | * This deallocates the DMA channel and associated parameter RAM slot |
| 648 | * allocated by edma_alloc_channel(). |
| 649 | * |
| 650 | * Callers are responsible for ensuring the channel is inactive, and |
| 651 | * will not be reactivated by linking, chaining, or software calls to |
| 652 | * edma_start(). |
| 653 | */ |
| 654 | void edma_free_channel(unsigned channel) |
| 655 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 656 | unsigned ctlr; |
| 657 | |
| 658 | ctlr = EDMA_CTLR(channel); |
| 659 | channel = EDMA_CHAN_SLOT(channel); |
| 660 | |
| 661 | if (channel >= edma_info[ctlr]->num_channels) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 662 | return; |
| 663 | |
| 664 | setup_dma_interrupt(channel, NULL, NULL); |
| 665 | /* REVISIT should probably take out of shadow region 0 */ |
| 666 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 667 | memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel), |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 668 | &dummy_paramset, PARM_SIZE); |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 669 | clear_bit(channel, edma_info[ctlr]->edma_inuse); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 670 | } |
| 671 | EXPORT_SYMBOL(edma_free_channel); |
| 672 | |
| 673 | /** |
| 674 | * edma_alloc_slot - allocate DMA parameter RAM |
| 675 | * @slot: specific slot to allocate; negative for "any unused slot" |
| 676 | * |
| 677 | * This allocates a parameter RAM slot, initializing it to hold a |
| 678 | * dummy transfer. Slots allocated using this routine have not been |
| 679 | * mapped to a hardware DMA channel, and will normally be used by |
| 680 | * linking to them from a slot associated with a DMA channel. |
| 681 | * |
| 682 | * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific |
| 683 | * slots may be allocated on behalf of DSP firmware. |
| 684 | * |
| 685 | * Returns the number of the slot, else negative errno. |
| 686 | */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 687 | int edma_alloc_slot(unsigned ctlr, int slot) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 688 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 689 | if (slot >= 0) |
| 690 | slot = EDMA_CHAN_SLOT(slot); |
| 691 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 692 | if (slot < 0) { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 693 | slot = edma_info[ctlr]->num_channels; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 694 | for (;;) { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 695 | slot = find_next_zero_bit(edma_info[ctlr]->edma_inuse, |
| 696 | edma_info[ctlr]->num_slots, slot); |
| 697 | if (slot == edma_info[ctlr]->num_slots) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 698 | return -ENOMEM; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 699 | if (!test_and_set_bit(slot, |
| 700 | edma_info[ctlr]->edma_inuse)) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 701 | break; |
| 702 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 703 | } else if (slot < edma_info[ctlr]->num_channels || |
| 704 | slot >= edma_info[ctlr]->num_slots) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 705 | return -EINVAL; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 706 | } else if (test_and_set_bit(slot, edma_info[ctlr]->edma_inuse)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 707 | return -EBUSY; |
| 708 | } |
| 709 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 710 | memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 711 | &dummy_paramset, PARM_SIZE); |
| 712 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 713 | return EDMA_CTLR_CHAN(ctlr, slot); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 714 | } |
| 715 | EXPORT_SYMBOL(edma_alloc_slot); |
| 716 | |
| 717 | /** |
| 718 | * edma_free_slot - deallocate DMA parameter RAM |
| 719 | * @slot: parameter RAM slot returned from edma_alloc_slot() |
| 720 | * |
| 721 | * This deallocates the parameter RAM slot allocated by edma_alloc_slot(). |
| 722 | * Callers are responsible for ensuring the slot is inactive, and will |
| 723 | * not be activated. |
| 724 | */ |
| 725 | void edma_free_slot(unsigned slot) |
| 726 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 727 | unsigned ctlr; |
| 728 | |
| 729 | ctlr = EDMA_CTLR(slot); |
| 730 | slot = EDMA_CHAN_SLOT(slot); |
| 731 | |
| 732 | if (slot < edma_info[ctlr]->num_channels || |
| 733 | slot >= edma_info[ctlr]->num_slots) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 734 | return; |
| 735 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 736 | memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 737 | &dummy_paramset, PARM_SIZE); |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 738 | clear_bit(slot, edma_info[ctlr]->edma_inuse); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 739 | } |
| 740 | EXPORT_SYMBOL(edma_free_slot); |
| 741 | |
Sandeep Paulraj | 213765d | 2009-07-27 15:10:36 -0400 | [diff] [blame] | 742 | |
| 743 | /** |
| 744 | * edma_alloc_cont_slots- alloc contiguous parameter RAM slots |
| 745 | * The API will return the starting point of a set of |
| 746 | * contiguous PARAM's that have been requested |
| 747 | * |
| 748 | * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT |
| 749 | * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT |
| 750 | * @count: number of contiguous Paramter RAM's |
| 751 | * @param - the start value of Parameter RAM that should be passed if id |
| 752 | * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT |
| 753 | * |
| 754 | * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of |
| 755 | * contiguous Parameter RAMs from parameter RAM 64 in the case of DaVinci SOCs |
| 756 | * and 32 in the case of Primus |
| 757 | * |
| 758 | * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a |
| 759 | * set of contiguous parameter RAMs from the "param" that is passed as an |
| 760 | * argument to the API. |
| 761 | * |
| 762 | * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries |
| 763 | * starts looking for a set of contiguous parameter RAMs from the "param" |
| 764 | * that is passed as an argument to the API. On failure the API will try to |
| 765 | * find a set of contiguous Parameter RAMs in the remaining Parameter RAMs |
| 766 | */ |
| 767 | int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count) |
| 768 | { |
| 769 | /* |
| 770 | * The start slot requested should be greater than |
| 771 | * the number of channels and lesser than the total number |
| 772 | * of slots |
| 773 | */ |
Sandeep Paulraj | 6b0cf4e | 2009-09-16 18:17:43 -0400 | [diff] [blame^] | 774 | if ((id != EDMA_CONT_PARAMS_ANY) && |
| 775 | (slot < edma_info[ctlr]->num_channels || |
| 776 | slot >= edma_info[ctlr]->num_slots)) |
Sandeep Paulraj | 213765d | 2009-07-27 15:10:36 -0400 | [diff] [blame] | 777 | return -EINVAL; |
| 778 | |
| 779 | /* |
| 780 | * The number of parameter RAMs requested cannot be less than 1 |
| 781 | * and cannot be more than the number of slots minus the number of |
| 782 | * channels |
| 783 | */ |
| 784 | if (count < 1 || count > |
| 785 | (edma_info[ctlr]->num_slots - edma_info[ctlr]->num_channels)) |
| 786 | return -EINVAL; |
| 787 | |
| 788 | switch (id) { |
| 789 | case EDMA_CONT_PARAMS_ANY: |
| 790 | return reserve_contiguous_params(ctlr, id, count, |
| 791 | edma_info[ctlr]->num_channels); |
| 792 | case EDMA_CONT_PARAMS_FIXED_EXACT: |
| 793 | case EDMA_CONT_PARAMS_FIXED_NOT_EXACT: |
| 794 | return reserve_contiguous_params(ctlr, id, count, slot); |
| 795 | default: |
| 796 | return -EINVAL; |
| 797 | } |
| 798 | |
| 799 | } |
| 800 | EXPORT_SYMBOL(edma_alloc_cont_slots); |
| 801 | |
| 802 | /** |
| 803 | * edma_free_cont_slots - deallocate DMA parameter RAMs |
| 804 | * @slot: first parameter RAM of a set of parameter RAMs to be freed |
| 805 | * @count: the number of contiguous parameter RAMs to be freed |
| 806 | * |
| 807 | * This deallocates the parameter RAM slots allocated by |
| 808 | * edma_alloc_cont_slots. |
| 809 | * Callers/applications need to keep track of sets of contiguous |
| 810 | * parameter RAMs that have been allocated using the edma_alloc_cont_slots |
| 811 | * API. |
| 812 | * Callers are responsible for ensuring the slots are inactive, and will |
| 813 | * not be activated. |
| 814 | */ |
| 815 | int edma_free_cont_slots(unsigned slot, int count) |
| 816 | { |
Sandeep Paulraj | 51c99e0 | 2009-09-16 18:09:59 -0400 | [diff] [blame] | 817 | unsigned ctlr, slot_to_free; |
Sandeep Paulraj | 213765d | 2009-07-27 15:10:36 -0400 | [diff] [blame] | 818 | int i; |
| 819 | |
| 820 | ctlr = EDMA_CTLR(slot); |
| 821 | slot = EDMA_CHAN_SLOT(slot); |
| 822 | |
| 823 | if (slot < edma_info[ctlr]->num_channels || |
| 824 | slot >= edma_info[ctlr]->num_slots || |
| 825 | count < 1) |
| 826 | return -EINVAL; |
| 827 | |
| 828 | for (i = slot; i < slot + count; ++i) { |
| 829 | ctlr = EDMA_CTLR(i); |
Sandeep Paulraj | 51c99e0 | 2009-09-16 18:09:59 -0400 | [diff] [blame] | 830 | slot_to_free = EDMA_CHAN_SLOT(i); |
Sandeep Paulraj | 213765d | 2009-07-27 15:10:36 -0400 | [diff] [blame] | 831 | |
Sandeep Paulraj | 51c99e0 | 2009-09-16 18:09:59 -0400 | [diff] [blame] | 832 | memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free), |
Sandeep Paulraj | 213765d | 2009-07-27 15:10:36 -0400 | [diff] [blame] | 833 | &dummy_paramset, PARM_SIZE); |
Sandeep Paulraj | 51c99e0 | 2009-09-16 18:09:59 -0400 | [diff] [blame] | 834 | clear_bit(slot_to_free, edma_info[ctlr]->edma_inuse); |
Sandeep Paulraj | 213765d | 2009-07-27 15:10:36 -0400 | [diff] [blame] | 835 | } |
| 836 | |
| 837 | return 0; |
| 838 | } |
| 839 | EXPORT_SYMBOL(edma_free_cont_slots); |
| 840 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 841 | /*-----------------------------------------------------------------------*/ |
| 842 | |
| 843 | /* Parameter RAM operations (i) -- read/write partial slots */ |
| 844 | |
| 845 | /** |
| 846 | * edma_set_src - set initial DMA source address in parameter RAM slot |
| 847 | * @slot: parameter RAM slot being configured |
| 848 | * @src_port: physical address of source (memory, controller FIFO, etc) |
| 849 | * @addressMode: INCR, except in very rare cases |
| 850 | * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the |
| 851 | * width to use when addressing the fifo (e.g. W8BIT, W32BIT) |
| 852 | * |
| 853 | * Note that the source address is modified during the DMA transfer |
| 854 | * according to edma_set_src_index(). |
| 855 | */ |
| 856 | void edma_set_src(unsigned slot, dma_addr_t src_port, |
| 857 | enum address_mode mode, enum fifo_width width) |
| 858 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 859 | unsigned ctlr; |
| 860 | |
| 861 | ctlr = EDMA_CTLR(slot); |
| 862 | slot = EDMA_CHAN_SLOT(slot); |
| 863 | |
| 864 | if (slot < edma_info[ctlr]->num_slots) { |
| 865 | unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 866 | |
| 867 | if (mode) { |
| 868 | /* set SAM and program FWID */ |
| 869 | i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8)); |
| 870 | } else { |
| 871 | /* clear SAM */ |
| 872 | i &= ~SAM; |
| 873 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 874 | edma_parm_write(ctlr, PARM_OPT, slot, i); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 875 | |
| 876 | /* set the source port address |
| 877 | in source register of param structure */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 878 | edma_parm_write(ctlr, PARM_SRC, slot, src_port); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 879 | } |
| 880 | } |
| 881 | EXPORT_SYMBOL(edma_set_src); |
| 882 | |
| 883 | /** |
| 884 | * edma_set_dest - set initial DMA destination address in parameter RAM slot |
| 885 | * @slot: parameter RAM slot being configured |
| 886 | * @dest_port: physical address of destination (memory, controller FIFO, etc) |
| 887 | * @addressMode: INCR, except in very rare cases |
| 888 | * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the |
| 889 | * width to use when addressing the fifo (e.g. W8BIT, W32BIT) |
| 890 | * |
| 891 | * Note that the destination address is modified during the DMA transfer |
| 892 | * according to edma_set_dest_index(). |
| 893 | */ |
| 894 | void edma_set_dest(unsigned slot, dma_addr_t dest_port, |
| 895 | enum address_mode mode, enum fifo_width width) |
| 896 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 897 | unsigned ctlr; |
| 898 | |
| 899 | ctlr = EDMA_CTLR(slot); |
| 900 | slot = EDMA_CHAN_SLOT(slot); |
| 901 | |
| 902 | if (slot < edma_info[ctlr]->num_slots) { |
| 903 | unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 904 | |
| 905 | if (mode) { |
| 906 | /* set DAM and program FWID */ |
| 907 | i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8)); |
| 908 | } else { |
| 909 | /* clear DAM */ |
| 910 | i &= ~DAM; |
| 911 | } |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 912 | edma_parm_write(ctlr, PARM_OPT, slot, i); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 913 | /* set the destination port address |
| 914 | in dest register of param structure */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 915 | edma_parm_write(ctlr, PARM_DST, slot, dest_port); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 916 | } |
| 917 | } |
| 918 | EXPORT_SYMBOL(edma_set_dest); |
| 919 | |
| 920 | /** |
| 921 | * edma_get_position - returns the current transfer points |
| 922 | * @slot: parameter RAM slot being examined |
| 923 | * @src: pointer to source port position |
| 924 | * @dst: pointer to destination port position |
| 925 | * |
| 926 | * Returns current source and destination addresses for a particular |
| 927 | * parameter RAM slot. Its channel should not be active when this is called. |
| 928 | */ |
| 929 | void edma_get_position(unsigned slot, dma_addr_t *src, dma_addr_t *dst) |
| 930 | { |
| 931 | struct edmacc_param temp; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 932 | unsigned ctlr; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 933 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 934 | ctlr = EDMA_CTLR(slot); |
| 935 | slot = EDMA_CHAN_SLOT(slot); |
| 936 | |
| 937 | edma_read_slot(EDMA_CTLR_CHAN(ctlr, slot), &temp); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 938 | if (src != NULL) |
| 939 | *src = temp.src; |
| 940 | if (dst != NULL) |
| 941 | *dst = temp.dst; |
| 942 | } |
| 943 | EXPORT_SYMBOL(edma_get_position); |
| 944 | |
| 945 | /** |
| 946 | * edma_set_src_index - configure DMA source address indexing |
| 947 | * @slot: parameter RAM slot being configured |
| 948 | * @src_bidx: byte offset between source arrays in a frame |
| 949 | * @src_cidx: byte offset between source frames in a block |
| 950 | * |
| 951 | * Offsets are specified to support either contiguous or discontiguous |
| 952 | * memory transfers, or repeated access to a hardware register, as needed. |
| 953 | * When accessing hardware registers, both offsets are normally zero. |
| 954 | */ |
| 955 | void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx) |
| 956 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 957 | unsigned ctlr; |
| 958 | |
| 959 | ctlr = EDMA_CTLR(slot); |
| 960 | slot = EDMA_CHAN_SLOT(slot); |
| 961 | |
| 962 | if (slot < edma_info[ctlr]->num_slots) { |
| 963 | edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 964 | 0xffff0000, src_bidx); |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 965 | edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 966 | 0xffff0000, src_cidx); |
| 967 | } |
| 968 | } |
| 969 | EXPORT_SYMBOL(edma_set_src_index); |
| 970 | |
| 971 | /** |
| 972 | * edma_set_dest_index - configure DMA destination address indexing |
| 973 | * @slot: parameter RAM slot being configured |
| 974 | * @dest_bidx: byte offset between destination arrays in a frame |
| 975 | * @dest_cidx: byte offset between destination frames in a block |
| 976 | * |
| 977 | * Offsets are specified to support either contiguous or discontiguous |
| 978 | * memory transfers, or repeated access to a hardware register, as needed. |
| 979 | * When accessing hardware registers, both offsets are normally zero. |
| 980 | */ |
| 981 | void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx) |
| 982 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 983 | unsigned ctlr; |
| 984 | |
| 985 | ctlr = EDMA_CTLR(slot); |
| 986 | slot = EDMA_CHAN_SLOT(slot); |
| 987 | |
| 988 | if (slot < edma_info[ctlr]->num_slots) { |
| 989 | edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 990 | 0x0000ffff, dest_bidx << 16); |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 991 | edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 992 | 0x0000ffff, dest_cidx << 16); |
| 993 | } |
| 994 | } |
| 995 | EXPORT_SYMBOL(edma_set_dest_index); |
| 996 | |
| 997 | /** |
| 998 | * edma_set_transfer_params - configure DMA transfer parameters |
| 999 | * @slot: parameter RAM slot being configured |
| 1000 | * @acnt: how many bytes per array (at least one) |
| 1001 | * @bcnt: how many arrays per frame (at least one) |
| 1002 | * @ccnt: how many frames per block (at least one) |
| 1003 | * @bcnt_rld: used only for A-Synchronized transfers; this specifies |
| 1004 | * the value to reload into bcnt when it decrements to zero |
| 1005 | * @sync_mode: ASYNC or ABSYNC |
| 1006 | * |
| 1007 | * See the EDMA3 documentation to understand how to configure and link |
| 1008 | * transfers using the fields in PaRAM slots. If you are not doing it |
| 1009 | * all at once with edma_write_slot(), you will use this routine |
| 1010 | * plus two calls each for source and destination, setting the initial |
| 1011 | * address and saying how to index that address. |
| 1012 | * |
| 1013 | * An example of an A-Synchronized transfer is a serial link using a |
| 1014 | * single word shift register. In that case, @acnt would be equal to |
| 1015 | * that word size; the serial controller issues a DMA synchronization |
| 1016 | * event to transfer each word, and memory access by the DMA transfer |
| 1017 | * controller will be word-at-a-time. |
| 1018 | * |
| 1019 | * An example of an AB-Synchronized transfer is a device using a FIFO. |
| 1020 | * In that case, @acnt equals the FIFO width and @bcnt equals its depth. |
| 1021 | * The controller with the FIFO issues DMA synchronization events when |
| 1022 | * the FIFO threshold is reached, and the DMA transfer controller will |
| 1023 | * transfer one frame to (or from) the FIFO. It will probably use |
| 1024 | * efficient burst modes to access memory. |
| 1025 | */ |
| 1026 | void edma_set_transfer_params(unsigned slot, |
| 1027 | u16 acnt, u16 bcnt, u16 ccnt, |
| 1028 | u16 bcnt_rld, enum sync_dimension sync_mode) |
| 1029 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1030 | unsigned ctlr; |
| 1031 | |
| 1032 | ctlr = EDMA_CTLR(slot); |
| 1033 | slot = EDMA_CHAN_SLOT(slot); |
| 1034 | |
| 1035 | if (slot < edma_info[ctlr]->num_slots) { |
| 1036 | edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot, |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1037 | 0x0000ffff, bcnt_rld << 16); |
| 1038 | if (sync_mode == ASYNC) |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1039 | edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1040 | else |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1041 | edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1042 | /* Set the acount, bcount, ccount registers */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1043 | edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt); |
| 1044 | edma_parm_write(ctlr, PARM_CCNT, slot, ccnt); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1045 | } |
| 1046 | } |
| 1047 | EXPORT_SYMBOL(edma_set_transfer_params); |
| 1048 | |
| 1049 | /** |
| 1050 | * edma_link - link one parameter RAM slot to another |
| 1051 | * @from: parameter RAM slot originating the link |
| 1052 | * @to: parameter RAM slot which is the link target |
| 1053 | * |
| 1054 | * The originating slot should not be part of any active DMA transfer. |
| 1055 | */ |
| 1056 | void edma_link(unsigned from, unsigned to) |
| 1057 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1058 | unsigned ctlr_from, ctlr_to; |
| 1059 | |
| 1060 | ctlr_from = EDMA_CTLR(from); |
| 1061 | from = EDMA_CHAN_SLOT(from); |
| 1062 | ctlr_to = EDMA_CTLR(to); |
| 1063 | to = EDMA_CHAN_SLOT(to); |
| 1064 | |
| 1065 | if (from >= edma_info[ctlr_from]->num_slots) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1066 | return; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1067 | if (to >= edma_info[ctlr_to]->num_slots) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1068 | return; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1069 | edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000, |
| 1070 | PARM_OFFSET(to)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1071 | } |
| 1072 | EXPORT_SYMBOL(edma_link); |
| 1073 | |
| 1074 | /** |
| 1075 | * edma_unlink - cut link from one parameter RAM slot |
| 1076 | * @from: parameter RAM slot originating the link |
| 1077 | * |
| 1078 | * The originating slot should not be part of any active DMA transfer. |
| 1079 | * Its link is set to 0xffff. |
| 1080 | */ |
| 1081 | void edma_unlink(unsigned from) |
| 1082 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1083 | unsigned ctlr; |
| 1084 | |
| 1085 | ctlr = EDMA_CTLR(from); |
| 1086 | from = EDMA_CHAN_SLOT(from); |
| 1087 | |
| 1088 | if (from >= edma_info[ctlr]->num_slots) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1089 | return; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1090 | edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1091 | } |
| 1092 | EXPORT_SYMBOL(edma_unlink); |
| 1093 | |
| 1094 | /*-----------------------------------------------------------------------*/ |
| 1095 | |
| 1096 | /* Parameter RAM operations (ii) -- read/write whole parameter sets */ |
| 1097 | |
| 1098 | /** |
| 1099 | * edma_write_slot - write parameter RAM data for slot |
| 1100 | * @slot: number of parameter RAM slot being modified |
| 1101 | * @param: data to be written into parameter RAM slot |
| 1102 | * |
| 1103 | * Use this to assign all parameters of a transfer at once. This |
| 1104 | * allows more efficient setup of transfers than issuing multiple |
| 1105 | * calls to set up those parameters in small pieces, and provides |
| 1106 | * complete control over all transfer options. |
| 1107 | */ |
| 1108 | void edma_write_slot(unsigned slot, const struct edmacc_param *param) |
| 1109 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1110 | unsigned ctlr; |
| 1111 | |
| 1112 | ctlr = EDMA_CTLR(slot); |
| 1113 | slot = EDMA_CHAN_SLOT(slot); |
| 1114 | |
| 1115 | if (slot >= edma_info[ctlr]->num_slots) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1116 | return; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1117 | memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param, |
| 1118 | PARM_SIZE); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1119 | } |
| 1120 | EXPORT_SYMBOL(edma_write_slot); |
| 1121 | |
| 1122 | /** |
| 1123 | * edma_read_slot - read parameter RAM data from slot |
| 1124 | * @slot: number of parameter RAM slot being copied |
| 1125 | * @param: where to store copy of parameter RAM data |
| 1126 | * |
| 1127 | * Use this to read data from a parameter RAM slot, perhaps to |
| 1128 | * save them as a template for later reuse. |
| 1129 | */ |
| 1130 | void edma_read_slot(unsigned slot, struct edmacc_param *param) |
| 1131 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1132 | unsigned ctlr; |
| 1133 | |
| 1134 | ctlr = EDMA_CTLR(slot); |
| 1135 | slot = EDMA_CHAN_SLOT(slot); |
| 1136 | |
| 1137 | if (slot >= edma_info[ctlr]->num_slots) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1138 | return; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1139 | memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot), |
| 1140 | PARM_SIZE); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1141 | } |
| 1142 | EXPORT_SYMBOL(edma_read_slot); |
| 1143 | |
| 1144 | /*-----------------------------------------------------------------------*/ |
| 1145 | |
| 1146 | /* Various EDMA channel control operations */ |
| 1147 | |
| 1148 | /** |
| 1149 | * edma_pause - pause dma on a channel |
| 1150 | * @channel: on which edma_start() has been called |
| 1151 | * |
| 1152 | * This temporarily disables EDMA hardware events on the specified channel, |
| 1153 | * preventing them from triggering new transfers on its behalf |
| 1154 | */ |
| 1155 | void edma_pause(unsigned channel) |
| 1156 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1157 | unsigned ctlr; |
| 1158 | |
| 1159 | ctlr = EDMA_CTLR(channel); |
| 1160 | channel = EDMA_CHAN_SLOT(channel); |
| 1161 | |
| 1162 | if (channel < edma_info[ctlr]->num_channels) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1163 | unsigned int mask = (1 << (channel & 0x1f)); |
| 1164 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1165 | edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1166 | } |
| 1167 | } |
| 1168 | EXPORT_SYMBOL(edma_pause); |
| 1169 | |
| 1170 | /** |
| 1171 | * edma_resume - resumes dma on a paused channel |
| 1172 | * @channel: on which edma_pause() has been called |
| 1173 | * |
| 1174 | * This re-enables EDMA hardware events on the specified channel. |
| 1175 | */ |
| 1176 | void edma_resume(unsigned channel) |
| 1177 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1178 | unsigned ctlr; |
| 1179 | |
| 1180 | ctlr = EDMA_CTLR(channel); |
| 1181 | channel = EDMA_CHAN_SLOT(channel); |
| 1182 | |
| 1183 | if (channel < edma_info[ctlr]->num_channels) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1184 | unsigned int mask = (1 << (channel & 0x1f)); |
| 1185 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1186 | edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1187 | } |
| 1188 | } |
| 1189 | EXPORT_SYMBOL(edma_resume); |
| 1190 | |
| 1191 | /** |
| 1192 | * edma_start - start dma on a channel |
| 1193 | * @channel: channel being activated |
| 1194 | * |
| 1195 | * Channels with event associations will be triggered by their hardware |
| 1196 | * events, and channels without such associations will be triggered by |
| 1197 | * software. (At this writing there is no interface for using software |
| 1198 | * triggers except with channels that don't support hardware triggers.) |
| 1199 | * |
| 1200 | * Returns zero on success, else negative errno. |
| 1201 | */ |
| 1202 | int edma_start(unsigned channel) |
| 1203 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1204 | unsigned ctlr; |
| 1205 | |
| 1206 | ctlr = EDMA_CTLR(channel); |
| 1207 | channel = EDMA_CHAN_SLOT(channel); |
| 1208 | |
| 1209 | if (channel < edma_info[ctlr]->num_channels) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1210 | int j = channel >> 5; |
| 1211 | unsigned int mask = (1 << (channel & 0x1f)); |
| 1212 | |
| 1213 | /* EDMA channels without event association */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1214 | if (test_bit(channel, edma_info[ctlr]->edma_noevent)) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1215 | pr_debug("EDMA: ESR%d %08x\n", j, |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1216 | edma_shadow0_read_array(ctlr, SH_ESR, j)); |
| 1217 | edma_shadow0_write_array(ctlr, SH_ESR, j, mask); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1218 | return 0; |
| 1219 | } |
| 1220 | |
| 1221 | /* EDMA channel with event association */ |
| 1222 | pr_debug("EDMA: ER%d %08x\n", j, |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1223 | edma_shadow0_read_array(ctlr, SH_ER, j)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1224 | /* Clear any pending error */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1225 | edma_write_array(ctlr, EDMA_EMCR, j, mask); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1226 | /* Clear any SER */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1227 | edma_shadow0_write_array(ctlr, SH_SECR, j, mask); |
| 1228 | edma_shadow0_write_array(ctlr, SH_EESR, j, mask); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1229 | pr_debug("EDMA: EER%d %08x\n", j, |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1230 | edma_shadow0_read_array(ctlr, SH_EER, j)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1231 | return 0; |
| 1232 | } |
| 1233 | |
| 1234 | return -EINVAL; |
| 1235 | } |
| 1236 | EXPORT_SYMBOL(edma_start); |
| 1237 | |
| 1238 | /** |
| 1239 | * edma_stop - stops dma on the channel passed |
| 1240 | * @channel: channel being deactivated |
| 1241 | * |
| 1242 | * When @lch is a channel, any active transfer is paused and |
| 1243 | * all pending hardware events are cleared. The current transfer |
| 1244 | * may not be resumed, and the channel's Parameter RAM should be |
| 1245 | * reinitialized before being reused. |
| 1246 | */ |
| 1247 | void edma_stop(unsigned channel) |
| 1248 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1249 | unsigned ctlr; |
| 1250 | |
| 1251 | ctlr = EDMA_CTLR(channel); |
| 1252 | channel = EDMA_CHAN_SLOT(channel); |
| 1253 | |
| 1254 | if (channel < edma_info[ctlr]->num_channels) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1255 | int j = channel >> 5; |
| 1256 | unsigned int mask = (1 << (channel & 0x1f)); |
| 1257 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1258 | edma_shadow0_write_array(ctlr, SH_EECR, j, mask); |
| 1259 | edma_shadow0_write_array(ctlr, SH_ECR, j, mask); |
| 1260 | edma_shadow0_write_array(ctlr, SH_SECR, j, mask); |
| 1261 | edma_write_array(ctlr, EDMA_EMCR, j, mask); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1262 | |
| 1263 | pr_debug("EDMA: EER%d %08x\n", j, |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1264 | edma_shadow0_read_array(ctlr, SH_EER, j)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1265 | |
| 1266 | /* REVISIT: consider guarding against inappropriate event |
| 1267 | * chaining by overwriting with dummy_paramset. |
| 1268 | */ |
| 1269 | } |
| 1270 | } |
| 1271 | EXPORT_SYMBOL(edma_stop); |
| 1272 | |
| 1273 | /****************************************************************************** |
| 1274 | * |
| 1275 | * It cleans ParamEntry qand bring back EDMA to initial state if media has |
| 1276 | * been removed before EDMA has finished.It is usedful for removable media. |
| 1277 | * Arguments: |
| 1278 | * ch_no - channel no |
| 1279 | * |
| 1280 | * Return: zero on success, or corresponding error no on failure |
| 1281 | * |
| 1282 | * FIXME this should not be needed ... edma_stop() should suffice. |
| 1283 | * |
| 1284 | *****************************************************************************/ |
| 1285 | |
| 1286 | void edma_clean_channel(unsigned channel) |
| 1287 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1288 | unsigned ctlr; |
| 1289 | |
| 1290 | ctlr = EDMA_CTLR(channel); |
| 1291 | channel = EDMA_CHAN_SLOT(channel); |
| 1292 | |
| 1293 | if (channel < edma_info[ctlr]->num_channels) { |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1294 | int j = (channel >> 5); |
| 1295 | unsigned int mask = 1 << (channel & 0x1f); |
| 1296 | |
| 1297 | pr_debug("EDMA: EMR%d %08x\n", j, |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1298 | edma_read_array(ctlr, EDMA_EMR, j)); |
| 1299 | edma_shadow0_write_array(ctlr, SH_ECR, j, mask); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1300 | /* Clear the corresponding EMR bits */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1301 | edma_write_array(ctlr, EDMA_EMCR, j, mask); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1302 | /* Clear any SER */ |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1303 | edma_shadow0_write_array(ctlr, SH_SECR, j, mask); |
| 1304 | edma_write(ctlr, EDMA_CCERRCLR, (1 << 16) | 0x3); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1305 | } |
| 1306 | } |
| 1307 | EXPORT_SYMBOL(edma_clean_channel); |
| 1308 | |
| 1309 | /* |
| 1310 | * edma_clear_event - clear an outstanding event on the DMA channel |
| 1311 | * Arguments: |
| 1312 | * channel - channel number |
| 1313 | */ |
| 1314 | void edma_clear_event(unsigned channel) |
| 1315 | { |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1316 | unsigned ctlr; |
| 1317 | |
| 1318 | ctlr = EDMA_CTLR(channel); |
| 1319 | channel = EDMA_CHAN_SLOT(channel); |
| 1320 | |
| 1321 | if (channel >= edma_info[ctlr]->num_channels) |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1322 | return; |
| 1323 | if (channel < 32) |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1324 | edma_write(ctlr, EDMA_ECR, 1 << channel); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1325 | else |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1326 | edma_write(ctlr, EDMA_ECRH, 1 << (channel - 32)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1327 | } |
| 1328 | EXPORT_SYMBOL(edma_clear_event); |
| 1329 | |
| 1330 | /*-----------------------------------------------------------------------*/ |
| 1331 | |
| 1332 | static int __init edma_probe(struct platform_device *pdev) |
| 1333 | { |
| 1334 | struct edma_soc_info *info = pdev->dev.platform_data; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1335 | const s8 (*queue_priority_mapping)[2]; |
| 1336 | const s8 (*queue_tc_mapping)[2]; |
| 1337 | int i, j, found = 0; |
| 1338 | int status = -1; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1339 | const s8 *noevent; |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1340 | int irq[EDMA_MAX_CC] = {0, 0}; |
| 1341 | int err_irq[EDMA_MAX_CC] = {0, 0}; |
| 1342 | struct resource *r[EDMA_MAX_CC] = {NULL}; |
| 1343 | resource_size_t len[EDMA_MAX_CC]; |
| 1344 | char res_name[10]; |
| 1345 | char irq_name[10]; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1346 | |
| 1347 | if (!info) |
| 1348 | return -ENODEV; |
| 1349 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1350 | for (j = 0; j < EDMA_MAX_CC; j++) { |
| 1351 | sprintf(res_name, "edma_cc%d", j); |
| 1352 | r[j] = platform_get_resource_byname(pdev, IORESOURCE_MEM, |
| 1353 | res_name); |
| 1354 | if (!r[j]) { |
| 1355 | if (found) |
| 1356 | break; |
| 1357 | else |
| 1358 | return -ENODEV; |
| 1359 | } else |
| 1360 | found = 1; |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1361 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1362 | len[j] = resource_size(r[j]); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1363 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1364 | r[j] = request_mem_region(r[j]->start, len[j], |
| 1365 | dev_name(&pdev->dev)); |
| 1366 | if (!r[j]) { |
| 1367 | status = -EBUSY; |
| 1368 | goto fail1; |
| 1369 | } |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1370 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1371 | edmacc_regs_base[j] = ioremap(r[j]->start, len[j]); |
| 1372 | if (!edmacc_regs_base[j]) { |
| 1373 | status = -EBUSY; |
| 1374 | goto fail1; |
| 1375 | } |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1376 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1377 | edma_info[j] = kmalloc(sizeof(struct edma), GFP_KERNEL); |
| 1378 | if (!edma_info[j]) { |
| 1379 | status = -ENOMEM; |
| 1380 | goto fail1; |
| 1381 | } |
| 1382 | memset(edma_info[j], 0, sizeof(struct edma)); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1383 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1384 | edma_info[j]->num_channels = min_t(unsigned, info[j].n_channel, |
| 1385 | EDMA_MAX_DMACH); |
| 1386 | edma_info[j]->num_slots = min_t(unsigned, info[j].n_slot, |
| 1387 | EDMA_MAX_PARAMENTRY); |
| 1388 | edma_info[j]->num_cc = min_t(unsigned, info[j].n_cc, |
| 1389 | EDMA_MAX_CC); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1390 | |
Sandeep Paulraj | a0f0202 | 2009-07-27 09:57:07 -0400 | [diff] [blame] | 1391 | edma_info[j]->default_queue = info[j].default_queue; |
| 1392 | if (!edma_info[j]->default_queue) |
| 1393 | edma_info[j]->default_queue = EVENTQ_1; |
| 1394 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1395 | dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n", |
| 1396 | edmacc_regs_base[j]); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1397 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1398 | for (i = 0; i < edma_info[j]->num_slots; i++) |
| 1399 | memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i), |
| 1400 | &dummy_paramset, PARM_SIZE); |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1401 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1402 | noevent = info[j].noevent; |
| 1403 | if (noevent) { |
| 1404 | while (*noevent != -1) |
| 1405 | set_bit(*noevent++, edma_info[j]->edma_noevent); |
| 1406 | } |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1407 | |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1408 | sprintf(irq_name, "edma%d", j); |
| 1409 | irq[j] = platform_get_irq_byname(pdev, irq_name); |
| 1410 | edma_info[j]->irq_res_start = irq[j]; |
| 1411 | status = request_irq(irq[j], dma_irq_handler, 0, "edma", |
| 1412 | &pdev->dev); |
| 1413 | if (status < 0) { |
| 1414 | dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n", |
| 1415 | irq[j], status); |
| 1416 | goto fail; |
| 1417 | } |
| 1418 | |
| 1419 | sprintf(irq_name, "edma%d_err", j); |
| 1420 | err_irq[j] = platform_get_irq_byname(pdev, irq_name); |
| 1421 | edma_info[j]->irq_res_end = err_irq[j]; |
| 1422 | status = request_irq(err_irq[j], dma_ccerr_handler, 0, |
| 1423 | "edma_error", &pdev->dev); |
| 1424 | if (status < 0) { |
| 1425 | dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n", |
| 1426 | err_irq[j], status); |
| 1427 | goto fail; |
| 1428 | } |
| 1429 | |
| 1430 | /* Everything lives on transfer controller 1 until otherwise |
| 1431 | * specified. This way, long transfers on the low priority queue |
| 1432 | * started by the codec engine will not cause audio defects. |
| 1433 | */ |
| 1434 | for (i = 0; i < edma_info[j]->num_channels; i++) |
| 1435 | map_dmach_queue(j, i, EVENTQ_1); |
| 1436 | |
| 1437 | queue_tc_mapping = info[j].queue_tc_mapping; |
| 1438 | queue_priority_mapping = info[j].queue_priority_mapping; |
| 1439 | |
| 1440 | /* Event queue to TC mapping */ |
| 1441 | for (i = 0; queue_tc_mapping[i][0] != -1; i++) |
| 1442 | map_queue_tc(j, queue_tc_mapping[i][0], |
| 1443 | queue_tc_mapping[i][1]); |
| 1444 | |
| 1445 | /* Event queue priority mapping */ |
| 1446 | for (i = 0; queue_priority_mapping[i][0] != -1; i++) |
| 1447 | assign_priority_to_queue(j, |
| 1448 | queue_priority_mapping[i][0], |
| 1449 | queue_priority_mapping[i][1]); |
| 1450 | |
| 1451 | /* Map the channel to param entry if channel mapping logic |
| 1452 | * exist |
| 1453 | */ |
| 1454 | if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST) |
| 1455 | map_dmach_param(j); |
| 1456 | |
| 1457 | for (i = 0; i < info[j].n_region; i++) { |
| 1458 | edma_write_array2(j, EDMA_DRAE, i, 0, 0x0); |
| 1459 | edma_write_array2(j, EDMA_DRAE, i, 1, 0x0); |
| 1460 | edma_write_array(j, EDMA_QRAE, i, 0x0); |
| 1461 | } |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1462 | } |
| 1463 | |
| 1464 | if (tc_errs_handled) { |
| 1465 | status = request_irq(IRQ_TCERRINT0, dma_tc0err_handler, 0, |
| 1466 | "edma_tc0", &pdev->dev); |
| 1467 | if (status < 0) { |
| 1468 | dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n", |
| 1469 | IRQ_TCERRINT0, status); |
| 1470 | return status; |
| 1471 | } |
| 1472 | status = request_irq(IRQ_TCERRINT, dma_tc1err_handler, 0, |
| 1473 | "edma_tc1", &pdev->dev); |
| 1474 | if (status < 0) { |
| 1475 | dev_dbg(&pdev->dev, "request_irq %d --> %d\n", |
| 1476 | IRQ_TCERRINT, status); |
| 1477 | return status; |
| 1478 | } |
| 1479 | } |
| 1480 | |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1481 | return 0; |
| 1482 | |
| 1483 | fail: |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1484 | for (i = 0; i < EDMA_MAX_CC; i++) { |
| 1485 | if (err_irq[i]) |
| 1486 | free_irq(err_irq[i], &pdev->dev); |
| 1487 | if (irq[i]) |
| 1488 | free_irq(irq[i], &pdev->dev); |
| 1489 | } |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1490 | fail1: |
Sudhakar Rajashekhara | 60902a2 | 2009-05-21 07:41:35 -0400 | [diff] [blame] | 1491 | for (i = 0; i < EDMA_MAX_CC; i++) { |
| 1492 | if (r[i]) |
| 1493 | release_mem_region(r[i]->start, len[i]); |
| 1494 | if (edmacc_regs_base[i]) |
| 1495 | iounmap(edmacc_regs_base[i]); |
| 1496 | kfree(edma_info[i]); |
| 1497 | } |
Kevin Hilman | a4768d2 | 2009-04-14 07:18:14 -0500 | [diff] [blame] | 1498 | return status; |
| 1499 | } |
| 1500 | |
| 1501 | |
| 1502 | static struct platform_driver edma_driver = { |
| 1503 | .driver.name = "edma", |
| 1504 | }; |
| 1505 | |
| 1506 | static int __init edma_init(void) |
| 1507 | { |
| 1508 | return platform_driver_probe(&edma_driver, edma_probe); |
| 1509 | } |
| 1510 | arch_initcall(edma_init); |
| 1511 | |