blob: 25805f2f6010f3d7b98035f9c8e3b1e09524a4e3 [file] [log] [blame]
SAN People73a59c12006-01-09 17:05:41 +00001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91rm9200.c
SAN People73a59c12006-01-09 17:05:41 +00003 *
4 * Copyright (C) 2005 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
SAN People73a59c12006-01-09 17:05:41 +000013#include <linux/module.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070014#include <linux/reboot.h>
SAN People73a59c12006-01-09 17:05:41 +000015
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
SAN People73a59c12006-01-09 17:05:41 +000017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010019#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/at91rm9200.h>
21#include <mach/at91_pmc.h>
22#include <mach/at91_st.h>
Jean-Christophe PLAGNIOL-VILLARDe57556e32011-04-24 11:40:22 +080023#include <mach/cpu.h>
SAN People73a59c12006-01-09 17:05:41 +000024
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080025#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080026#include "soc.h"
Andrew Victor10e8e1f2006-06-19 15:26:51 +010027#include "generic.h"
Andrew Victor2eeaaa22006-09-27 10:50:59 +010028#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080029#include "sam9_smc.h"
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020030#include "pm.h"
SAN People73a59c12006-01-09 17:05:41 +000031
Andrew Victor2eeaaa22006-09-27 10:50:59 +010032/* --------------------------------------------------------------------
33 * Clocks
34 * -------------------------------------------------------------------- */
35
36/*
37 * The peripheral clocks.
38 */
39static struct clk udc_clk = {
40 .name = "udc_clk",
41 .pmc_mask = 1 << AT91RM9200_ID_UDP,
42 .type = CLK_TYPE_PERIPHERAL,
43};
44static struct clk ohci_clk = {
45 .name = "ohci_clk",
46 .pmc_mask = 1 << AT91RM9200_ID_UHP,
47 .type = CLK_TYPE_PERIPHERAL,
48};
49static struct clk ether_clk = {
50 .name = "ether_clk",
51 .pmc_mask = 1 << AT91RM9200_ID_EMAC,
52 .type = CLK_TYPE_PERIPHERAL,
53};
54static struct clk mmc_clk = {
55 .name = "mci_clk",
56 .pmc_mask = 1 << AT91RM9200_ID_MCI,
57 .type = CLK_TYPE_PERIPHERAL,
58};
59static struct clk twi_clk = {
60 .name = "twi_clk",
61 .pmc_mask = 1 << AT91RM9200_ID_TWI,
62 .type = CLK_TYPE_PERIPHERAL,
63};
64static struct clk usart0_clk = {
65 .name = "usart0_clk",
66 .pmc_mask = 1 << AT91RM9200_ID_US0,
67 .type = CLK_TYPE_PERIPHERAL,
68};
69static struct clk usart1_clk = {
70 .name = "usart1_clk",
71 .pmc_mask = 1 << AT91RM9200_ID_US1,
72 .type = CLK_TYPE_PERIPHERAL,
73};
74static struct clk usart2_clk = {
75 .name = "usart2_clk",
76 .pmc_mask = 1 << AT91RM9200_ID_US2,
77 .type = CLK_TYPE_PERIPHERAL,
78};
79static struct clk usart3_clk = {
80 .name = "usart3_clk",
81 .pmc_mask = 1 << AT91RM9200_ID_US3,
82 .type = CLK_TYPE_PERIPHERAL,
83};
84static struct clk spi_clk = {
85 .name = "spi_clk",
86 .pmc_mask = 1 << AT91RM9200_ID_SPI,
87 .type = CLK_TYPE_PERIPHERAL,
88};
89static struct clk pioA_clk = {
90 .name = "pioA_clk",
91 .pmc_mask = 1 << AT91RM9200_ID_PIOA,
92 .type = CLK_TYPE_PERIPHERAL,
93};
94static struct clk pioB_clk = {
95 .name = "pioB_clk",
96 .pmc_mask = 1 << AT91RM9200_ID_PIOB,
97 .type = CLK_TYPE_PERIPHERAL,
98};
99static struct clk pioC_clk = {
100 .name = "pioC_clk",
101 .pmc_mask = 1 << AT91RM9200_ID_PIOC,
102 .type = CLK_TYPE_PERIPHERAL,
103};
104static struct clk pioD_clk = {
105 .name = "pioD_clk",
106 .pmc_mask = 1 << AT91RM9200_ID_PIOD,
107 .type = CLK_TYPE_PERIPHERAL,
108};
Andrew Victore8788ba2007-05-02 17:14:57 +0100109static struct clk ssc0_clk = {
110 .name = "ssc0_clk",
111 .pmc_mask = 1 << AT91RM9200_ID_SSC0,
112 .type = CLK_TYPE_PERIPHERAL,
113};
114static struct clk ssc1_clk = {
115 .name = "ssc1_clk",
116 .pmc_mask = 1 << AT91RM9200_ID_SSC1,
117 .type = CLK_TYPE_PERIPHERAL,
118};
119static struct clk ssc2_clk = {
120 .name = "ssc2_clk",
121 .pmc_mask = 1 << AT91RM9200_ID_SSC2,
122 .type = CLK_TYPE_PERIPHERAL,
123};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100124static struct clk tc0_clk = {
125 .name = "tc0_clk",
126 .pmc_mask = 1 << AT91RM9200_ID_TC0,
127 .type = CLK_TYPE_PERIPHERAL,
128};
129static struct clk tc1_clk = {
130 .name = "tc1_clk",
131 .pmc_mask = 1 << AT91RM9200_ID_TC1,
132 .type = CLK_TYPE_PERIPHERAL,
133};
134static struct clk tc2_clk = {
135 .name = "tc2_clk",
136 .pmc_mask = 1 << AT91RM9200_ID_TC2,
137 .type = CLK_TYPE_PERIPHERAL,
138};
139static struct clk tc3_clk = {
140 .name = "tc3_clk",
141 .pmc_mask = 1 << AT91RM9200_ID_TC3,
142 .type = CLK_TYPE_PERIPHERAL,
143};
144static struct clk tc4_clk = {
145 .name = "tc4_clk",
146 .pmc_mask = 1 << AT91RM9200_ID_TC4,
147 .type = CLK_TYPE_PERIPHERAL,
148};
149static struct clk tc5_clk = {
150 .name = "tc5_clk",
151 .pmc_mask = 1 << AT91RM9200_ID_TC5,
152 .type = CLK_TYPE_PERIPHERAL,
153};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100154
155static struct clk *periph_clocks[] __initdata = {
156 &pioA_clk,
157 &pioB_clk,
158 &pioC_clk,
159 &pioD_clk,
160 &usart0_clk,
161 &usart1_clk,
162 &usart2_clk,
163 &usart3_clk,
164 &mmc_clk,
165 &udc_clk,
166 &twi_clk,
167 &spi_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100168 &ssc0_clk,
169 &ssc1_clk,
170 &ssc2_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100171 &tc0_clk,
172 &tc1_clk,
173 &tc2_clk,
174 &tc3_clk,
175 &tc4_clk,
176 &tc5_clk,
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100177 &ohci_clk,
178 &ether_clk,
179 // irq0 .. irq6
180};
181
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100182static struct clk_lookup periph_clocks_lookups[] = {
183 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
184 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
185 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
186 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
187 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
188 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800189 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
190 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
191 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.2", &ssc2_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800192 CLKDEV_CON_DEV_ID("pclk", "fffd0000.ssc", &ssc0_clk),
193 CLKDEV_CON_DEV_ID("pclk", "fffd4000.ssc", &ssc1_clk),
194 CLKDEV_CON_DEV_ID("pclk", "fffd8000.ssc", &ssc2_clk),
Bo Shen302090a2012-10-15 17:30:28 +0800195 CLKDEV_CON_DEV_ID(NULL, "i2c-at91rm9200.0", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200196 /* fake hclk clock */
197 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800198 CLKDEV_CON_ID("pioA", &pioA_clk),
199 CLKDEV_CON_ID("pioB", &pioB_clk),
200 CLKDEV_CON_ID("pioC", &pioC_clk),
201 CLKDEV_CON_ID("pioD", &pioD_clk),
Joachim Eastwood0ac433a2012-10-28 18:31:08 +0000202 /* usart lookup table for DT entries */
203 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
204 CLKDEV_CON_DEV_ID("usart", "fffc0000.serial", &usart0_clk),
205 CLKDEV_CON_DEV_ID("usart", "fffc4000.serial", &usart1_clk),
206 CLKDEV_CON_DEV_ID("usart", "fffc8000.serial", &usart2_clk),
207 CLKDEV_CON_DEV_ID("usart", "fffcc000.serial", &usart3_clk),
208 /* tc lookup table for DT entries */
209 CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
210 CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
211 CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
212 CLKDEV_CON_DEV_ID("t0_clk", "fffa4000.timer", &tc3_clk),
213 CLKDEV_CON_DEV_ID("t1_clk", "fffa4000.timer", &tc4_clk),
214 CLKDEV_CON_DEV_ID("t2_clk", "fffa4000.timer", &tc5_clk),
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100215 CLKDEV_CON_DEV_ID("mci_clk", "fffb4000.mmc", &mmc_clk),
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100216 CLKDEV_CON_DEV_ID("emac_clk", "fffbc000.ethernet", &ether_clk),
Joachim Eastwood2d252102013-02-08 02:25:54 +0100217 CLKDEV_CON_DEV_ID(NULL, "fffb8000.i2c", &twi_clk),
Joachim Eastwood0ac433a2012-10-28 18:31:08 +0000218 CLKDEV_CON_DEV_ID("hclk", "300000.ohci", &ohci_clk),
219 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
220 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
221 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
222 CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100223};
224
225static struct clk_lookup usart_clocks_lookups[] = {
226 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
227 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
228 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
229 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
230 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
231};
232
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100233/*
234 * The four programmable clocks.
235 * You must configure pin multiplexing to bring these signals out.
236 */
237static struct clk pck0 = {
238 .name = "pck0",
239 .pmc_mask = AT91_PMC_PCK0,
240 .type = CLK_TYPE_PROGRAMMABLE,
241 .id = 0,
242};
243static struct clk pck1 = {
244 .name = "pck1",
245 .pmc_mask = AT91_PMC_PCK1,
246 .type = CLK_TYPE_PROGRAMMABLE,
247 .id = 1,
248};
249static struct clk pck2 = {
250 .name = "pck2",
251 .pmc_mask = AT91_PMC_PCK2,
252 .type = CLK_TYPE_PROGRAMMABLE,
253 .id = 2,
254};
255static struct clk pck3 = {
256 .name = "pck3",
257 .pmc_mask = AT91_PMC_PCK3,
258 .type = CLK_TYPE_PROGRAMMABLE,
259 .id = 3,
260};
261
262static void __init at91rm9200_register_clocks(void)
SAN People73a59c12006-01-09 17:05:41 +0000263{
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100264 int i;
265
266 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
267 clk_register(periph_clocks[i]);
268
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100269 clkdev_add_table(periph_clocks_lookups,
270 ARRAY_SIZE(periph_clocks_lookups));
271 clkdev_add_table(usart_clocks_lookups,
272 ARRAY_SIZE(usart_clocks_lookups));
273
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100274 clk_register(&pck0);
275 clk_register(&pck1);
276 clk_register(&pck2);
277 clk_register(&pck3);
278}
279
Andrew Victorf2173832006-09-27 13:23:00 +0100280/* --------------------------------------------------------------------
281 * GPIO
282 * -------------------------------------------------------------------- */
283
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800284static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
Andrew Victorf2173832006-09-27 13:23:00 +0100285 {
286 .id = AT91RM9200_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800287 .regbase = AT91RM9200_BASE_PIOA,
Andrew Victorf2173832006-09-27 13:23:00 +0100288 }, {
289 .id = AT91RM9200_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800290 .regbase = AT91RM9200_BASE_PIOB,
Andrew Victorf2173832006-09-27 13:23:00 +0100291 }, {
292 .id = AT91RM9200_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800293 .regbase = AT91RM9200_BASE_PIOC,
Andrew Victorf2173832006-09-27 13:23:00 +0100294 }, {
295 .id = AT91RM9200_ID_PIOD,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800296 .regbase = AT91RM9200_BASE_PIOD,
Andrew Victorf2173832006-09-27 13:23:00 +0100297 }
298};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100299
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400300static void at91rm9200_idle(void)
301{
302 /*
303 * Disable the processor clock. The processor will be automatically
304 * re-enabled by an interrupt or by a reset.
305 */
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +0800306 at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400307}
308
Robin Holt7b6d8642013-07-08 16:01:40 -0700309static void at91rm9200_restart(enum reboot_mode reboot_mode, const char *cmd)
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100310{
311 /*
312 * Perform a hardware reset with the use of the Watchdog timer.
313 */
Jean-Christophe PLAGNIOL-VILLARD5e9cf5e2012-02-20 11:07:39 +0100314 at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
315 at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100316}
317
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100318/* --------------------------------------------------------------------
319 * AT91RM9200 processor initialization
320 * -------------------------------------------------------------------- */
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800321static void __init at91rm9200_map_io(void)
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100322{
323 /* Map peripherals */
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800324 at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800325}
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100326
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800327static void __init at91rm9200_ioremap_registers(void)
328{
Jean-Christophe PLAGNIOL-VILLARD5e9cf5e2012-02-20 11:07:39 +0100329 at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800330 at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
Jean-Christophe PLAGNIOL-VILLARD6b625892013-10-16 16:24:57 +0200331 at91_pm_set_standby(at91rm9200_standby);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800332}
333
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800334static void __init at91rm9200_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800335{
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400336 arm_pm_idle = at91rm9200_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000337 arm_pm_restart = at91rm9200_restart;
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100338
Andrew Victorf2173832006-09-27 13:23:00 +0100339 /* Initialize GPIO subsystem */
Jean-Christophe PLAGNIOL-VILLARDe57556e32011-04-24 11:40:22 +0800340 at91_gpio_init(at91rm9200_gpio,
341 cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
SAN People73a59c12006-01-09 17:05:41 +0000342}
343
Andrew Victorf2173832006-09-27 13:23:00 +0100344
345/* --------------------------------------------------------------------
346 * Interrupt initialization
347 * -------------------------------------------------------------------- */
348
Andrew Victorba854e12006-07-05 17:22:52 +0100349/*
350 * The default interrupt priority levels (0 = lowest, 7 = highest).
351 */
352static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
353 7, /* Advanced Interrupt Controller (FIQ) */
354 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100355 1, /* Parallel IO Controller A */
356 1, /* Parallel IO Controller B */
357 1, /* Parallel IO Controller C */
358 1, /* Parallel IO Controller D */
359 5, /* USART 0 */
360 5, /* USART 1 */
361 5, /* USART 2 */
362 5, /* USART 3 */
Andrew Victorba854e12006-07-05 17:22:52 +0100363 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100364 2, /* USB Device Port */
365 6, /* Two-Wire Interface */
366 5, /* Serial Peripheral Interface */
367 4, /* Serial Synchronous Controller 0 */
368 4, /* Serial Synchronous Controller 1 */
369 4, /* Serial Synchronous Controller 2 */
Andrew Victorba854e12006-07-05 17:22:52 +0100370 0, /* Timer Counter 0 */
371 0, /* Timer Counter 1 */
372 0, /* Timer Counter 2 */
373 0, /* Timer Counter 3 */
374 0, /* Timer Counter 4 */
375 0, /* Timer Counter 5 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100376 2, /* USB Host port */
Andrew Victorba854e12006-07-05 17:22:52 +0100377 3, /* Ethernet MAC */
378 0, /* Advanced Interrupt Controller (IRQ0) */
379 0, /* Advanced Interrupt Controller (IRQ1) */
380 0, /* Advanced Interrupt Controller (IRQ2) */
381 0, /* Advanced Interrupt Controller (IRQ3) */
382 0, /* Advanced Interrupt Controller (IRQ4) */
383 0, /* Advanced Interrupt Controller (IRQ5) */
384 0 /* Advanced Interrupt Controller (IRQ6) */
385};
386
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000387AT91_SOC_START(at91rm9200)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800388 .map_io = at91rm9200_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800389 .default_irq_priority = at91rm9200_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200390 .extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
391 | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
392 | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
393 | (1 << AT91RM9200_ID_IRQ6),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800394 .ioremap_registers = at91rm9200_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800395 .register_clocks = at91rm9200_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800396 .init = at91rm9200_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800397AT91_SOC_END