blob: 388d79088b5990a13705bd66f60663d884cc828c [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Armen Baloyanbd21eaf2014-04-11 16:54:24 -04003 * Copyright (c) 2003-2014 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
Andrew Vasquezabbd8872005-07-06 10:30:05 -070023#include <linux/interrupt.h>
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -040024#include <linux/workqueue.h>
Andrew Vasquez54333832005-11-09 15:49:04 -080025#include <linux/firmware.h>
Seokmann Ju14e660e2007-09-20 14:07:36 -070026#include <linux/aer.h>
Harihara Kadayam4d4df192008-04-03 13:13:26 -070027#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -080033#include <scsi/scsi_transport_fc.h>
Giridhar Malavali9a069e12010-01-12 13:02:47 -080034#include <scsi/scsi_bsg_fc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Giridhar Malavali6e980162010-03-19 17:03:58 -070036#include "qla_bsg.h"
Giridhar Malavalia9083012010-04-12 17:59:55 -070037#include "qla_nx.h"
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -040038#include "qla_nx2.h"
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070039#define QLA2XXX_DRIVER_NAME "qla2xxx"
40#define QLA2XXX_APIDEV "ql2xapidev"
Paul Bollef24b6972013-02-08 01:57:55 -050041#define QLA2XXX_MANUFACTURER "QLogic Corporation"
Andrew Vasquezcb630672006-05-17 15:09:45 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043/*
44 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
45 * but that's fine as we don't look at the last 24 ones for
46 * ISP2100 HBAs.
47 */
48#define MAILBOX_REGISTER_COUNT_2100 8
Andrew Vasquez67ddda32012-02-09 11:14:08 -080049#define MAILBOX_REGISTER_COUNT_2200 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define MAILBOX_REGISTER_COUNT 32
51
52#define QLA2200A_RISC_ROM_VER 4
53#define FPM_2300 6
54#define FPM_2310 7
55
56#include "qla_settings.h"
57
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -070058/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 * Data bit definitions
60 */
61#define BIT_0 0x1
62#define BIT_1 0x2
63#define BIT_2 0x4
64#define BIT_3 0x8
65#define BIT_4 0x10
66#define BIT_5 0x20
67#define BIT_6 0x40
68#define BIT_7 0x80
69#define BIT_8 0x100
70#define BIT_9 0x200
71#define BIT_10 0x400
72#define BIT_11 0x800
73#define BIT_12 0x1000
74#define BIT_13 0x2000
75#define BIT_14 0x4000
76#define BIT_15 0x8000
77#define BIT_16 0x10000
78#define BIT_17 0x20000
79#define BIT_18 0x40000
80#define BIT_19 0x80000
81#define BIT_20 0x100000
82#define BIT_21 0x200000
83#define BIT_22 0x400000
84#define BIT_23 0x800000
85#define BIT_24 0x1000000
86#define BIT_25 0x2000000
87#define BIT_26 0x4000000
88#define BIT_27 0x8000000
89#define BIT_28 0x10000000
90#define BIT_29 0x20000000
91#define BIT_30 0x40000000
92#define BIT_31 0x80000000
93
94#define LSB(x) ((uint8_t)(x))
95#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
96
97#define LSW(x) ((uint16_t)(x))
98#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
99
100#define LSD(x) ((uint32_t)((uint64_t)(x)))
101#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
102
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700103#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105/*
106 * I/O register
107*/
108
109#define RD_REG_BYTE(addr) readb(addr)
110#define RD_REG_WORD(addr) readw(addr)
111#define RD_REG_DWORD(addr) readl(addr)
112#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
113#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
114#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
115#define WRT_REG_BYTE(addr, data) writeb(data,addr)
116#define WRT_REG_WORD(addr, data) writew(data,addr)
117#define WRT_REG_DWORD(addr, data) writel(data,addr)
118
119/*
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400120 * ISP83XX specific remote register addresses
121 */
122#define QLA83XX_LED_PORT0 0x00201320
123#define QLA83XX_LED_PORT1 0x00201328
124#define QLA83XX_IDC_DEV_STATE 0x22102384
125#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
126#define QLA83XX_IDC_MINOR_VERSION 0x22102398
127#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
128#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
129#define QLA83XX_IDC_CONTROL 0x22102390
130#define QLA83XX_IDC_AUDIT 0x22102394
131#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
132#define QLA83XX_DRIVER_LOCKID 0x22102104
133#define QLA83XX_DRIVER_LOCK 0x8111c028
134#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
135#define QLA83XX_FLASH_LOCKID 0x22102100
136#define QLA83XX_FLASH_LOCK 0x8111c010
137#define QLA83XX_FLASH_UNLOCK 0x8111c014
138#define QLA83XX_DEV_PARTINFO1 0x221023e0
139#define QLA83XX_DEV_PARTINFO2 0x221023e4
140#define QLA83XX_FW_HEARTBEAT 0x221020b0
141#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
142#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
143
144/* 83XX: Macros defining 8200 AEN Reason codes */
145#define IDC_DEVICE_STATE_CHANGE BIT_0
146#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
147#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
148#define IDC_HEARTBEAT_FAILURE BIT_3
149
150/* 83XX: Macros defining 8200 AEN Error-levels */
151#define ERR_LEVEL_NON_FATAL 0x1
152#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
153#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
154
155/* 83XX: Macros for IDC Version */
156#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
157#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
158
159/* 83XX: Macros for scheduling dpc tasks */
160#define QLA83XX_NIC_CORE_RESET 0x1
161#define QLA83XX_IDC_STATE_HANDLER 0x2
162#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
163
164/* 83XX: Macros for defining IDC-Control bits */
165#define QLA83XX_IDC_RESET_DISABLED BIT_0
166#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
167
168/* 83XX: Macros for different timeouts */
169#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
170#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
171#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
172
173/* 83XX: Macros for defining class in DEV-Partition Info register */
174#define QLA83XX_CLASS_TYPE_NONE 0x0
175#define QLA83XX_CLASS_TYPE_NIC 0x1
176#define QLA83XX_CLASS_TYPE_FCOE 0x2
177#define QLA83XX_CLASS_TYPE_ISCSI 0x3
178
179/* 83XX: Macros for IDC Lock-Recovery stages */
180#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
181 * lock-recovery
182 */
183#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
184
185/* 83XX: Macros for IDC Audit type */
186#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
187 * dev-state change to NEED-RESET
188 * or NEED-QUIESCENT
189 */
190#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
191 * reset-recovery completion is
192 * second
193 */
Himanshu Madhani2d5a4c32014-09-25 05:16:55 -0400194/* ISP2031: Values for laser on/off */
195#define PORT_0_2031 0x00201340
196#define PORT_1_2031 0x00201350
197#define LASER_ON_2031 0x01800100
198#define LASER_OFF_2031 0x01800180
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400199
200/*
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800201 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
202 * 133Mhz slot.
203 */
204#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
205#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
206
207/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 * Fibre Channel device definitions.
209 */
210#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
Chad Dupuis642ef982012-02-09 11:15:57 -0800211#define MAX_FIBRE_DEVICES_2100 512
212#define MAX_FIBRE_DEVICES_2400 2048
213#define MAX_FIBRE_DEVICES_LOOP 128
214#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
Chad Dupuis5f16b332012-08-22 14:21:00 -0400215#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
Andrew Vasquezcc4731f2005-07-06 10:32:37 -0700216#define MAX_FIBRE_LUNS 0xFFFF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217#define MAX_HOST_COUNT 16
218
219/*
220 * Host adapter default definitions.
221 */
222#define MAX_BUSES 1 /* We only have one bus today */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define MIN_LUNS 8
224#define MAX_LUNS MAX_FIBRE_LUNS
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700225#define MAX_CMDS_PER_LUN 255
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227/*
228 * Fibre Channel device definitions.
229 */
230#define SNS_LAST_LOOP_ID_2100 0xfe
231#define SNS_LAST_LOOP_ID_2300 0x7ff
232
233#define LAST_LOCAL_LOOP_ID 0x7d
234#define SNS_FL_PORT 0x7e
235#define FABRIC_CONTROLLER 0x7f
236#define SIMPLE_NAME_SERVER 0x80
237#define SNS_FIRST_LOOP_ID 0x81
238#define MANAGEMENT_SERVER 0xfe
239#define BROADCAST 0xff
240
Andrew Vasquez3d716442005-07-06 10:30:26 -0700241/*
242 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
243 * valid range of an N-PORT id is 0 through 0x7ef.
244 */
245#define NPH_LAST_HANDLE 0x7ef
Andrew Vasquezcca53352005-08-26 19:08:30 -0700246#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700247#define NPH_SNS 0x7fc /* FFFFFC */
248#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
249#define NPH_F_PORT 0x7fe /* FFFFFE */
250#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
251
252#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
253#include "qla_fw.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254/*
255 * Timeout timer counts in seconds
256 */
8482e1182005-04-17 15:04:54 -0500257#define PORT_RETRY_TIME 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258#define LOOP_DOWN_TIMEOUT 60
259#define LOOP_DOWN_TIME 255 /* 240 */
260#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
261
Chad Dupuis8d93f552013-01-30 03:34:37 -0500262#define DEFAULT_OUTSTANDING_COMMANDS 1024
263#define MIN_OUTSTANDING_COMMANDS 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265/* ISP request and response entry counts (37-65535) */
266#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
267#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
Andrew Vasquezd743de62009-03-24 09:08:15 -0700268#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
Saurav Kashyapf2ea6532014-09-25 06:14:54 -0400269#define REQUEST_ENTRY_CNT_83XX 8192 /* Number of request entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
271#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700272#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
Nicholas Bellinger2d70c102012-05-15 14:34:28 -0400273#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400274#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800276struct req_que;
Alexei Potashnika6ca8872015-07-14 16:00:44 -0400277struct qla_tgt_sess;
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279/*
Arun Easibad75002010-05-04 15:01:30 -0700280 * (sd.h is not exported, hence local inclusion)
281 * Data Integrity Field tuple.
282 */
283struct sd_dif_tuple {
284 __be16 guard_tag; /* Checksum */
285 __be16 app_tag; /* Opaque storage */
286 __be32 ref_tag; /* Target LBA or indirect LBA */
287};
288
289/*
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700290 * SCSI Request Block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 */
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800292struct srb_cmd {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 uint32_t request_sense_length;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400295 uint32_t fw_sense_length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 uint8_t *request_sense_ptr;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700297 void *ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800298};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300/*
301 * SRB flag definitions
302 */
Arun Easibad75002010-05-04 15:01:30 -0700303#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
304#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
305#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
306#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
307#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
308
309/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
310#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312/*
Andrew Vasquezac280b62009-08-20 11:06:05 -0700313 * SRB extensions.
314 */
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700315struct srb_iocb {
316 union {
317 struct {
318 uint16_t flags;
319#define SRB_LOGIN_RETRIED BIT_0
320#define SRB_LOGIN_COND_PLOGI BIT_1
321#define SRB_LOGIN_SKIP_PRLI BIT_2
322 uint16_t data[2];
323 } logio;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700324 struct {
325 /*
326 * Values for flags field below are as
327 * defined in tsk_mgmt_entry struct
328 * for control_flags field in qla_fw.h.
329 */
Hannes Reinecke9cb78c12014-06-25 15:27:36 +0200330 uint64_t lun;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700331 uint32_t flags;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700332 uint32_t data;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400333 struct completion comp;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400334 __le16 comp_status;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700335 } tmf;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400336 struct {
337#define SRB_FXDISC_REQ_DMA_VALID BIT_0
338#define SRB_FXDISC_RESP_DMA_VALID BIT_1
339#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
340#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
341#define FXDISC_TIMEOUT 20
342 uint8_t flags;
343 uint32_t req_len;
344 uint32_t rsp_len;
345 void *req_addr;
346 void *rsp_addr;
347 dma_addr_t req_dma_handle;
348 dma_addr_t rsp_dma_handle;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400349 __le32 adapter_id;
350 __le32 adapter_id_hi;
351 __le16 req_func_type;
352 __le32 req_data;
353 __le32 req_data_extra;
354 __le32 result;
355 __le32 seq_number;
356 __le16 fw_flags;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400357 struct completion fxiocb_comp;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400358 __le32 reserved_0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400359 uint8_t reserved_1;
360 } fxiocb;
361 struct {
362 uint32_t cmd_hndl;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400363 __le16 comp_status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400364 struct completion comp;
365 } abt;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700366 } u;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700367
Andrew Vasquezac280b62009-08-20 11:06:05 -0700368 struct timer_list timer;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800369 void (*timeout)(void *);
Andrew Vasquezac280b62009-08-20 11:06:05 -0700370};
371
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700372/* Values for srb_ctx type */
373#define SRB_LOGIN_CMD 1
374#define SRB_LOGOUT_CMD 2
375#define SRB_ELS_CMD_RPT 3
376#define SRB_ELS_CMD_HST 4
377#define SRB_CT_CMD 5
378#define SRB_ADISC_CMD 6
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700379#define SRB_TM_CMD 7
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800380#define SRB_SCSI_CMD 8
Saurav Kashyapa9b6f722012-08-22 14:21:01 -0400381#define SRB_BIDI_CMD 9
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400382#define SRB_FXIOCB_DCMD 10
383#define SRB_FXIOCB_BCMD 11
384#define SRB_ABT_CMD 12
385
Andrew Vasquezac280b62009-08-20 11:06:05 -0700386
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800387typedef struct srb {
388 atomic_t ref_count;
389 struct fc_port *fcport;
390 uint32_t handle;
391 uint16_t flags;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800392 uint16_t type;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700393 char *name;
Andrew Vasquez57807902011-11-18 09:03:20 -0800394 int iocbs;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700395 union {
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800396 struct srb_iocb iocb_cmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700397 struct fc_bsg_job *bsg_job;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800398 struct srb_cmd scmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700399 } u;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800400 void (*done)(void *, void *, int);
401 void (*free)(void *, void *);
402} srb_t;
403
404#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
405#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
406#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
407
408#define GET_CMD_SENSE_LEN(sp) \
409 (sp->u.scmd.request_sense_length)
410#define SET_CMD_SENSE_LEN(sp, len) \
411 (sp->u.scmd.request_sense_length = len)
412#define GET_CMD_SENSE_PTR(sp) \
413 (sp->u.scmd.request_sense_ptr)
414#define SET_CMD_SENSE_PTR(sp, ptr) \
415 (sp->u.scmd.request_sense_ptr = ptr)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400416#define GET_FW_SENSE_LEN(sp) \
417 (sp->u.scmd.fw_sense_length)
418#define SET_FW_SENSE_LEN(sp, len) \
419 (sp->u.scmd.fw_sense_length = len)
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800420
421struct msg_echo_lb {
422 dma_addr_t send_dma;
423 dma_addr_t rcv_dma;
424 uint16_t req_sg_cnt;
425 uint16_t rsp_sg_cnt;
426 uint16_t options;
427 uint32_t transfer_size;
Joe Carnuccio1b98b422013-03-28 08:21:26 -0400428 uint32_t iteration_count;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800429};
430
Andrew Vasquezac280b62009-08-20 11:06:05 -0700431/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 * ISP I/O Register Set structure definitions.
433 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700434struct device_reg_2xxx {
435 uint16_t flash_address; /* Flash BIOS address */
436 uint16_t flash_data; /* Flash BIOS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 uint16_t unused_1[1]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700438 uint16_t ctrl_status; /* Control/Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700439#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
441#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
442
Andrew Vasquez3d716442005-07-06 10:30:26 -0700443 uint16_t ictrl; /* Interrupt control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
445#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
446
Andrew Vasquez3d716442005-07-06 10:30:26 -0700447 uint16_t istatus; /* Interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448#define ISR_RISC_INT BIT_3 /* RISC interrupt */
449
Andrew Vasquez3d716442005-07-06 10:30:26 -0700450 uint16_t semaphore; /* Semaphore */
451 uint16_t nvram; /* NVRAM register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452#define NVR_DESELECT 0
453#define NVR_BUSY BIT_15
454#define NVR_WRT_ENABLE BIT_14 /* Write enable */
455#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
456#define NVR_DATA_IN BIT_3
457#define NVR_DATA_OUT BIT_2
458#define NVR_SELECT BIT_1
459#define NVR_CLOCK BIT_0
460
Ravi Anand45aeaf12006-05-17 15:08:49 -0700461#define NVR_WAIT_CNT 20000
462
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 union {
464 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700465 uint16_t mailbox0;
466 uint16_t mailbox1;
467 uint16_t mailbox2;
468 uint16_t mailbox3;
469 uint16_t mailbox4;
470 uint16_t mailbox5;
471 uint16_t mailbox6;
472 uint16_t mailbox7;
473 uint16_t unused_2[59]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 } __attribute__((packed)) isp2100;
475 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700476 /* Request Queue */
477 uint16_t req_q_in; /* In-Pointer */
478 uint16_t req_q_out; /* Out-Pointer */
479 /* Response Queue */
480 uint16_t rsp_q_in; /* In-Pointer */
481 uint16_t rsp_q_out; /* Out-Pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483 /* RISC to Host Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700484 uint32_t host_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485#define HSR_RISC_INT BIT_15 /* RISC interrupt */
486#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
487
488 /* Host to Host Semaphore */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700489 uint16_t host_semaphore;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700490 uint16_t unused_3[17]; /* Gap */
491 uint16_t mailbox0;
492 uint16_t mailbox1;
493 uint16_t mailbox2;
494 uint16_t mailbox3;
495 uint16_t mailbox4;
496 uint16_t mailbox5;
497 uint16_t mailbox6;
498 uint16_t mailbox7;
499 uint16_t mailbox8;
500 uint16_t mailbox9;
501 uint16_t mailbox10;
502 uint16_t mailbox11;
503 uint16_t mailbox12;
504 uint16_t mailbox13;
505 uint16_t mailbox14;
506 uint16_t mailbox15;
507 uint16_t mailbox16;
508 uint16_t mailbox17;
509 uint16_t mailbox18;
510 uint16_t mailbox19;
511 uint16_t mailbox20;
512 uint16_t mailbox21;
513 uint16_t mailbox22;
514 uint16_t mailbox23;
515 uint16_t mailbox24;
516 uint16_t mailbox25;
517 uint16_t mailbox26;
518 uint16_t mailbox27;
519 uint16_t mailbox28;
520 uint16_t mailbox29;
521 uint16_t mailbox30;
522 uint16_t mailbox31;
523 uint16_t fb_cmd;
524 uint16_t unused_4[10]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 } __attribute__((packed)) isp2300;
526 } u;
527
Andrew Vasquez3d716442005-07-06 10:30:26 -0700528 uint16_t fpm_diag_config;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700529 uint16_t unused_5[0x4]; /* Gap */
530 uint16_t risc_hw;
531 uint16_t unused_5_1; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700532 uint16_t pcr; /* Processor Control Register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 uint16_t unused_6[0x5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700534 uint16_t mctr; /* Memory Configuration and Timing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 uint16_t unused_7[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700536 uint16_t fb_cmd_2100; /* Unused on 23XX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 uint16_t unused_8[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700538 uint16_t hccr; /* Host command & control register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
540#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
541 /* HCCR commands */
542#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
543#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
544#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
545#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
546#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
547#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
548#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
549#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
550
551 uint16_t unused_9[5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700552 uint16_t gpiod; /* GPIO Data register. */
553 uint16_t gpioe; /* GPIO Enable register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554#define GPIO_LED_MASK 0x00C0
555#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
556#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
557#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
558#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800559#define GPIO_LED_ALL_OFF 0x0000
560#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
561#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
563 union {
564 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700565 uint16_t unused_10[8]; /* Gap */
566 uint16_t mailbox8;
567 uint16_t mailbox9;
568 uint16_t mailbox10;
569 uint16_t mailbox11;
570 uint16_t mailbox12;
571 uint16_t mailbox13;
572 uint16_t mailbox14;
573 uint16_t mailbox15;
574 uint16_t mailbox16;
575 uint16_t mailbox17;
576 uint16_t mailbox18;
577 uint16_t mailbox19;
578 uint16_t mailbox20;
579 uint16_t mailbox21;
580 uint16_t mailbox22;
581 uint16_t mailbox23; /* Also probe reg. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 } __attribute__((packed)) isp2200;
583 } u_end;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700584};
585
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800586struct device_reg_25xxmq {
Andrew Vasquez08029992009-03-24 09:07:55 -0700587 uint32_t req_q_in;
588 uint32_t req_q_out;
589 uint32_t rsp_q_in;
590 uint32_t rsp_q_out;
Arun Easiaa230bc2013-01-30 03:34:39 -0500591 uint32_t atio_q_in;
592 uint32_t atio_q_out;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800593};
594
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400595
596struct device_reg_fx00 {
597 uint32_t mailbox0; /* 00 */
598 uint32_t mailbox1; /* 04 */
599 uint32_t mailbox2; /* 08 */
600 uint32_t mailbox3; /* 0C */
601 uint32_t mailbox4; /* 10 */
602 uint32_t mailbox5; /* 14 */
603 uint32_t mailbox6; /* 18 */
604 uint32_t mailbox7; /* 1C */
605 uint32_t mailbox8; /* 20 */
606 uint32_t mailbox9; /* 24 */
607 uint32_t mailbox10; /* 28 */
608 uint32_t mailbox11;
609 uint32_t mailbox12;
610 uint32_t mailbox13;
611 uint32_t mailbox14;
612 uint32_t mailbox15;
613 uint32_t mailbox16;
614 uint32_t mailbox17;
615 uint32_t mailbox18;
616 uint32_t mailbox19;
617 uint32_t mailbox20;
618 uint32_t mailbox21;
619 uint32_t mailbox22;
620 uint32_t mailbox23;
621 uint32_t mailbox24;
622 uint32_t mailbox25;
623 uint32_t mailbox26;
624 uint32_t mailbox27;
625 uint32_t mailbox28;
626 uint32_t mailbox29;
627 uint32_t mailbox30;
628 uint32_t mailbox31;
629 uint32_t aenmailbox0;
630 uint32_t aenmailbox1;
631 uint32_t aenmailbox2;
632 uint32_t aenmailbox3;
633 uint32_t aenmailbox4;
634 uint32_t aenmailbox5;
635 uint32_t aenmailbox6;
636 uint32_t aenmailbox7;
637 /* Request Queue. */
638 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
639 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
640 /* Response Queue. */
641 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
642 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
643 /* Init values shadowed on FW Up Event */
644 uint32_t initval0; /* B0 */
645 uint32_t initval1; /* B4 */
646 uint32_t initval2; /* B8 */
647 uint32_t initval3; /* BC */
648 uint32_t initval4; /* C0 */
649 uint32_t initval5; /* C4 */
650 uint32_t initval6; /* C8 */
651 uint32_t initval7; /* CC */
652 uint32_t fwheartbeat; /* D0 */
Armen Baloyanf9a2a542013-08-27 01:37:42 -0400653 uint32_t pseudoaen; /* D4 */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400654};
655
656
657
Andrew Morton9a168bd2005-07-26 14:11:28 -0700658typedef union {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700659 struct device_reg_2xxx isp;
660 struct device_reg_24xx isp24;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800661 struct device_reg_25xxmq isp25mq;
Giridhar Malavalia9083012010-04-12 17:59:55 -0700662 struct device_reg_82xx isp82;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400663 struct device_reg_fx00 ispfx00;
Chad Dupuisf73cb692014-02-26 04:15:06 -0500664} __iomem device_reg_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666#define ISP_REQ_Q_IN(ha, reg) \
667 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
668 &(reg)->u.isp2100.mailbox4 : \
669 &(reg)->u.isp2300.req_q_in)
670#define ISP_REQ_Q_OUT(ha, reg) \
671 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
672 &(reg)->u.isp2100.mailbox4 : \
673 &(reg)->u.isp2300.req_q_out)
674#define ISP_RSP_Q_IN(ha, reg) \
675 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
676 &(reg)->u.isp2100.mailbox5 : \
677 &(reg)->u.isp2300.rsp_q_in)
678#define ISP_RSP_Q_OUT(ha, reg) \
679 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
680 &(reg)->u.isp2100.mailbox5 : \
681 &(reg)->u.isp2300.rsp_q_out)
682
Arun Easiaa230bc2013-01-30 03:34:39 -0500683#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
684#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686#define MAILBOX_REG(ha, reg, num) \
687 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
688 (num < 8 ? \
689 &(reg)->u.isp2100.mailbox0 + (num) : \
690 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
691 &(reg)->u.isp2300.mailbox0 + (num))
692#define RD_MAILBOX_REG(ha, reg, num) \
693 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
694#define WRT_MAILBOX_REG(ha, reg, num, data) \
695 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
696
697#define FB_CMD_REG(ha, reg) \
698 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
699 &(reg)->fb_cmd_2100 : \
700 &(reg)->u.isp2300.fb_cmd)
701#define RD_FB_CMD_REG(ha, reg) \
702 RD_REG_WORD(FB_CMD_REG(ha, reg))
703#define WRT_FB_CMD_REG(ha, reg, data) \
704 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
705
706typedef struct {
707 uint32_t out_mb; /* outbound from driver */
708 uint32_t in_mb; /* Incoming from RISC */
709 uint16_t mb[MAILBOX_REGISTER_COUNT];
710 long buf_size;
711 void *bufp;
712 uint32_t tov;
713 uint8_t flags;
714#define MBX_DMA_IN BIT_0
715#define MBX_DMA_OUT BIT_1
716#define IOCTL_CMD BIT_2
717} mbx_cmd_t;
718
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400719struct mbx_cmd_32 {
720 uint32_t out_mb; /* outbound from driver */
721 uint32_t in_mb; /* Incoming from RISC */
722 uint32_t mb[MAILBOX_REGISTER_COUNT];
723 long buf_size;
724 void *bufp;
725 uint32_t tov;
726 uint8_t flags;
727#define MBX_DMA_IN BIT_0
728#define MBX_DMA_OUT BIT_1
729#define IOCTL_CMD BIT_2
730};
731
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733#define MBX_TOV_SECONDS 30
734
735/*
736 * ISP product identification definitions in mailboxes after reset.
737 */
738#define PROD_ID_1 0x4953
739#define PROD_ID_2 0x0000
740#define PROD_ID_2a 0x5020
741#define PROD_ID_3 0x2020
742
743/*
744 * ISP mailbox Self-Test status codes
745 */
746#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
747#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
748#define MBS_BUSY 4 /* Busy. */
749
750/*
751 * ISP mailbox command complete status codes
752 */
753#define MBS_COMMAND_COMPLETE 0x4000
754#define MBS_INVALID_COMMAND 0x4001
755#define MBS_HOST_INTERFACE_ERROR 0x4002
756#define MBS_TEST_FAILED 0x4003
757#define MBS_COMMAND_ERROR 0x4005
758#define MBS_COMMAND_PARAMETER_ERROR 0x4006
759#define MBS_PORT_ID_USED 0x4007
760#define MBS_LOOP_ID_USED 0x4008
761#define MBS_ALL_IDS_IN_USE 0x4009
762#define MBS_NOT_LOGGED_IN 0x400A
Andrew Vasquez3d716442005-07-06 10:30:26 -0700763#define MBS_LINK_DOWN_ERROR 0x400B
764#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766/*
767 * ISP mailbox asynchronous event status codes
768 */
769#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
770#define MBA_RESET 0x8001 /* Reset Detected. */
771#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
772#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
773#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
774#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
775#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
776 /* occurred. */
777#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
778#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
779#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
780#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
781#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
782#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
783#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
784#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
785#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
786#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
787#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
788#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
789#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
790#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
791#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
792#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
793 /* used. */
Andrew Vasquez45ebeb52006-08-01 13:48:14 -0700794#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
796#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
797#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
798#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
799#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
800#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
801#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
802#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
803#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
804#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
805#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
806#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
807#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400808#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
809#define MBA_FW_STARTING 0x8051 /* Firmware starting */
810#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
811#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
812#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
Joe Carnucciob5a340d2014-09-25 05:16:48 -0400813#define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400814#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
815#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
816 Notification */
817#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
Armen Baloyanb6511d92013-08-27 01:37:31 -0400818#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
Armen Baloyan0f8cdff2014-02-26 04:14:57 -0500819#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400820/* 83XX FCoE specific */
821#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
822
Arun Easifafbda92012-08-22 14:21:16 -0400823/* Interrupt type codes */
824#define INTR_ROM_MB_SUCCESS 0x1
825#define INTR_ROM_MB_FAILED 0x2
826#define INTR_MB_SUCCESS 0x10
827#define INTR_MB_FAILED 0x11
828#define INTR_ASYNC_EVENT 0x12
829#define INTR_RSP_QUE_UPDATE 0x13
830#define INTR_RSP_QUE_UPDATE_83XX 0x14
831#define INTR_ATIO_QUE_UPDATE 0x1C
832#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
833
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800834/* ISP mailbox loopback echo diagnostic error code */
835#define MBS_LB_RESET 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836/*
837 * Firmware options 1, 2, 3.
838 */
839#define FO1_AE_ON_LIPF8 BIT_0
840#define FO1_AE_ALL_LIP_RESET BIT_1
841#define FO1_CTIO_RETRY BIT_3
842#define FO1_DISABLE_LIP_F7_SW BIT_4
843#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
Andrew Vasquez3d716442005-07-06 10:30:26 -0700844#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
846#define FO1_SET_EMPHASIS_SWING BIT_8
847#define FO1_AE_AUTO_BYPASS BIT_9
848#define FO1_ENABLE_PURE_IOCB BIT_10
849#define FO1_AE_PLOGI_RJT BIT_11
850#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
851#define FO1_AE_QUEUE_FULL BIT_13
852
853#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
854#define FO2_REV_LOOPBACK BIT_1
855
856#define FO3_ENABLE_EMERG_IOCB BIT_0
857#define FO3_AE_RND_ERROR BIT_1
858
Andrew Vasquez3d716442005-07-06 10:30:26 -0700859/* 24XX additional firmware options */
860#define ADD_FO_COUNT 3
861#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
862#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
863
864#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
865
866#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868/*
869 * ISP mailbox commands
870 */
871#define MBC_LOAD_RAM 1 /* Load RAM. */
872#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
874#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
875#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
876#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
877#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
878#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
879#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
880#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
881#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
882#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
883#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -0700884#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
886#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
887#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
888#define MBC_RESET 0x18 /* Reset. */
889#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
890#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
891#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
892#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
893#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
894#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
895#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
896#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
897#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
898#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
899#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
900#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
901#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
902#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
Giridhar Malavali6246b8a2012-02-09 11:15:34 -0800903#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
905#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
Andrew Vasquezaf11f642012-02-09 11:15:43 -0800906#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
908#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
Joe Carnuccio90687a12013-02-08 01:57:59 -0500909#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
910#define MBC_DATA_RATE 0x5d /* Data Rate */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
912#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
913 /* Initialization Procedure */
914#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
915#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
916#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
917#define MBC_TARGET_RESET 0x66 /* Target Reset. */
918#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
919#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
920#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
921#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
922#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
923#define MBC_LIP_RESET 0x6c /* LIP reset. */
924#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
925 /* commandd. */
926#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
927#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
928#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
929#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
930#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
931#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
932#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
933#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
934#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
935#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
936#define MBC_LUN_RESET 0x7E /* Send LUN reset */
937
Andrew Vasquez3d716442005-07-06 10:30:26 -0700938/*
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400939 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
940 * should be defined with MBC_MR_*
941 */
942#define MBC_MR_DRV_SHUTDOWN 0x6A
943
944/*
Andrew Vasquez3d716442005-07-06 10:30:26 -0700945 * ISP24xx mailbox commands
946 */
Joe Carnucciodb64e932013-10-30 03:38:18 -0400947#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
948#define MBC_READ_SERDES 0x4 /* Read serdes word. */
Chad Dupuisf73cb692014-02-26 04:15:06 -0500949#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700950#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
951#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
Andrew Vasquezd8b45212006-10-02 12:00:43 -0700952#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700953#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700954#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700955#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
Joe Carnuccioad0ecd62009-03-24 09:08:12 -0700956#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
Andrew Vasquez88729e52006-06-23 16:10:50 -0700957#define MBC_READ_SFP 0x31 /* Read SFP Data. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700958#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
Joe Carnucciob5a340d2014-09-25 05:16:48 -0400959#define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700960#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
961#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
962#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
963#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
964#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
965#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
Joe Carnuccio61e1b262013-02-08 01:57:48 -0500966#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700967#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
Chad Dupuis8fcd6b82012-08-22 14:21:06 -0400968#define MBC_PORT_RESET 0x120 /* Port Reset */
Sarang Radke23f2ebd2010-05-28 15:08:21 -0700969#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
970#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700971
Madhuranath Iyengarb1d469892010-09-03 15:20:54 -0700972/*
973 * ISP81xx mailbox commands
974 */
975#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
976
Joe Carnuccioe8887c52014-04-11 16:54:17 -0400977/*
978 * ISP8044 mailbox commands
979 */
980#define MBC_SET_GET_ETH_SERDES_REG 0x150
981#define HCS_WRITE_SERDES 0x3
982#define HCS_READ_SERDES 0x4
983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984/* Firmware return data sizes */
985#define FCAL_MAP_SIZE 128
986
987/* Mailbox bit definitions for out_mb and in_mb */
988#define MBX_31 BIT_31
989#define MBX_30 BIT_30
990#define MBX_29 BIT_29
991#define MBX_28 BIT_28
992#define MBX_27 BIT_27
993#define MBX_26 BIT_26
994#define MBX_25 BIT_25
995#define MBX_24 BIT_24
996#define MBX_23 BIT_23
997#define MBX_22 BIT_22
998#define MBX_21 BIT_21
999#define MBX_20 BIT_20
1000#define MBX_19 BIT_19
1001#define MBX_18 BIT_18
1002#define MBX_17 BIT_17
1003#define MBX_16 BIT_16
1004#define MBX_15 BIT_15
1005#define MBX_14 BIT_14
1006#define MBX_13 BIT_13
1007#define MBX_12 BIT_12
1008#define MBX_11 BIT_11
1009#define MBX_10 BIT_10
1010#define MBX_9 BIT_9
1011#define MBX_8 BIT_8
1012#define MBX_7 BIT_7
1013#define MBX_6 BIT_6
1014#define MBX_5 BIT_5
1015#define MBX_4 BIT_4
1016#define MBX_3 BIT_3
1017#define MBX_2 BIT_2
1018#define MBX_1 BIT_1
1019#define MBX_0 BIT_0
1020
Joe Carnuccioc46e65c2013-08-27 01:37:35 -04001021#define RNID_TYPE_SET_VERSION 0x9
Joe Carnucciofe52f6e2013-02-08 01:58:03 -05001022#define RNID_TYPE_ASIC_TEMP 0xC
Joe Carnuccio3a117112013-02-08 01:58:00 -05001023
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024/*
1025 * Firmware state codes from get firmware state mailbox command
1026 */
1027#define FSTATE_CONFIG_WAIT 0
1028#define FSTATE_WAIT_AL_PA 1
1029#define FSTATE_WAIT_LOGIN 2
1030#define FSTATE_READY 3
1031#define FSTATE_LOSS_OF_SYNC 4
1032#define FSTATE_ERROR 5
1033#define FSTATE_REINIT 6
1034#define FSTATE_NON_PART 7
1035
1036#define FSTATE_CONFIG_CORRECT 0
1037#define FSTATE_P2P_RCV_LIP 1
1038#define FSTATE_P2P_CHOOSE_LOOP 2
1039#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1040#define FSTATE_FATAL_ERROR 4
1041#define FSTATE_LOOP_BACK_CONN 5
1042
1043/*
1044 * Port Database structure definition
1045 * Little endian except where noted.
1046 */
1047#define PORT_DATABASE_SIZE 128 /* bytes */
1048typedef struct {
1049 uint8_t options;
1050 uint8_t control;
1051 uint8_t master_state;
1052 uint8_t slave_state;
1053 uint8_t reserved[2];
1054 uint8_t hard_address;
1055 uint8_t reserved_1;
1056 uint8_t port_id[4];
1057 uint8_t node_name[WWN_SIZE];
1058 uint8_t port_name[WWN_SIZE];
1059 uint16_t execution_throttle;
1060 uint16_t execution_count;
1061 uint8_t reset_count;
1062 uint8_t reserved_2;
1063 uint16_t resource_allocation;
1064 uint16_t current_allocation;
1065 uint16_t queue_head;
1066 uint16_t queue_tail;
1067 uint16_t transmit_execution_list_next;
1068 uint16_t transmit_execution_list_previous;
1069 uint16_t common_features;
1070 uint16_t total_concurrent_sequences;
1071 uint16_t RO_by_information_category;
1072 uint8_t recipient;
1073 uint8_t initiator;
1074 uint16_t receive_data_size;
1075 uint16_t concurrent_sequences;
1076 uint16_t open_sequences_per_exchange;
1077 uint16_t lun_abort_flags;
1078 uint16_t lun_stop_flags;
1079 uint16_t stop_queue_head;
1080 uint16_t stop_queue_tail;
1081 uint16_t port_retry_timer;
1082 uint16_t next_sequence_id;
1083 uint16_t frame_count;
1084 uint16_t PRLI_payload_length;
1085 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1086 /* Bits 15-0 of word 0 */
1087 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1088 /* Bits 15-0 of word 3 */
1089 uint16_t loop_id;
1090 uint16_t extended_lun_info_list_pointer;
1091 uint16_t extended_lun_stop_list_pointer;
1092} port_database_t;
1093
1094/*
1095 * Port database slave/master states
1096 */
1097#define PD_STATE_DISCOVERY 0
1098#define PD_STATE_WAIT_DISCOVERY_ACK 1
1099#define PD_STATE_PORT_LOGIN 2
1100#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1101#define PD_STATE_PROCESS_LOGIN 4
1102#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1103#define PD_STATE_PORT_LOGGED_IN 6
1104#define PD_STATE_PORT_UNAVAILABLE 7
1105#define PD_STATE_PROCESS_LOGOUT 8
1106#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1107#define PD_STATE_PORT_LOGOUT 10
1108#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1109
1110
Andrew Vasquez4fdfefe2005-10-27 11:09:48 -07001111#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1112#define QLA_ZIO_DISABLED 0
1113#define QLA_ZIO_DEFAULT_TIMER 2
1114
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115/*
1116 * ISP Initialization Control Block.
1117 * Little endian except where noted.
1118 */
1119#define ICB_VERSION 1
1120typedef struct {
1121 uint8_t version;
1122 uint8_t reserved_1;
1123
1124 /*
1125 * LSB BIT 0 = Enable Hard Loop Id
1126 * LSB BIT 1 = Enable Fairness
1127 * LSB BIT 2 = Enable Full-Duplex
1128 * LSB BIT 3 = Enable Fast Posting
1129 * LSB BIT 4 = Enable Target Mode
1130 * LSB BIT 5 = Disable Initiator Mode
1131 * LSB BIT 6 = Enable ADISC
1132 * LSB BIT 7 = Enable Target Inquiry Data
1133 *
1134 * MSB BIT 0 = Enable PDBC Notify
1135 * MSB BIT 1 = Non Participating LIP
1136 * MSB BIT 2 = Descending Loop ID Search
1137 * MSB BIT 3 = Acquire Loop ID in LIPA
1138 * MSB BIT 4 = Stop PortQ on Full Status
1139 * MSB BIT 5 = Full Login after LIP
1140 * MSB BIT 6 = Node Name Option
1141 * MSB BIT 7 = Ext IFWCB enable bit
1142 */
1143 uint8_t firmware_options[2];
1144
1145 uint16_t frame_payload_size;
1146 uint16_t max_iocb_allocation;
1147 uint16_t execution_throttle;
1148 uint8_t retry_count;
1149 uint8_t retry_delay; /* unused */
1150 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1151 uint16_t hard_address;
1152 uint8_t inquiry_data;
1153 uint8_t login_timeout;
1154 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1155
1156 uint16_t request_q_outpointer;
1157 uint16_t response_q_inpointer;
1158 uint16_t request_q_length;
1159 uint16_t response_q_length;
1160 uint32_t request_q_address[2];
1161 uint32_t response_q_address[2];
1162
1163 uint16_t lun_enables;
1164 uint8_t command_resource_count;
1165 uint8_t immediate_notify_resource_count;
1166 uint16_t timeout;
1167 uint8_t reserved_2[2];
1168
1169 /*
1170 * LSB BIT 0 = Timer Operation mode bit 0
1171 * LSB BIT 1 = Timer Operation mode bit 1
1172 * LSB BIT 2 = Timer Operation mode bit 2
1173 * LSB BIT 3 = Timer Operation mode bit 3
1174 * LSB BIT 4 = Init Config Mode bit 0
1175 * LSB BIT 5 = Init Config Mode bit 1
1176 * LSB BIT 6 = Init Config Mode bit 2
1177 * LSB BIT 7 = Enable Non part on LIHA failure
1178 *
1179 * MSB BIT 0 = Enable class 2
1180 * MSB BIT 1 = Enable ACK0
1181 * MSB BIT 2 =
1182 * MSB BIT 3 =
1183 * MSB BIT 4 = FC Tape Enable
1184 * MSB BIT 5 = Enable FC Confirm
1185 * MSB BIT 6 = Enable command queuing in target mode
1186 * MSB BIT 7 = No Logo On Link Down
1187 */
1188 uint8_t add_firmware_options[2];
1189
1190 uint8_t response_accumulation_timer;
1191 uint8_t interrupt_delay_timer;
1192
1193 /*
1194 * LSB BIT 0 = Enable Read xfr_rdy
1195 * LSB BIT 1 = Soft ID only
1196 * LSB BIT 2 =
1197 * LSB BIT 3 =
1198 * LSB BIT 4 = FCP RSP Payload [0]
1199 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1200 * LSB BIT 6 = Enable Out-of-Order frame handling
1201 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1202 *
1203 * MSB BIT 0 = Sbus enable - 2300
1204 * MSB BIT 1 =
1205 * MSB BIT 2 =
1206 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001207 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 * MSB BIT 5 = enable 50 ohm termination
1209 * MSB BIT 6 = Data Rate (2300 only)
1210 * MSB BIT 7 = Data Rate (2300 only)
1211 */
1212 uint8_t special_options[2];
1213
1214 uint8_t reserved_3[26];
1215} init_cb_t;
1216
1217/*
1218 * Get Link Status mailbox command return buffer.
1219 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001220#define GLSO_SEND_RPS BIT_0
1221#define GLSO_USE_DID BIT_3
1222
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001223struct link_statistics {
1224 uint32_t link_fail_cnt;
1225 uint32_t loss_sync_cnt;
1226 uint32_t loss_sig_cnt;
1227 uint32_t prim_seq_err_cnt;
1228 uint32_t inval_xmit_word_cnt;
1229 uint32_t inval_crc_cnt;
Harish Zunjarrao032d8dd2008-07-10 16:55:50 -07001230 uint32_t lip_cnt;
1231 uint32_t unused1[0x1a];
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001232 uint32_t tx_frames;
1233 uint32_t rx_frames;
Joe Carnucciofabbb8d2013-08-27 01:37:40 -04001234 uint32_t discarded_frames;
1235 uint32_t dropped_frames;
1236 uint32_t unused2[1];
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001237 uint32_t nos_rcvd;
1238};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240/*
1241 * NVRAM Command values.
1242 */
1243#define NV_START_BIT BIT_2
1244#define NV_WRITE_OP (BIT_26+BIT_24)
1245#define NV_READ_OP (BIT_26+BIT_25)
1246#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1247#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1248#define NV_DELAY_COUNT 10
1249
1250/*
1251 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1252 */
1253typedef struct {
1254 /*
1255 * NVRAM header
1256 */
1257 uint8_t id[4];
1258 uint8_t nvram_version;
1259 uint8_t reserved_0;
1260
1261 /*
1262 * NVRAM RISC parameter block
1263 */
1264 uint8_t parameter_block_version;
1265 uint8_t reserved_1;
1266
1267 /*
1268 * LSB BIT 0 = Enable Hard Loop Id
1269 * LSB BIT 1 = Enable Fairness
1270 * LSB BIT 2 = Enable Full-Duplex
1271 * LSB BIT 3 = Enable Fast Posting
1272 * LSB BIT 4 = Enable Target Mode
1273 * LSB BIT 5 = Disable Initiator Mode
1274 * LSB BIT 6 = Enable ADISC
1275 * LSB BIT 7 = Enable Target Inquiry Data
1276 *
1277 * MSB BIT 0 = Enable PDBC Notify
1278 * MSB BIT 1 = Non Participating LIP
1279 * MSB BIT 2 = Descending Loop ID Search
1280 * MSB BIT 3 = Acquire Loop ID in LIPA
1281 * MSB BIT 4 = Stop PortQ on Full Status
1282 * MSB BIT 5 = Full Login after LIP
1283 * MSB BIT 6 = Node Name Option
1284 * MSB BIT 7 = Ext IFWCB enable bit
1285 */
1286 uint8_t firmware_options[2];
1287
1288 uint16_t frame_payload_size;
1289 uint16_t max_iocb_allocation;
1290 uint16_t execution_throttle;
1291 uint8_t retry_count;
1292 uint8_t retry_delay; /* unused */
1293 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1294 uint16_t hard_address;
1295 uint8_t inquiry_data;
1296 uint8_t login_timeout;
1297 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1298
1299 /*
1300 * LSB BIT 0 = Timer Operation mode bit 0
1301 * LSB BIT 1 = Timer Operation mode bit 1
1302 * LSB BIT 2 = Timer Operation mode bit 2
1303 * LSB BIT 3 = Timer Operation mode bit 3
1304 * LSB BIT 4 = Init Config Mode bit 0
1305 * LSB BIT 5 = Init Config Mode bit 1
1306 * LSB BIT 6 = Init Config Mode bit 2
1307 * LSB BIT 7 = Enable Non part on LIHA failure
1308 *
1309 * MSB BIT 0 = Enable class 2
1310 * MSB BIT 1 = Enable ACK0
1311 * MSB BIT 2 =
1312 * MSB BIT 3 =
1313 * MSB BIT 4 = FC Tape Enable
1314 * MSB BIT 5 = Enable FC Confirm
1315 * MSB BIT 6 = Enable command queuing in target mode
1316 * MSB BIT 7 = No Logo On Link Down
1317 */
1318 uint8_t add_firmware_options[2];
1319
1320 uint8_t response_accumulation_timer;
1321 uint8_t interrupt_delay_timer;
1322
1323 /*
1324 * LSB BIT 0 = Enable Read xfr_rdy
1325 * LSB BIT 1 = Soft ID only
1326 * LSB BIT 2 =
1327 * LSB BIT 3 =
1328 * LSB BIT 4 = FCP RSP Payload [0]
1329 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1330 * LSB BIT 6 = Enable Out-of-Order frame handling
1331 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1332 *
1333 * MSB BIT 0 = Sbus enable - 2300
1334 * MSB BIT 1 =
1335 * MSB BIT 2 =
1336 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001337 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 * MSB BIT 5 = enable 50 ohm termination
1339 * MSB BIT 6 = Data Rate (2300 only)
1340 * MSB BIT 7 = Data Rate (2300 only)
1341 */
1342 uint8_t special_options[2];
1343
1344 /* Reserved for expanded RISC parameter block */
1345 uint8_t reserved_2[22];
1346
1347 /*
1348 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1349 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1350 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1351 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1352 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1353 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1354 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1355 * LSB BIT 7 = Rx Sensitivity 1G bit 3
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001356 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1358 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1359 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1360 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1361 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1362 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1363 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1364 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1365 *
1366 * LSB BIT 0 = Output Swing 1G bit 0
1367 * LSB BIT 1 = Output Swing 1G bit 1
1368 * LSB BIT 2 = Output Swing 1G bit 2
1369 * LSB BIT 3 = Output Emphasis 1G bit 0
1370 * LSB BIT 4 = Output Emphasis 1G bit 1
1371 * LSB BIT 5 = Output Swing 2G bit 0
1372 * LSB BIT 6 = Output Swing 2G bit 1
1373 * LSB BIT 7 = Output Swing 2G bit 2
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001374 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 * MSB BIT 0 = Output Emphasis 2G bit 0
1376 * MSB BIT 1 = Output Emphasis 2G bit 1
1377 * MSB BIT 2 = Output Enable
1378 * MSB BIT 3 =
1379 * MSB BIT 4 =
1380 * MSB BIT 5 =
1381 * MSB BIT 6 =
1382 * MSB BIT 7 =
1383 */
1384 uint8_t seriallink_options[4];
1385
1386 /*
1387 * NVRAM host parameter block
1388 *
1389 * LSB BIT 0 = Enable spinup delay
1390 * LSB BIT 1 = Disable BIOS
1391 * LSB BIT 2 = Enable Memory Map BIOS
1392 * LSB BIT 3 = Enable Selectable Boot
1393 * LSB BIT 4 = Disable RISC code load
1394 * LSB BIT 5 = Set cache line size 1
1395 * LSB BIT 6 = PCI Parity Disable
1396 * LSB BIT 7 = Enable extended logging
1397 *
1398 * MSB BIT 0 = Enable 64bit addressing
1399 * MSB BIT 1 = Enable lip reset
1400 * MSB BIT 2 = Enable lip full login
1401 * MSB BIT 3 = Enable target reset
1402 * MSB BIT 4 = Enable database storage
1403 * MSB BIT 5 = Enable cache flush read
1404 * MSB BIT 6 = Enable database load
1405 * MSB BIT 7 = Enable alternate WWN
1406 */
1407 uint8_t host_p[2];
1408
1409 uint8_t boot_node_name[WWN_SIZE];
1410 uint8_t boot_lun_number;
1411 uint8_t reset_delay;
1412 uint8_t port_down_retry_count;
1413 uint8_t boot_id_number;
1414 uint16_t max_luns_per_target;
1415 uint8_t fcode_boot_port_name[WWN_SIZE];
1416 uint8_t alternate_port_name[WWN_SIZE];
1417 uint8_t alternate_node_name[WWN_SIZE];
1418
1419 /*
1420 * BIT 0 = Selective Login
1421 * BIT 1 = Alt-Boot Enable
1422 * BIT 2 =
1423 * BIT 3 = Boot Order List
1424 * BIT 4 =
1425 * BIT 5 = Selective LUN
1426 * BIT 6 =
1427 * BIT 7 = unused
1428 */
1429 uint8_t efi_parameters;
1430
1431 uint8_t link_down_timeout;
1432
Andrew Vasquezcca53352005-08-26 19:08:30 -07001433 uint8_t adapter_id[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
1435 uint8_t alt1_boot_node_name[WWN_SIZE];
1436 uint16_t alt1_boot_lun_number;
1437 uint8_t alt2_boot_node_name[WWN_SIZE];
1438 uint16_t alt2_boot_lun_number;
1439 uint8_t alt3_boot_node_name[WWN_SIZE];
1440 uint16_t alt3_boot_lun_number;
1441 uint8_t alt4_boot_node_name[WWN_SIZE];
1442 uint16_t alt4_boot_lun_number;
1443 uint8_t alt5_boot_node_name[WWN_SIZE];
1444 uint16_t alt5_boot_lun_number;
1445 uint8_t alt6_boot_node_name[WWN_SIZE];
1446 uint16_t alt6_boot_lun_number;
1447 uint8_t alt7_boot_node_name[WWN_SIZE];
1448 uint16_t alt7_boot_lun_number;
1449
1450 uint8_t reserved_3[2];
1451
1452 /* Offset 200-215 : Model Number */
1453 uint8_t model_number[16];
1454
1455 /* OEM related items */
1456 uint8_t oem_specific[16];
1457
1458 /*
1459 * NVRAM Adapter Features offset 232-239
1460 *
1461 * LSB BIT 0 = External GBIC
1462 * LSB BIT 1 = Risc RAM parity
1463 * LSB BIT 2 = Buffer Plus Module
1464 * LSB BIT 3 = Multi Chip Adapter
1465 * LSB BIT 4 = Internal connector
1466 * LSB BIT 5 =
1467 * LSB BIT 6 =
1468 * LSB BIT 7 =
1469 *
1470 * MSB BIT 0 =
1471 * MSB BIT 1 =
1472 * MSB BIT 2 =
1473 * MSB BIT 3 =
1474 * MSB BIT 4 =
1475 * MSB BIT 5 =
1476 * MSB BIT 6 =
1477 * MSB BIT 7 =
1478 */
1479 uint8_t adapter_features[2];
1480
1481 uint8_t reserved_4[16];
1482
1483 /* Subsystem vendor ID for ISP2200 */
1484 uint16_t subsystem_vendor_id_2200;
1485
1486 /* Subsystem device ID for ISP2200 */
1487 uint16_t subsystem_device_id_2200;
1488
1489 uint8_t reserved_5;
1490 uint8_t checksum;
1491} nvram_t;
1492
1493/*
1494 * ISP queue - response queue entry definition.
1495 */
1496typedef struct {
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001497 uint8_t entry_type; /* Entry type. */
1498 uint8_t entry_count; /* Entry count. */
1499 uint8_t sys_define; /* System defined. */
1500 uint8_t entry_status; /* Entry Status. */
1501 uint32_t handle; /* System defined handle */
1502 uint8_t data[52];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 uint32_t signature;
1504#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1505} response_t;
1506
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001507/*
1508 * ISP queue - ATIO queue entry definition.
1509 */
1510struct atio {
1511 uint8_t entry_type; /* Entry type. */
1512 uint8_t entry_count; /* Entry count. */
1513 uint8_t data[58];
1514 uint32_t signature;
1515#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1516};
1517
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518typedef union {
1519 uint16_t extended;
1520 struct {
1521 uint8_t reserved;
1522 uint8_t standard;
1523 } id;
1524} target_id_t;
1525
1526#define SET_TARGET_ID(ha, to, from) \
1527do { \
1528 if (HAS_EXTENDED_IDS(ha)) \
1529 to.extended = cpu_to_le16(from); \
1530 else \
1531 to.id.standard = (uint8_t)from; \
1532} while (0)
1533
1534/*
1535 * ISP queue - command entry structure definition.
1536 */
1537#define COMMAND_TYPE 0x11 /* Command entry */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538typedef struct {
1539 uint8_t entry_type; /* Entry type. */
1540 uint8_t entry_count; /* Entry count. */
1541 uint8_t sys_define; /* System defined. */
1542 uint8_t entry_status; /* Entry Status. */
1543 uint32_t handle; /* System handle. */
1544 target_id_t target; /* SCSI ID */
1545 uint16_t lun; /* SCSI LUN */
1546 uint16_t control_flags; /* Control flags. */
1547#define CF_WRITE BIT_6
1548#define CF_READ BIT_5
1549#define CF_SIMPLE_TAG BIT_3
1550#define CF_ORDERED_TAG BIT_2
1551#define CF_HEAD_TAG BIT_1
1552 uint16_t reserved_1;
1553 uint16_t timeout; /* Command timeout. */
1554 uint16_t dseg_count; /* Data segment count. */
1555 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1556 uint32_t byte_count; /* Total byte count. */
1557 uint32_t dseg_0_address; /* Data segment 0 address. */
1558 uint32_t dseg_0_length; /* Data segment 0 length. */
1559 uint32_t dseg_1_address; /* Data segment 1 address. */
1560 uint32_t dseg_1_length; /* Data segment 1 length. */
1561 uint32_t dseg_2_address; /* Data segment 2 address. */
1562 uint32_t dseg_2_length; /* Data segment 2 length. */
1563} cmd_entry_t;
1564
1565/*
1566 * ISP queue - 64-Bit addressing, command entry structure definition.
1567 */
1568#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1569typedef struct {
1570 uint8_t entry_type; /* Entry type. */
1571 uint8_t entry_count; /* Entry count. */
1572 uint8_t sys_define; /* System defined. */
1573 uint8_t entry_status; /* Entry Status. */
1574 uint32_t handle; /* System handle. */
1575 target_id_t target; /* SCSI ID */
1576 uint16_t lun; /* SCSI LUN */
1577 uint16_t control_flags; /* Control flags. */
1578 uint16_t reserved_1;
1579 uint16_t timeout; /* Command timeout. */
1580 uint16_t dseg_count; /* Data segment count. */
1581 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1582 uint32_t byte_count; /* Total byte count. */
1583 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1584 uint32_t dseg_0_length; /* Data segment 0 length. */
1585 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1586 uint32_t dseg_1_length; /* Data segment 1 length. */
1587} cmd_a64_entry_t, request_t;
1588
1589/*
1590 * ISP queue - continuation entry structure definition.
1591 */
1592#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1593typedef struct {
1594 uint8_t entry_type; /* Entry type. */
1595 uint8_t entry_count; /* Entry count. */
1596 uint8_t sys_define; /* System defined. */
1597 uint8_t entry_status; /* Entry Status. */
1598 uint32_t reserved;
1599 uint32_t dseg_0_address; /* Data segment 0 address. */
1600 uint32_t dseg_0_length; /* Data segment 0 length. */
1601 uint32_t dseg_1_address; /* Data segment 1 address. */
1602 uint32_t dseg_1_length; /* Data segment 1 length. */
1603 uint32_t dseg_2_address; /* Data segment 2 address. */
1604 uint32_t dseg_2_length; /* Data segment 2 length. */
1605 uint32_t dseg_3_address; /* Data segment 3 address. */
1606 uint32_t dseg_3_length; /* Data segment 3 length. */
1607 uint32_t dseg_4_address; /* Data segment 4 address. */
1608 uint32_t dseg_4_length; /* Data segment 4 length. */
1609 uint32_t dseg_5_address; /* Data segment 5 address. */
1610 uint32_t dseg_5_length; /* Data segment 5 length. */
1611 uint32_t dseg_6_address; /* Data segment 6 address. */
1612 uint32_t dseg_6_length; /* Data segment 6 length. */
1613} cont_entry_t;
1614
1615/*
1616 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1617 */
1618#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1619typedef struct {
1620 uint8_t entry_type; /* Entry type. */
1621 uint8_t entry_count; /* Entry count. */
1622 uint8_t sys_define; /* System defined. */
1623 uint8_t entry_status; /* Entry Status. */
1624 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1625 uint32_t dseg_0_length; /* Data segment 0 length. */
1626 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1627 uint32_t dseg_1_length; /* Data segment 1 length. */
1628 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1629 uint32_t dseg_2_length; /* Data segment 2 length. */
1630 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1631 uint32_t dseg_3_length; /* Data segment 3 length. */
1632 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1633 uint32_t dseg_4_length; /* Data segment 4 length. */
1634} cont_a64_entry_t;
1635
Arun Easibad75002010-05-04 15:01:30 -07001636#define PO_MODE_DIF_INSERT 0
Arun Easi9e522cd2012-08-22 14:21:31 -04001637#define PO_MODE_DIF_REMOVE 1
1638#define PO_MODE_DIF_PASS 2
1639#define PO_MODE_DIF_REPLACE 3
1640#define PO_MODE_DIF_TCP_CKSUM 6
Arun Easibad75002010-05-04 15:01:30 -07001641#define PO_ENABLE_INCR_GUARD_SEED BIT_3
Arun Easibad75002010-05-04 15:01:30 -07001642#define PO_DISABLE_GUARD_CHECK BIT_4
Quinn Tranf83adb62014-04-11 16:54:43 -04001643#define PO_DISABLE_INCR_REF_TAG BIT_5
1644#define PO_DIS_HEADER_MODE BIT_7
1645#define PO_ENABLE_DIF_BUNDLING BIT_8
1646#define PO_DIS_FRAME_MODE BIT_9
1647#define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */
1648#define PO_DIS_VALD_APP_REF_ESC BIT_11
1649
1650#define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */
1651#define PO_DIS_REF_TAG_REPL BIT_13
1652#define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */
1653#define PO_DIS_REF_TAG_VALD BIT_15
1654
Arun Easibad75002010-05-04 15:01:30 -07001655/*
1656 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1657 */
1658struct crc_context {
1659 uint32_t handle; /* System handle. */
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001660 __le32 ref_tag;
1661 __le16 app_tag;
Arun Easibad75002010-05-04 15:01:30 -07001662 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1663 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001664 __le16 guard_seed; /* Initial Guard Seed */
1665 __le16 prot_opts; /* Requested Data Protection Mode */
1666 __le16 blk_size; /* Data size in bytes */
Arun Easibad75002010-05-04 15:01:30 -07001667 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1668 * only) */
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001669 __le32 byte_count; /* Total byte count/ total data
Arun Easibad75002010-05-04 15:01:30 -07001670 * transfer count */
1671 union {
1672 struct {
1673 uint32_t reserved_1;
1674 uint16_t reserved_2;
1675 uint16_t reserved_3;
1676 uint32_t reserved_4;
1677 uint32_t data_address[2];
1678 uint32_t data_length;
1679 uint32_t reserved_5[2];
1680 uint32_t reserved_6;
1681 } nobundling;
1682 struct {
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001683 __le32 dif_byte_count; /* Total DIF byte
Arun Easibad75002010-05-04 15:01:30 -07001684 * count */
1685 uint16_t reserved_1;
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001686 __le16 dseg_count; /* Data segment count */
Arun Easibad75002010-05-04 15:01:30 -07001687 uint32_t reserved_2;
1688 uint32_t data_address[2];
1689 uint32_t data_length;
1690 uint32_t dif_address[2];
1691 uint32_t dif_length; /* Data segment 0
1692 * length */
1693 } bundling;
1694 } u;
1695
1696 struct fcp_cmnd fcp_cmnd;
1697 dma_addr_t crc_ctx_dma;
1698 /* List of DMA context transfers */
1699 struct list_head dsd_list;
1700
1701 /* This structure should not exceed 512 bytes */
1702};
1703
1704#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1705#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1706
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707/*
1708 * ISP queue - status entry structure definition.
1709 */
1710#define STATUS_TYPE 0x03 /* Status entry. */
1711typedef struct {
1712 uint8_t entry_type; /* Entry type. */
1713 uint8_t entry_count; /* Entry count. */
1714 uint8_t sys_define; /* System defined. */
1715 uint8_t entry_status; /* Entry Status. */
1716 uint32_t handle; /* System handle. */
1717 uint16_t scsi_status; /* SCSI status. */
1718 uint16_t comp_status; /* Completion status. */
1719 uint16_t state_flags; /* State flags. */
1720 uint16_t status_flags; /* Status flags. */
1721 uint16_t rsp_info_len; /* Response Info Length. */
1722 uint16_t req_sense_length; /* Request sense data length. */
1723 uint32_t residual_length; /* Residual transfer length. */
1724 uint8_t rsp_info[8]; /* FCP response information. */
1725 uint8_t req_sense_data[32]; /* Request sense data. */
1726} sts_entry_t;
1727
1728/*
1729 * Status entry entry status
1730 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001731#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1733#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1734#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1735#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1736#define RF_BUSY BIT_1 /* Busy */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001737#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1738 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1739#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1740 RF_INV_E_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741
1742/*
1743 * Status entry SCSI status bit definitions.
1744 */
1745#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1746#define SS_RESIDUAL_UNDER BIT_11
1747#define SS_RESIDUAL_OVER BIT_10
1748#define SS_SENSE_LEN_VALID BIT_9
1749#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1750
1751#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1752#define SS_BUSY_CONDITION BIT_3
1753#define SS_CONDITION_MET BIT_2
1754#define SS_CHECK_CONDITION BIT_1
1755
1756/*
1757 * Status entry completion status
1758 */
1759#define CS_COMPLETE 0x0 /* No errors */
1760#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1761#define CS_DMA 0x2 /* A DMA direction error. */
1762#define CS_TRANSPORT 0x3 /* Transport error. */
1763#define CS_RESET 0x4 /* SCSI bus reset occurred */
1764#define CS_ABORTED 0x5 /* System aborted command. */
1765#define CS_TIMEOUT 0x6 /* Timeout error. */
1766#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
Arun Easibad75002010-05-04 15:01:30 -07001767#define CS_DIF_ERROR 0xC /* DIF error detected */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768
1769#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1770#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1771#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1772 /* (selection timeout) */
1773#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1774#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1775#define CS_PORT_BUSY 0x2B /* Port Busy */
1776#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001777#define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request
1778 failure */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1780#define CS_UNKNOWN 0x81 /* Driver defined */
1781#define CS_RETRY 0x82 /* Driver defined */
1782#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1783
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04001784#define CS_BIDIR_RD_OVERRUN 0x700
1785#define CS_BIDIR_RD_WR_OVERRUN 0x707
1786#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1787#define CS_BIDIR_RD_UNDERRUN 0x1500
1788#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1789#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1790#define CS_BIDIR_DMA 0x200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791/*
1792 * Status entry status flags
1793 */
1794#define SF_ABTS_TERMINATED BIT_10
1795#define SF_LOGOUT_SENT BIT_13
1796
1797/*
1798 * ISP queue - status continuation entry structure definition.
1799 */
1800#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1801typedef struct {
1802 uint8_t entry_type; /* Entry type. */
1803 uint8_t entry_count; /* Entry count. */
1804 uint8_t sys_define; /* System defined. */
1805 uint8_t entry_status; /* Entry Status. */
1806 uint8_t data[60]; /* data */
1807} sts_cont_entry_t;
1808
1809/*
1810 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1811 * structure definition.
1812 */
1813#define STATUS_TYPE_21 0x21 /* Status entry. */
1814typedef struct {
1815 uint8_t entry_type; /* Entry type. */
1816 uint8_t entry_count; /* Entry count. */
1817 uint8_t handle_count; /* Handle count. */
1818 uint8_t entry_status; /* Entry Status. */
1819 uint32_t handle[15]; /* System handles. */
1820} sts21_entry_t;
1821
1822/*
1823 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1824 * structure definition.
1825 */
1826#define STATUS_TYPE_22 0x22 /* Status entry. */
1827typedef struct {
1828 uint8_t entry_type; /* Entry type. */
1829 uint8_t entry_count; /* Entry count. */
1830 uint8_t handle_count; /* Handle count. */
1831 uint8_t entry_status; /* Entry Status. */
1832 uint16_t handle[30]; /* System handles. */
1833} sts22_entry_t;
1834
1835/*
1836 * ISP queue - marker entry structure definition.
1837 */
1838#define MARKER_TYPE 0x04 /* Marker entry. */
1839typedef struct {
1840 uint8_t entry_type; /* Entry type. */
1841 uint8_t entry_count; /* Entry count. */
1842 uint8_t handle_count; /* Handle count. */
1843 uint8_t entry_status; /* Entry Status. */
1844 uint32_t sys_define_2; /* System defined. */
1845 target_id_t target; /* SCSI ID */
1846 uint8_t modifier; /* Modifier (7-0). */
1847#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1848#define MK_SYNC_ID 1 /* Synchronize ID */
1849#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1850#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1851 /* clear port changed, */
1852 /* use sequence number. */
1853 uint8_t reserved_1;
1854 uint16_t sequence_number; /* Sequence number of event */
1855 uint16_t lun; /* SCSI LUN */
1856 uint8_t reserved_2[48];
1857} mrk_entry_t;
1858
1859/*
1860 * ISP queue - Management Server entry structure definition.
1861 */
1862#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1863typedef struct {
1864 uint8_t entry_type; /* Entry type. */
1865 uint8_t entry_count; /* Entry count. */
1866 uint8_t handle_count; /* Handle count. */
1867 uint8_t entry_status; /* Entry Status. */
1868 uint32_t handle1; /* System handle. */
1869 target_id_t loop_id;
1870 uint16_t status;
1871 uint16_t control_flags; /* Control flags. */
1872 uint16_t reserved2;
1873 uint16_t timeout;
1874 uint16_t cmd_dsd_count;
1875 uint16_t total_dsd_count;
1876 uint8_t type;
1877 uint8_t r_ctl;
1878 uint16_t rx_id;
1879 uint16_t reserved3;
1880 uint32_t handle2;
1881 uint32_t rsp_bytecount;
1882 uint32_t req_bytecount;
1883 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1884 uint32_t dseg_req_length; /* Data segment 0 length. */
1885 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1886 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1887} ms_iocb_entry_t;
1888
1889
1890/*
1891 * ISP queue - Mailbox Command entry structure definition.
1892 */
1893#define MBX_IOCB_TYPE 0x39
1894struct mbx_entry {
1895 uint8_t entry_type;
1896 uint8_t entry_count;
1897 uint8_t sys_define1;
1898 /* Use sys_define1 for source type */
1899#define SOURCE_SCSI 0x00
1900#define SOURCE_IP 0x01
1901#define SOURCE_VI 0x02
1902#define SOURCE_SCTP 0x03
1903#define SOURCE_MP 0x04
1904#define SOURCE_MPIOCTL 0x05
1905#define SOURCE_ASYNC_IOCB 0x07
1906
1907 uint8_t entry_status;
1908
1909 uint32_t handle;
1910 target_id_t loop_id;
1911
1912 uint16_t status;
1913 uint16_t state_flags;
1914 uint16_t status_flags;
1915
1916 uint32_t sys_define2[2];
1917
1918 uint16_t mb0;
1919 uint16_t mb1;
1920 uint16_t mb2;
1921 uint16_t mb3;
1922 uint16_t mb6;
1923 uint16_t mb7;
1924 uint16_t mb9;
1925 uint16_t mb10;
1926 uint32_t reserved_2[2];
1927 uint8_t node_name[WWN_SIZE];
1928 uint8_t port_name[WWN_SIZE];
1929};
1930
1931/*
1932 * ISP request and response queue entry sizes
1933 */
1934#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1935#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1936
1937
1938/*
1939 * 24 bit port ID type definition.
1940 */
1941typedef union {
1942 uint32_t b24 : 24;
1943
1944 struct {
Malahal Nainenib889d532007-03-12 10:41:26 -07001945#ifdef __BIG_ENDIAN
1946 uint8_t domain;
1947 uint8_t area;
1948 uint8_t al_pa;
Dave Jones0fd30f72009-07-13 16:27:46 -04001949#elif defined(__LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 uint8_t al_pa;
1951 uint8_t area;
1952 uint8_t domain;
Malahal Nainenib889d532007-03-12 10:41:26 -07001953#else
1954#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1955#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 uint8_t rsvd_1;
1957 } b;
1958} port_id_t;
1959#define INVALID_PORT_ID 0xFFFFFF
1960
1961/*
1962 * Switch info gathering structure.
1963 */
1964typedef struct {
1965 port_id_t d_id;
1966 uint8_t node_name[WWN_SIZE];
1967 uint8_t port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001968 uint8_t fabric_port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001969 uint16_t fp_speed;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001970 uint8_t fc4_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971} sw_info_t;
1972
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001973/* FCP-4 types */
1974#define FC4_TYPE_FCP_SCSI 0x08
1975#define FC4_TYPE_OTHER 0x0
1976#define FC4_TYPE_UNKNOWN 0xff
1977
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 * Fibre channel port type.
1980 */
1981 typedef enum {
1982 FCT_UNKNOWN,
1983 FCT_RSCN,
1984 FCT_SWITCH,
1985 FCT_BROADCAST,
1986 FCT_INITIATOR,
1987 FCT_TARGET
1988} fc_port_type_t;
1989
1990/*
1991 * Fibre channel port structure.
1992 */
1993typedef struct fc_port {
1994 struct list_head list;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08001995 struct scsi_qla_host *vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996
1997 uint8_t node_name[WWN_SIZE];
1998 uint8_t port_name[WWN_SIZE];
1999 port_id_t d_id;
2000 uint16_t loop_id;
2001 uint16_t old_loop_id;
2002
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002003 uint16_t tgt_id;
2004 uint16_t old_tgt_id;
2005
Sarang Radke09ff7012010-03-19 17:03:59 -07002006 uint8_t fcp_prio;
2007
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002008 uint8_t fabric_port_name[WWN_SIZE];
2009 uint16_t fp_speed;
2010
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 fc_port_type_t port_type;
2012
2013 atomic_t state;
2014 uint32_t flags;
2015
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 int login_retry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08002018 struct fc_rport *rport, *drport;
Andrew Vasquezad3e0ed2005-08-26 19:08:10 -07002019 u32 supported_classes;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -07002020
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002021 uint8_t fc4_type;
Arun Easib3b02e62012-02-09 11:15:39 -08002022 uint8_t scan_state;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002023
2024 unsigned long last_queue_full;
2025 unsigned long last_ramp_up;
2026
2027 uint16_t port_id;
Chad Dupuise05fe292014-09-25 05:16:59 -04002028
2029 unsigned long retry_delay_timestamp;
Alexei Potashnika6ca8872015-07-14 16:00:44 -04002030 struct qla_tgt_sess *tgt_session;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031} fc_port_t;
2032
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002033#include "qla_mr.h"
2034
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035/*
2036 * Fibre channel port/lun states.
2037 */
2038#define FCS_UNCONFIGURED 1
2039#define FCS_DEVICE_DEAD 2
2040#define FCS_DEVICE_LOST 3
2041#define FCS_ONLINE 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042
Chad Dupuisec426e12011-03-30 11:46:32 -07002043static const char * const port_state_str[] = {
2044 "Unknown",
2045 "UNCONFIGURED",
2046 "DEAD",
2047 "LOST",
2048 "ONLINE"
2049};
2050
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051/*
2052 * FC port flags.
2053 */
2054#define FCF_FABRIC_DEVICE BIT_0
2055#define FCF_LOGIN_NEEDED BIT_1
Andrew Vasquezf08b7252010-01-12 12:59:48 -08002056#define FCF_FCP2_DEVICE BIT_2
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002057#define FCF_ASYNC_SENT BIT_3
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002058#define FCF_CONF_COMP_SUPPORTED BIT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059
2060/* No loop ID flag. */
2061#define FC_NO_LOOP_ID 0x1000
2062
2063/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 * FC-CT interface
2065 *
2066 * NOTE: All structures are big-endian in form.
2067 */
2068
2069#define CT_REJECT_RESPONSE 0x8001
2070#define CT_ACCEPT_RESPONSE 0x8002
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002071#define CT_REASON_INVALID_COMMAND_CODE 0x01
2072#define CT_REASON_CANNOT_PERFORM 0x09
2073#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
2074#define CT_EXPL_ALREADY_REGISTERED 0x10
2075#define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11
2076#define CT_EXPL_MULTIPLE_HBA_ATTR 0x12
2077#define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13
2078#define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14
2079#define CT_EXPL_PORT_NOT_REGISTERED_ 0x15
2080#define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16
2081#define CT_EXPL_HBA_NOT_REGISTERED 0x17
2082#define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20
2083#define CT_EXPL_PORT_NOT_REGISTERED 0x21
2084#define CT_EXPL_MULTIPLE_PORT_ATTR 0x22
2085#define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086
2087#define NS_N_PORT_TYPE 0x01
2088#define NS_NL_PORT_TYPE 0x02
2089#define NS_NX_PORT_TYPE 0x7F
2090
2091#define GA_NXT_CMD 0x100
2092#define GA_NXT_REQ_SIZE (16 + 4)
2093#define GA_NXT_RSP_SIZE (16 + 620)
2094
2095#define GID_PT_CMD 0x1A1
2096#define GID_PT_REQ_SIZE (16 + 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097
2098#define GPN_ID_CMD 0x112
2099#define GPN_ID_REQ_SIZE (16 + 4)
2100#define GPN_ID_RSP_SIZE (16 + 8)
2101
2102#define GNN_ID_CMD 0x113
2103#define GNN_ID_REQ_SIZE (16 + 4)
2104#define GNN_ID_RSP_SIZE (16 + 8)
2105
2106#define GFT_ID_CMD 0x117
2107#define GFT_ID_REQ_SIZE (16 + 4)
2108#define GFT_ID_RSP_SIZE (16 + 32)
2109
2110#define RFT_ID_CMD 0x217
2111#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2112#define RFT_ID_RSP_SIZE 16
2113
2114#define RFF_ID_CMD 0x21F
2115#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2116#define RFF_ID_RSP_SIZE 16
2117
2118#define RNN_ID_CMD 0x213
2119#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2120#define RNN_ID_RSP_SIZE 16
2121
2122#define RSNN_NN_CMD 0x239
2123#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2124#define RSNN_NN_RSP_SIZE 16
2125
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002126#define GFPN_ID_CMD 0x11C
2127#define GFPN_ID_REQ_SIZE (16 + 4)
2128#define GFPN_ID_RSP_SIZE (16 + 8)
2129
2130#define GPSC_CMD 0x127
2131#define GPSC_REQ_SIZE (16 + 8)
2132#define GPSC_RSP_SIZE (16 + 2 + 2)
2133
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002134#define GFF_ID_CMD 0x011F
2135#define GFF_ID_REQ_SIZE (16 + 4)
2136#define GFF_ID_RSP_SIZE (16 + 128)
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002137
Andrew Vasquezcca53352005-08-26 19:08:30 -07002138/*
2139 * HBA attribute types.
2140 */
2141#define FDMI_HBA_ATTR_COUNT 9
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002142#define FDMIV2_HBA_ATTR_COUNT 17
2143#define FDMI_HBA_NODE_NAME 0x1
2144#define FDMI_HBA_MANUFACTURER 0x2
2145#define FDMI_HBA_SERIAL_NUMBER 0x3
2146#define FDMI_HBA_MODEL 0x4
2147#define FDMI_HBA_MODEL_DESCRIPTION 0x5
2148#define FDMI_HBA_HARDWARE_VERSION 0x6
2149#define FDMI_HBA_DRIVER_VERSION 0x7
2150#define FDMI_HBA_OPTION_ROM_VERSION 0x8
2151#define FDMI_HBA_FIRMWARE_VERSION 0x9
Andrew Vasquezcca53352005-08-26 19:08:30 -07002152#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2153#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002154#define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc
2155#define FDMI_HBA_VENDOR_ID 0xd
2156#define FDMI_HBA_NUM_PORTS 0xe
2157#define FDMI_HBA_FABRIC_NAME 0xf
2158#define FDMI_HBA_BOOT_BIOS_NAME 0x10
2159#define FDMI_HBA_TYPE_VENDOR_IDENTIFIER 0xe0
Andrew Vasquezcca53352005-08-26 19:08:30 -07002160
2161struct ct_fdmi_hba_attr {
2162 uint16_t type;
2163 uint16_t len;
2164 union {
2165 uint8_t node_name[WWN_SIZE];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002166 uint8_t manufacturer[64];
2167 uint8_t serial_num[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002168 uint8_t model[16+1];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002169 uint8_t model_desc[80];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002170 uint8_t hw_version[32];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002171 uint8_t driver_version[32];
2172 uint8_t orom_version[16];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002173 uint8_t fw_version[32];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002174 uint8_t os_version[128];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002175 uint32_t max_ct_len;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002176 } a;
2177};
2178
2179struct ct_fdmi_hba_attributes {
2180 uint32_t count;
2181 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2182};
2183
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002184struct ct_fdmiv2_hba_attr {
2185 uint16_t type;
2186 uint16_t len;
2187 union {
2188 uint8_t node_name[WWN_SIZE];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002189 uint8_t manufacturer[64];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002190 uint8_t serial_num[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002191 uint8_t model[16+1];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002192 uint8_t model_desc[80];
2193 uint8_t hw_version[16];
2194 uint8_t driver_version[32];
2195 uint8_t orom_version[16];
2196 uint8_t fw_version[32];
2197 uint8_t os_version[128];
2198 uint32_t max_ct_len;
2199 uint8_t sym_name[256];
2200 uint32_t vendor_id;
2201 uint32_t num_ports;
2202 uint8_t fabric_name[WWN_SIZE];
2203 uint8_t bios_name[32];
2204 uint8_t vendor_indentifer[8];
2205 } a;
2206};
2207
2208struct ct_fdmiv2_hba_attributes {
2209 uint32_t count;
2210 struct ct_fdmiv2_hba_attr entry[FDMIV2_HBA_ATTR_COUNT];
2211};
2212
Andrew Vasquezcca53352005-08-26 19:08:30 -07002213/*
2214 * Port attribute types.
2215 */
Andrew Vasquez8a85e172007-09-20 14:07:41 -07002216#define FDMI_PORT_ATTR_COUNT 6
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002217#define FDMIV2_PORT_ATTR_COUNT 16
2218#define FDMI_PORT_FC4_TYPES 0x1
2219#define FDMI_PORT_SUPPORT_SPEED 0x2
2220#define FDMI_PORT_CURRENT_SPEED 0x3
2221#define FDMI_PORT_MAX_FRAME_SIZE 0x4
2222#define FDMI_PORT_OS_DEVICE_NAME 0x5
2223#define FDMI_PORT_HOST_NAME 0x6
2224#define FDMI_PORT_NODE_NAME 0x7
2225#define FDMI_PORT_NAME 0x8
2226#define FDMI_PORT_SYM_NAME 0x9
2227#define FDMI_PORT_TYPE 0xa
2228#define FDMI_PORT_SUPP_COS 0xb
2229#define FDMI_PORT_FABRIC_NAME 0xc
2230#define FDMI_PORT_FC4_TYPE 0xd
2231#define FDMI_PORT_STATE 0x101
2232#define FDMI_PORT_COUNT 0x102
2233#define FDMI_PORT_ID 0x103
Andrew Vasquezcca53352005-08-26 19:08:30 -07002234
Andrew Vasquez58815692007-07-19 15:05:58 -07002235#define FDMI_PORT_SPEED_1GB 0x1
2236#define FDMI_PORT_SPEED_2GB 0x2
2237#define FDMI_PORT_SPEED_10GB 0x4
2238#define FDMI_PORT_SPEED_4GB 0x8
2239#define FDMI_PORT_SPEED_8GB 0x10
2240#define FDMI_PORT_SPEED_16GB 0x20
Chad Dupuisf73cb692014-02-26 04:15:06 -05002241#define FDMI_PORT_SPEED_32GB 0x40
Andrew Vasquez58815692007-07-19 15:05:58 -07002242#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2243
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002244#define FC_CLASS_2 0x04
2245#define FC_CLASS_3 0x08
2246#define FC_CLASS_2_3 0x0C
2247
2248struct ct_fdmiv2_port_attr {
2249 uint16_t type;
2250 uint16_t len;
2251 union {
2252 uint8_t fc4_types[32];
2253 uint32_t sup_speed;
2254 uint32_t cur_speed;
2255 uint32_t max_frame_size;
2256 uint8_t os_dev_name[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002257 uint8_t host_name[256];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002258 uint8_t node_name[WWN_SIZE];
2259 uint8_t port_name[WWN_SIZE];
2260 uint8_t port_sym_name[128];
2261 uint32_t port_type;
2262 uint32_t port_supported_cos;
2263 uint8_t fabric_name[WWN_SIZE];
2264 uint8_t port_fc4_type[32];
2265 uint32_t port_state;
2266 uint32_t num_ports;
2267 uint32_t port_id;
2268 } a;
2269};
2270
2271/*
2272 * Port Attribute Block.
2273 */
2274struct ct_fdmiv2_port_attributes {
2275 uint32_t count;
2276 struct ct_fdmiv2_port_attr entry[FDMIV2_PORT_ATTR_COUNT];
2277};
2278
Andrew Vasquezcca53352005-08-26 19:08:30 -07002279struct ct_fdmi_port_attr {
2280 uint16_t type;
2281 uint16_t len;
2282 union {
2283 uint8_t fc4_types[32];
2284 uint32_t sup_speed;
2285 uint32_t cur_speed;
2286 uint32_t max_frame_size;
2287 uint8_t os_dev_name[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002288 uint8_t host_name[256];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002289 } a;
2290};
2291
Andrew Vasquezcca53352005-08-26 19:08:30 -07002292struct ct_fdmi_port_attributes {
2293 uint32_t count;
2294 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2295};
2296
2297/* FDMI definitions. */
2298#define GRHL_CMD 0x100
2299#define GHAT_CMD 0x101
2300#define GRPL_CMD 0x102
2301#define GPAT_CMD 0x110
2302
2303#define RHBA_CMD 0x200
2304#define RHBA_RSP_SIZE 16
2305
2306#define RHAT_CMD 0x201
2307#define RPRT_CMD 0x210
2308
2309#define RPA_CMD 0x211
2310#define RPA_RSP_SIZE 16
2311
2312#define DHBA_CMD 0x300
2313#define DHBA_REQ_SIZE (16 + 8)
2314#define DHBA_RSP_SIZE 16
2315
2316#define DHAT_CMD 0x301
2317#define DPRT_CMD 0x310
2318#define DPA_CMD 0x311
2319
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320/* CT command header -- request/response common fields */
2321struct ct_cmd_hdr {
2322 uint8_t revision;
2323 uint8_t in_id[3];
2324 uint8_t gs_type;
2325 uint8_t gs_subtype;
2326 uint8_t options;
2327 uint8_t reserved;
2328};
2329
2330/* CT command request */
2331struct ct_sns_req {
2332 struct ct_cmd_hdr header;
2333 uint16_t command;
2334 uint16_t max_rsp_size;
2335 uint8_t fragment_id;
2336 uint8_t reserved[3];
2337
2338 union {
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002339 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340 struct {
2341 uint8_t reserved;
2342 uint8_t port_id[3];
2343 } port_id;
2344
2345 struct {
2346 uint8_t port_type;
2347 uint8_t domain;
2348 uint8_t area;
2349 uint8_t reserved;
2350 } gid_pt;
2351
2352 struct {
2353 uint8_t reserved;
2354 uint8_t port_id[3];
2355 uint8_t fc4_types[32];
2356 } rft_id;
2357
2358 struct {
2359 uint8_t reserved;
2360 uint8_t port_id[3];
2361 uint16_t reserved2;
2362 uint8_t fc4_feature;
2363 uint8_t fc4_type;
2364 } rff_id;
2365
2366 struct {
2367 uint8_t reserved;
2368 uint8_t port_id[3];
2369 uint8_t node_name[8];
2370 } rnn_id;
2371
2372 struct {
2373 uint8_t node_name[8];
2374 uint8_t name_len;
2375 uint8_t sym_node_name[255];
2376 } rsnn_nn;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002377
2378 struct {
2379 uint8_t hba_indentifier[8];
2380 } ghat;
2381
2382 struct {
2383 uint8_t hba_identifier[8];
2384 uint32_t entry_count;
2385 uint8_t port_name[8];
2386 struct ct_fdmi_hba_attributes attrs;
2387 } rhba;
2388
2389 struct {
2390 uint8_t hba_identifier[8];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002391 uint32_t entry_count;
2392 uint8_t port_name[8];
2393 struct ct_fdmiv2_hba_attributes attrs;
2394 } rhba2;
2395
2396 struct {
2397 uint8_t hba_identifier[8];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002398 struct ct_fdmi_hba_attributes attrs;
2399 } rhat;
2400
2401 struct {
2402 uint8_t port_name[8];
2403 struct ct_fdmi_port_attributes attrs;
2404 } rpa;
2405
2406 struct {
2407 uint8_t port_name[8];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002408 struct ct_fdmiv2_port_attributes attrs;
2409 } rpa2;
2410
2411 struct {
2412 uint8_t port_name[8];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002413 } dhba;
2414
2415 struct {
2416 uint8_t port_name[8];
2417 } dhat;
2418
2419 struct {
2420 uint8_t port_name[8];
2421 } dprt;
2422
2423 struct {
2424 uint8_t port_name[8];
2425 } dpa;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002426
2427 struct {
2428 uint8_t port_name[8];
2429 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002430
2431 struct {
2432 uint8_t reserved;
2433 uint8_t port_name[3];
2434 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 } req;
2436};
2437
2438/* CT command response header */
2439struct ct_rsp_hdr {
2440 struct ct_cmd_hdr header;
2441 uint16_t response;
2442 uint16_t residual;
2443 uint8_t fragment_id;
2444 uint8_t reason_code;
2445 uint8_t explanation_code;
2446 uint8_t vendor_unique;
2447};
2448
2449struct ct_sns_gid_pt_data {
2450 uint8_t control_byte;
2451 uint8_t port_id[3];
2452};
2453
2454struct ct_sns_rsp {
2455 struct ct_rsp_hdr header;
2456
2457 union {
2458 struct {
2459 uint8_t port_type;
2460 uint8_t port_id[3];
2461 uint8_t port_name[8];
2462 uint8_t sym_port_name_len;
2463 uint8_t sym_port_name[255];
2464 uint8_t node_name[8];
2465 uint8_t sym_node_name_len;
2466 uint8_t sym_node_name[255];
2467 uint8_t init_proc_assoc[8];
2468 uint8_t node_ip_addr[16];
2469 uint8_t class_of_service[4];
2470 uint8_t fc4_types[32];
2471 uint8_t ip_address[16];
2472 uint8_t fabric_port_name[8];
2473 uint8_t reserved;
2474 uint8_t hard_address[3];
2475 } ga_nxt;
2476
2477 struct {
Chad Dupuis642ef982012-02-09 11:15:57 -08002478 /* Assume the largest number of targets for the union */
2479 struct ct_sns_gid_pt_data
2480 entries[MAX_FIBRE_DEVICES_MAX];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481 } gid_pt;
2482
2483 struct {
2484 uint8_t port_name[8];
2485 } gpn_id;
2486
2487 struct {
2488 uint8_t node_name[8];
2489 } gnn_id;
2490
2491 struct {
2492 uint8_t fc4_types[32];
2493 } gft_id;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002494
2495 struct {
2496 uint32_t entry_count;
2497 uint8_t port_name[8];
2498 struct ct_fdmi_hba_attributes attrs;
2499 } ghat;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002500
2501 struct {
2502 uint8_t port_name[8];
2503 } gfpn_id;
2504
2505 struct {
2506 uint16_t speeds;
2507 uint16_t speed;
2508 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002509
2510#define GFF_FCP_SCSI_OFFSET 7
2511 struct {
2512 uint8_t fc4_features[128];
2513 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 } rsp;
2515};
2516
2517struct ct_sns_pkt {
2518 union {
2519 struct ct_sns_req req;
2520 struct ct_sns_rsp rsp;
2521 } p;
2522};
2523
2524/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002525 * SNS command structures -- for 2200 compatibility.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526 */
2527#define RFT_ID_SNS_SCMD_LEN 22
2528#define RFT_ID_SNS_CMD_SIZE 60
2529#define RFT_ID_SNS_DATA_SIZE 16
2530
2531#define RNN_ID_SNS_SCMD_LEN 10
2532#define RNN_ID_SNS_CMD_SIZE 36
2533#define RNN_ID_SNS_DATA_SIZE 16
2534
2535#define GA_NXT_SNS_SCMD_LEN 6
2536#define GA_NXT_SNS_CMD_SIZE 28
2537#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2538
2539#define GID_PT_SNS_SCMD_LEN 6
2540#define GID_PT_SNS_CMD_SIZE 28
Chad Dupuis642ef982012-02-09 11:15:57 -08002541/*
2542 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2543 * adapters.
2544 */
2545#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546
2547#define GPN_ID_SNS_SCMD_LEN 6
2548#define GPN_ID_SNS_CMD_SIZE 28
2549#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2550
2551#define GNN_ID_SNS_SCMD_LEN 6
2552#define GNN_ID_SNS_CMD_SIZE 28
2553#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2554
2555struct sns_cmd_pkt {
2556 union {
2557 struct {
2558 uint16_t buffer_length;
2559 uint16_t reserved_1;
2560 uint32_t buffer_address[2];
2561 uint16_t subcommand_length;
2562 uint16_t reserved_2;
2563 uint16_t subcommand;
2564 uint16_t size;
2565 uint32_t reserved_3;
2566 uint8_t param[36];
2567 } cmd;
2568
2569 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2570 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2571 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2572 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2573 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2574 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2575 } p;
2576};
2577
Andrew Vasquez54333832005-11-09 15:49:04 -08002578struct fw_blob {
2579 char *name;
2580 uint32_t segs[4];
2581 const struct firmware *fw;
2582};
2583
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584/* Return data from MBC_GET_ID_LIST call. */
2585struct gid_list_info {
2586 uint8_t al_pa;
2587 uint8_t area;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002588 uint8_t domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2590 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07002591 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002594/* NPIV */
2595typedef struct vport_info {
2596 uint8_t port_name[WWN_SIZE];
2597 uint8_t node_name[WWN_SIZE];
2598 int vp_id;
2599 uint16_t loop_id;
2600 unsigned long host_no;
2601 uint8_t port_id[3];
2602 int loop_state;
2603} vport_info_t;
2604
2605typedef struct vport_params {
2606 uint8_t port_name[WWN_SIZE];
2607 uint8_t node_name[WWN_SIZE];
2608 uint32_t options;
2609#define VP_OPTS_RETRY_ENABLE BIT_0
2610#define VP_OPTS_VP_DISABLE BIT_1
2611} vport_params_t;
2612
2613/* NPIV - return codes of VP create and modify */
2614#define VP_RET_CODE_OK 0
2615#define VP_RET_CODE_FATAL 1
2616#define VP_RET_CODE_WRONG_ID 2
2617#define VP_RET_CODE_WWPN 3
2618#define VP_RET_CODE_RESOURCES 4
2619#define VP_RET_CODE_NO_MEM 5
2620#define VP_RET_CODE_NOT_FOUND 6
2621
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002622struct qla_hw_data;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002623struct rsp_que;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624/*
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002625 * ISP operations
2626 */
2627struct isp_operations {
2628
2629 int (*pci_config) (struct scsi_qla_host *);
2630 void (*reset_chip) (struct scsi_qla_host *);
2631 int (*chip_diag) (struct scsi_qla_host *);
2632 void (*config_rings) (struct scsi_qla_host *);
2633 void (*reset_adapter) (struct scsi_qla_host *);
2634 int (*nvram_config) (struct scsi_qla_host *);
2635 void (*update_fw_options) (struct scsi_qla_host *);
2636 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2637
2638 char * (*pci_info_str) (struct scsi_qla_host *, char *);
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002639 char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002640
David Howells7d12e782006-10-05 14:55:46 +01002641 irq_handler_t intr_handler;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002642 void (*enable_intrs) (struct qla_hw_data *);
2643 void (*disable_intrs) (struct qla_hw_data *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002644
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002645 int (*abort_command) (srb_t *);
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02002646 int (*target_reset) (struct fc_port *, uint64_t, int);
2647 int (*lun_reset) (struct fc_port *, uint64_t, int);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002648 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2649 uint8_t, uint8_t, uint16_t *, uint8_t);
Andrew Vasquez1c7c6352005-07-06 10:30:57 -07002650 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2651 uint8_t, uint8_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002652
2653 uint16_t (*calc_req_entries) (uint16_t);
2654 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
Andrew Vasquez8c958a92005-07-06 10:30:47 -07002655 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
Andrew Vasquezcca53352005-08-26 19:08:30 -07002656 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2657 uint32_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002658
2659 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2660 uint32_t, uint32_t);
2661 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2662 uint32_t);
2663
2664 void (*fw_dump) (struct scsi_qla_host *, int);
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002665
2666 int (*beacon_on) (struct scsi_qla_host *);
2667 int (*beacon_off) (struct scsi_qla_host *);
2668 void (*beacon_blink) (struct scsi_qla_host *);
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002669
2670 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2671 uint32_t, uint32_t);
2672 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2673 uint32_t);
Andrew Vasquez30c47662007-01-29 10:22:21 -08002674
2675 int (*get_flash_version) (struct scsi_qla_host *, void *);
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002676 int (*start_scsi) (srb_t *);
Giridhar Malavalia9083012010-04-12 17:59:55 -07002677 int (*abort_isp) (struct scsi_qla_host *);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002678 int (*iospace_config)(struct qla_hw_data*);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002679 int (*initialize_adapter)(struct scsi_qla_host *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002680};
2681
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002682/* MSI-X Support *************************************************************/
2683
2684#define QLA_MSIX_CHIP_REV_24XX 3
2685#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2686#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2687
2688#define QLA_MSIX_DEFAULT 0x00
2689#define QLA_MSIX_RSP_Q 0x01
2690
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002691#define QLA_MIDX_DEFAULT 0
2692#define QLA_MIDX_RSP_Q 1
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002693#define QLA_PCI_MSIX_CONTROL 0xa2
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002694#define QLA_83XX_PCI_MSIX_CONTROL 0x92
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002695
2696struct scsi_qla_host;
2697
2698struct qla_msix_entry {
2699 int have_irq;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002700 uint32_t vector;
2701 uint16_t entry;
2702 struct rsp_que *rsp;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002703};
2704
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002705#define WATCH_INTERVAL 1 /* number of seconds */
2706
Andrew Vasquez0971de72008-04-03 13:13:18 -07002707/* Work events. */
2708enum qla_work_type {
2709 QLA_EVT_AEN,
Andrew Vasquez8a659572009-02-08 20:50:12 -08002710 QLA_EVT_IDC_ACK,
Andrew Vasquezac280b62009-08-20 11:06:05 -07002711 QLA_EVT_ASYNC_LOGIN,
2712 QLA_EVT_ASYNC_LOGIN_DONE,
2713 QLA_EVT_ASYNC_LOGOUT,
2714 QLA_EVT_ASYNC_LOGOUT_DONE,
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002715 QLA_EVT_ASYNC_ADISC,
2716 QLA_EVT_ASYNC_ADISC_DONE,
Andrew Vasquez3420d362009-10-13 15:16:45 -07002717 QLA_EVT_UEVENT,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002718 QLA_EVT_AENFX,
Andrew Vasquez0971de72008-04-03 13:13:18 -07002719};
2720
2721
2722struct qla_work_evt {
2723 struct list_head list;
2724 enum qla_work_type type;
2725 u32 flags;
2726#define QLA_EVT_FLAG_FREE 0x1
2727
2728 union {
2729 struct {
2730 enum fc_host_event_code code;
2731 u32 data;
2732 } aen;
Andrew Vasquez8a659572009-02-08 20:50:12 -08002733 struct {
2734#define QLA_IDC_ACK_REGS 7
2735 uint16_t mb[QLA_IDC_ACK_REGS];
2736 } idc_ack;
Andrew Vasquezac280b62009-08-20 11:06:05 -07002737 struct {
2738 struct fc_port *fcport;
2739#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2740 u16 data[2];
2741 } logio;
Andrew Vasquez3420d362009-10-13 15:16:45 -07002742 struct {
2743 u32 code;
2744#define QLA_UEVENT_CODE_FW_DUMP 0
2745 } uevent;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002746 struct {
2747 uint32_t evtcode;
2748 uint32_t mbx[8];
2749 uint32_t count;
2750 } aenfx;
2751 struct {
2752 srb_t *sp;
2753 } iosb;
2754 } u;
Andrew Vasquez0971de72008-04-03 13:13:18 -07002755};
2756
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002757struct qla_chip_state_84xx {
2758 struct list_head list;
2759 struct kref kref;
2760
2761 void *bus;
2762 spinlock_t access_lock;
2763 struct mutex fw_update_mutex;
2764 uint32_t fw_update;
2765 uint32_t op_fw_version;
2766 uint32_t op_fw_size;
2767 uint32_t op_fw_seq_size;
2768 uint32_t diag_fw_version;
2769 uint32_t gold_fw_version;
2770};
2771
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002772struct qla_statistics {
2773 uint32_t total_isp_aborts;
Harish Zunjarrao49fd4622008-09-11 21:22:47 -07002774 uint64_t input_bytes;
2775 uint64_t output_bytes;
Joe Carnucciofabbb8d2013-08-27 01:37:40 -04002776 uint64_t input_requests;
2777 uint64_t output_requests;
2778 uint32_t control_requests;
2779
2780 uint64_t jiffies_at_last_reset;
Quinn Tran33e79972014-09-25 06:14:55 -04002781 uint32_t stat_max_pend_cmds;
2782 uint32_t stat_max_qfull_cmds_alloc;
2783 uint32_t stat_max_qfull_cmds_dropped;
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002784};
2785
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04002786struct bidi_statistics {
2787 unsigned long long io_count;
2788 unsigned long long transfer_bytes;
2789};
2790
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002791/* Multi queue support */
2792#define MBC_INITIALIZE_MULTIQ 0x1f
2793#define QLA_QUE_PAGE 0X1000
2794#define QLA_MQ_SIZE 32
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002795#define QLA_MAX_QUEUES 256
2796#define ISP_QUE_REG(ha, id) \
Chad Dupuisf73cb692014-02-26 04:15:06 -05002797 ((ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha)) ? \
Andrew Vasquezda9b1d52013-08-27 01:37:30 -04002798 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
2799 ((void __iomem *)ha->iobase))
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002800#define QLA_REQ_QUE_ID(tag) \
2801 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2802#define QLA_DEFAULT_QUE_QOS 5
2803#define QLA_PRECONFIG_VPORTS 32
2804#define QLA_MAX_VPORTS_QLA24XX 128
2805#define QLA_MAX_VPORTS_QLA25XX 256
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002806/* Response queue data structure */
2807struct rsp_que {
2808 dma_addr_t dma;
2809 response_t *ring;
2810 response_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002811 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2812 uint32_t __iomem *rsp_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002813 uint16_t ring_index;
2814 uint16_t out_ptr;
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04002815 uint16_t *in_ptr; /* queue shadow in index */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002816 uint16_t length;
2817 uint16_t options;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002818 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002819 uint16_t id;
2820 uint16_t vp_idx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002821 struct qla_hw_data *hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002822 struct qla_msix_entry *msix;
2823 struct req_que *req;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002824 srb_t *status_srb; /* status continuation entry */
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002825 struct work_struct q_work;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002826
2827 dma_addr_t dma_fx00;
2828 response_t *ring_fx00;
2829 uint16_t length_fx00;
2830 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002831};
2832
2833/* Request queue data structure */
2834struct req_que {
2835 dma_addr_t dma;
2836 request_t *ring;
2837 request_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002838 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2839 uint32_t __iomem *req_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002840 uint16_t ring_index;
2841 uint16_t in_ptr;
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04002842 uint16_t *out_ptr; /* queue shadow out index */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002843 uint16_t cnt;
2844 uint16_t length;
2845 uint16_t options;
2846 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002847 uint16_t id;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002848 uint16_t qos;
2849 uint16_t vp_idx;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002850 struct rsp_que *rsp;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002851 srb_t **outstanding_cmds;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002852 uint32_t current_outstanding_cmd;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002853 uint16_t num_outstanding_cmds;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002854 int max_q_depth;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002855
2856 dma_addr_t dma_fx00;
2857 request_t *ring_fx00;
2858 uint16_t length_fx00;
2859 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002860};
2861
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002862/* Place holder for FW buffer parameters */
2863struct qlfc_fw {
2864 void *fw_buf;
2865 dma_addr_t fw_dma;
2866 uint32_t len;
2867};
2868
Saurav Kashyap0e8cd712014-01-14 20:40:38 -08002869struct scsi_qlt_host {
2870 void *target_lport_ptr;
2871 struct mutex tgt_mutex;
2872 struct mutex tgt_host_action_mutex;
2873 struct qla_tgt *qla_tgt;
2874};
2875
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002876struct qlt_hw_data {
2877 /* Protected by hw lock */
2878 uint32_t enable_class_2:1;
2879 uint32_t enable_explicit_conf:1;
2880 uint32_t ini_mode_force_reverse:1;
2881 uint32_t node_name_set:1;
2882
2883 dma_addr_t atio_dma; /* Physical address. */
2884 struct atio *atio_ring; /* Base virtual address */
2885 struct atio *atio_ring_ptr; /* Current address. */
2886 uint16_t atio_ring_index; /* Current index. */
2887 uint16_t atio_q_length;
Arun Easiaa230bc2013-01-30 03:34:39 -05002888 uint32_t __iomem *atio_q_in;
2889 uint32_t __iomem *atio_q_out;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002890
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002891 struct qla_tgt_func_tmpl *tgt_ops;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002892 struct qla_tgt_cmd *cmds[DEFAULT_OUTSTANDING_COMMANDS];
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002893 uint16_t current_handle;
2894
2895 struct qla_tgt_vp_map *tgt_vp_map;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002896
2897 int saved_set;
2898 uint16_t saved_exchange_count;
2899 uint32_t saved_firmware_options_1;
2900 uint32_t saved_firmware_options_2;
2901 uint32_t saved_firmware_options_3;
2902 uint8_t saved_firmware_options[2];
2903 uint8_t saved_add_firmware_options[2];
2904
2905 uint8_t tgt_node_name[WWN_SIZE];
Quinn Tran33e79972014-09-25 06:14:55 -04002906
2907 struct list_head q_full_list;
2908 uint32_t num_pend_cmds;
2909 uint32_t num_qfull_cmds_alloc;
2910 uint32_t num_qfull_cmds_dropped;
2911 spinlock_t q_full_lock;
2912 uint32_t leak_exchg_thresh_hold;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002913};
2914
Quinn Tran33e79972014-09-25 06:14:55 -04002915#define MAX_QFULL_CMDS_ALLOC 8192
2916#define Q_FULL_THRESH_HOLD_PERCENT 90
2917#define Q_FULL_THRESH_HOLD(ha) \
2918 ((ha->fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
2919
2920#define LEAK_EXCHG_THRESH_HOLD_PERCENT 75 /* 75 percent */
2921
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002922/*
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002923 * Qlogic host adapter specific data structure.
2924*/
2925struct qla_hw_data {
2926 struct pci_dev *pdev;
2927 /* SRB cache. */
2928#define SRB_MIN_REQ 128
2929 mempool_t *srb_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930
2931 volatile struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002932 uint32_t mbox_int :1;
2933 uint32_t mbox_busy :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934 uint32_t disable_risc_code_load :1;
2935 uint32_t enable_64bit_addressing :1;
2936 uint32_t enable_lip_reset :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937 uint32_t enable_target_reset :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002938 uint32_t enable_lip_full_login :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 uint32_t enable_led_scheme :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002940
Andrew Vasquez3d716442005-07-06 10:30:26 -07002941 uint32_t msi_enabled :1;
2942 uint32_t msix_enabled :1;
Andrew Vasquezd4c760c2006-06-23 16:10:39 -07002943 uint32_t disable_serdes :1;
Andrew Vasquez4346b142006-12-13 19:20:28 -08002944 uint32_t gpsc_supported :1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002945 uint32_t npiv_supported :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002946 uint32_t pci_channel_io_perm_failure :1;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002947 uint32_t fce_enabled :1;
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07002948 uint32_t fac_supported :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002949
Lalit Chandivade2533cf62009-03-24 09:08:07 -07002950 uint32_t chip_reset_done :1;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002951 uint32_t running_gold_fw :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002952 uint32_t eeh_busy :1;
Anirban Chakraborty7163ea82009-08-05 09:18:40 -07002953 uint32_t cpu_affinity_enabled :1;
Anirban Chakraborty31557542009-12-02 10:36:55 -08002954 uint32_t disable_msix_handshake :1;
Sarang Radke09ff7012010-03-19 17:03:59 -07002955 uint32_t fcp_prio_enabled :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002956 uint32_t isp82xx_fw_hung:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002957 uint32_t nic_core_hung:1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002958
2959 uint32_t quiesce_owner:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002960 uint32_t nic_core_reset_hdlr_active:1;
2961 uint32_t nic_core_reset_owner:1;
Giridhar Malavalib6d0d9d2012-05-15 14:34:25 -04002962 uint32_t isp82xx_no_md_cap:1;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002963 uint32_t host_shutting_down:1;
Chad Dupuisbf5b8ad2012-08-22 14:21:24 -04002964 uint32_t idc_compl_status:1;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002965
2966 uint32_t mr_reset_hdlr_active:1;
2967 uint32_t mr_intr_valid:1;
Himanshu Madhani2486c622014-09-25 05:17:00 -04002968 uint32_t fawwpn_enabled:1;
2969 /* 35 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 } flags;
2971
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002972 /* This spinlock is used to protect "io transactions", you must
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002973 * acquire it before doing any IO to the card, eg with RD_REG*() and
2974 * WRT_REG*() for the duration of your entire commandtransaction.
2975 *
2976 * This spinlock is of lower priority than the io request lock.
2977 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002979 spinlock_t hardware_lock ____cacheline_aligned;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002980 int bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002981 int mem_only;
Chad Dupuisf73cb692014-02-26 04:15:06 -05002982 device_reg_t *iobase; /* Base I/O address */
Andrew Vasquez37765412008-01-17 09:02:09 -08002983 resource_size_t pio_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002985#define MIN_IOBASE_LEN 0x100
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002986 dma_addr_t bar0_hdl;
2987
2988 void __iomem *cregbase;
2989 dma_addr_t bar2_hdl;
2990#define BAR0_LEN_FX00 (1024 * 1024)
2991#define BAR2_LEN_FX00 (128 * 1024)
2992
2993 uint32_t rqstq_intr_code;
2994 uint32_t mbx_intr_code;
2995 uint32_t req_que_len;
2996 uint32_t rsp_que_len;
2997 uint32_t req_que_off;
2998 uint32_t rsp_que_off;
2999
3000 /* Multi queue data structs */
Chad Dupuisf73cb692014-02-26 04:15:06 -05003001 device_reg_t *mqiobase;
3002 device_reg_t *msixbase;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003003 uint16_t msix_count;
3004 uint8_t mqenable;
3005 struct req_que **req_q_map;
3006 struct rsp_que **rsp_q_map;
3007 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3008 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003009 uint8_t max_req_queues;
3010 uint8_t max_rsp_queues;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003011 struct qla_npiv_entry *npiv_info;
3012 uint16_t nvram_npiv_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003014 uint16_t switch_cap;
3015#define FLOGI_SEQ_DEL BIT_8
3016#define FLOGI_MID_SUPPORT BIT_10
3017#define FLOGI_VSAN_SUPPORT BIT_12
3018#define FLOGI_SP_SUPPORT BIT_13
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07003019
3020 uint8_t port_no; /* Physical port of adapter */
3021
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003022 /* Timeout timers. */
3023 uint8_t loop_down_abort_time; /* port down timer */
3024 atomic_t loop_down_timer; /* loop down timer */
3025 uint8_t link_down_timeout; /* link down timeout */
3026 uint16_t max_loop_id;
Chad Dupuis642ef982012-02-09 11:15:57 -08003027 uint16_t max_fibre_devices; /* Maximum number of targets */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003028
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 uint16_t fb_rev;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003030 uint16_t min_external_loopid; /* First external loop Id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031
Andrew Vasquezd8b45212006-10-02 12:00:43 -07003032#define PORT_SPEED_UNKNOWN 0xFFFF
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003033#define PORT_SPEED_1GB 0x00
3034#define PORT_SPEED_2GB 0x01
3035#define PORT_SPEED_4GB 0x03
3036#define PORT_SPEED_8GB 0x04
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003037#define PORT_SPEED_16GB 0x05
Chad Dupuisf73cb692014-02-26 04:15:06 -05003038#define PORT_SPEED_32GB 0x06
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003039#define PORT_SPEED_10GB 0x13
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003040 uint16_t link_data_rate; /* F/W operating speed */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003041
3042 uint8_t current_topology;
3043 uint8_t prev_topology;
3044#define ISP_CFG_NL 1
3045#define ISP_CFG_N 2
3046#define ISP_CFG_FL 4
3047#define ISP_CFG_F 8
3048
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003049 uint8_t operating_mode; /* F/W operating mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003050#define LOOP 0
3051#define P2P 1
3052#define LOOP_P2P 2
3053#define P2P_LOOP 3
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054 uint8_t interrupts_on;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003055 uint32_t isp_abort_cnt;
3056
3057#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
3058#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003059#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003060#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
3061#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
Chad Dupuisf73cb692014-02-26 04:15:06 -05003062#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003063#define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271
Sawan Chandak2b489922015-08-04 13:38:03 -04003064#define PCI_DEVICE_ID_QLOGIC_ISP2261 0x2261
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003065
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003066 uint32_t device_type;
3067#define DT_ISP2100 BIT_0
3068#define DT_ISP2200 BIT_1
3069#define DT_ISP2300 BIT_2
3070#define DT_ISP2312 BIT_3
3071#define DT_ISP2322 BIT_4
3072#define DT_ISP6312 BIT_5
3073#define DT_ISP6322 BIT_6
3074#define DT_ISP2422 BIT_7
3075#define DT_ISP2432 BIT_8
3076#define DT_ISP5422 BIT_9
3077#define DT_ISP5432 BIT_10
3078#define DT_ISP2532 BIT_11
3079#define DT_ISP8432 BIT_12
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003080#define DT_ISP8001 BIT_13
Giridhar Malavalia9083012010-04-12 17:59:55 -07003081#define DT_ISP8021 BIT_14
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003082#define DT_ISP2031 BIT_15
3083#define DT_ISP8031 BIT_16
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003084#define DT_ISPFX00 BIT_17
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003085#define DT_ISP8044 BIT_18
Chad Dupuisf73cb692014-02-26 04:15:06 -05003086#define DT_ISP2071 BIT_19
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003087#define DT_ISP2271 BIT_20
Sawan Chandak2b489922015-08-04 13:38:03 -04003088#define DT_ISP2261 BIT_21
3089#define DT_ISP_LAST (DT_ISP2261 << 1)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003090
Arun Easie02587d2011-08-16 11:29:23 -07003091#define DT_T10_PI BIT_25
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003092#define DT_IIDMA BIT_26
3093#define DT_FWI2 BIT_27
3094#define DT_ZIO_SUPPORTED BIT_28
3095#define DT_OEM_001 BIT_29
3096#define DT_ISP2200A BIT_30
3097#define DT_EXTENDED_IDS BIT_31
3098#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
3099#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
3100#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
3101#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
3102#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
3103#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
3104#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
3105#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
3106#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
3107#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
3108#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
3109#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
3110#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
3111#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003112#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003113#define IS_QLA81XX(ha) (IS_QLA8001(ha))
Giridhar Malavalia9083012010-04-12 17:59:55 -07003114#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003115#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003116#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
3117#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003118#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003119#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003120#define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271)
Sawan Chandak2b489922015-08-04 13:38:03 -04003121#define IS_QLA2261(ha) (DT_MASK(ha) & DT_ISP2261)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003122
3123#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
3124 IS_QLA6312(ha) || IS_QLA6322(ha))
3125#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
3126#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
3127#define IS_QLA25XX(ha) (IS_QLA2532(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003128#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003129#define IS_QLA84XX(ha) (IS_QLA8432(ha))
Sawan Chandak2b489922015-08-04 13:38:03 -04003130#define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003131#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
3132 IS_QLA84XX(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003133#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003134 IS_QLA8031(ha) || IS_QLA8044(ha))
3135#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003136#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
Giridhar Malavalia9083012010-04-12 17:59:55 -07003137 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003138 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
Chad Dupuisf73cb692014-02-26 04:15:06 -05003139 IS_QLA8044(ha) || IS_QLA27XX(ha))
Himanshu Madhanifd564b52015-04-09 15:00:04 -04003140#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3141 IS_QLA27XX(ha))
Giridhar Malavalib77ed252014-02-26 04:15:12 -05003142#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003143#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3144 IS_QLA27XX(ha))
3145#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3146 IS_QLA27XX(ha))
Andrew Vasquezac280b62009-08-20 11:06:05 -07003147#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003148
Arun Easie02587d2011-08-16 11:29:23 -07003149#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003150#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
3151#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
3152#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
3153#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
3154#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003155#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003156#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
3157 IS_QLA27XX(ha))
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04003158#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
Saurav Kashyap81178772012-08-22 14:21:04 -04003159/* Bit 21 of fw_attributes decides the MCTP capabilities */
3160#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3161 ((ha)->fw_attributes_ext[0] & BIT_0))
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003162#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
3163#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi9e522cd2012-08-22 14:21:31 -04003164#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003165#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi9e522cd2012-08-22 14:21:31 -04003166#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3167 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003168#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi33c36c02013-01-30 03:34:41 -05003169#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04003170#define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha))
Himanshu Madhani25232cc2014-09-25 05:16:54 -04003171#define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Saurav Kashyapd6b9b422015-08-04 13:37:55 -04003172#define IS_FAWWN_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173
3174 /* HBA serial number */
3175 uint8_t serial0;
3176 uint8_t serial1;
3177 uint8_t serial2;
3178
3179 /* NVRAM configuration data */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003180#define MAX_NVRAM_SIZE 4096
3181#define VPD_OFFSET MAX_NVRAM_SIZE / 2
Andrew Vasquez3d716442005-07-06 10:30:26 -07003182 uint16_t nvram_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003183 uint16_t nvram_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07003184 void *nvram;
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -08003185 uint16_t vpd_size;
3186 uint16_t vpd_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07003187 void *vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003188
3189 uint16_t loop_reset_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190 uint8_t retry_count;
3191 uint8_t login_timeout;
3192 uint16_t r_a_tov;
3193 int port_down_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003194 uint8_t mbx_count;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003195 uint8_t aen_mbx_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003197 uint32_t login_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198 /* SNS command interfaces. */
3199 ms_iocb_entry_t *ms_iocb;
3200 dma_addr_t ms_iocb_dma;
3201 struct ct_sns_pkt *ct_sns;
3202 dma_addr_t ct_sns_dma;
3203 /* SNS command interfaces for 2200. */
3204 struct sns_cmd_pkt *sns_cmd;
3205 dma_addr_t sns_cmd_dma;
3206
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003207#define SFP_DEV_SIZE 256
3208#define SFP_BLOCK_SIZE 64
3209 void *sfp_data;
3210 dma_addr_t sfp_data_dma;
Andrew Vasquez88729e52006-06-23 16:10:50 -07003211
Giridhar Malavalib5d03292009-10-13 15:16:48 -07003212#define XGMAC_DATA_SIZE 4096
Andrew Vasquezce0423f2009-06-03 09:55:13 -07003213 void *xgmac_data;
3214 dma_addr_t xgmac_data_dma;
3215
Giridhar Malavalib5d03292009-10-13 15:16:48 -07003216#define DCBX_TLV_DATA_SIZE 4096
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07003217 void *dcbx_tlv;
3218 dma_addr_t dcbx_tlv_dma;
3219
Christoph Hellwig39a11242006-02-14 18:46:22 +01003220 struct task_struct *dpc_thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 uint8_t dpc_active; /* DPC routine is active */
3222
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223 dma_addr_t gid_list_dma;
3224 struct gid_list_info *gid_list;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003225 int gid_list_info_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003226
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003227 /* Small DMA pool allocations -- maximum 256 bytes in length. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003228#define DMA_POOL_SIZE 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229 struct dma_pool *s_dma_pool;
3230
3231 dma_addr_t init_cb_dma;
Andrew Vasquez3d716442005-07-06 10:30:26 -07003232 init_cb_t *init_cb;
3233 int init_cb_size;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07003234 dma_addr_t ex_init_cb_dma;
3235 struct ex_init_cb_81xx *ex_init_cb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07003237 void *async_pd;
3238 dma_addr_t async_pd_dma;
3239
Andrew Vasquez7a677352012-02-09 11:15:56 -08003240 void *swl;
3241
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242 /* These are used by mailbox operations. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003243 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3244 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3245 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003246
3247 mbx_cmd_t *mcp;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003248 struct mbx_cmd_32 *mcp32;
3249
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250 unsigned long mbx_cmd_flags;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003251#define MBX_INTERRUPT 1
3252#define MBX_INTR_WAIT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253#define MBX_UPDATE_FLASH_ACTIVE 3
3254
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003255 struct mutex vport_lock; /* Virtual port synchronization */
Arun Easifeafb7b2010-09-03 14:57:00 -07003256 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003257 struct completion mbx_cmd_comp; /* Serialize mbx access */
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08003258 struct completion mbx_intr_comp; /* Used for completion notification */
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003259 struct completion dcbx_comp; /* For set port config notification */
Chad Dupuisf356bef2013-02-08 01:58:04 -05003260 struct completion lb_portup_comp; /* Used to wait for link up during
3261 * loopback */
3262#define DCBX_COMP_TIMEOUT 20
3263#define LB_PORTUP_COMP_TIMEOUT 10
3264
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003265 int notify_dcbx_comp;
Chad Dupuisf356bef2013-02-08 01:58:04 -05003266 int notify_lb_portup_comp;
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04003267 struct mutex selflogin_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269 /* Basic firmware related information. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270 uint16_t fw_major_version;
3271 uint16_t fw_minor_version;
3272 uint16_t fw_subminor_version;
3273 uint16_t fw_attributes;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003274 uint16_t fw_attributes_h;
3275 uint16_t fw_attributes_ext[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003276 uint32_t fw_memory_size;
3277 uint32_t fw_transfer_size;
Andrew Vasquez441d1072006-05-17 15:09:34 -07003278 uint32_t fw_srisc_address;
3279#define RISC_START_ADDRESS_2100 0x1000
3280#define RISC_START_ADDRESS_2300 0x800
3281#define RISC_START_ADDRESS_2400 0x100000
Andrew Vasquez24a08132009-03-24 09:08:16 -07003282 uint16_t fw_xcb_count;
Chad Dupuis8d93f552013-01-30 03:34:37 -05003283 uint16_t fw_iocb_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003284
Chad Dupuisf73cb692014-02-26 04:15:06 -05003285 uint32_t fw_shared_ram_start;
3286 uint32_t fw_shared_ram_end;
3287
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003288 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003289 uint8_t fw_seriallink_options[4];
Andrew Vasquez3d716442005-07-06 10:30:26 -07003290 uint16_t fw_seriallink_options24[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003291
Andrew Vasquez55a96152009-03-24 09:08:03 -07003292 uint8_t mpi_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003293 uint32_t mpi_capabilities;
Andrew Vasquez55a96152009-03-24 09:08:03 -07003294 uint8_t phy_version[3];
Sawan Chandak03aa8682015-08-04 13:37:59 -04003295 uint8_t pep_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003296
Chad Dupuisf73cb692014-02-26 04:15:06 -05003297 /* Firmware dump template */
3298 void *fw_dump_template;
3299 uint32_t fw_dump_template_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003300 /* Firmware dump information. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07003301 struct qla2xxx_fw_dump *fw_dump;
3302 uint32_t fw_dump_len;
Andrew Vasquezd4e3e042006-05-17 15:09:50 -07003303 int fw_dumped;
Hiral Patel61f098d2014-04-11 16:54:21 -04003304 unsigned long fw_dump_cap_flags;
3305#define RISC_PAUSE_CMPL 0
3306#define DMA_SHUTDOWN_CMPL 1
3307#define ISP_RESET_CMPL 2
3308#define RISC_RDY_AFT_RESET 3
3309#define RISC_SRAM_DUMP_CMPL 4
3310#define RISC_EXT_MEM_DUMP_CMPL 5
Himanshu Madhanid14e72f2015-04-09 15:00:03 -04003311#define ISP_MBX_RDY 6
3312#define ISP_SOFT_RESET_CMPL 7
Linus Torvalds1da177e2005-04-16 15:20:36 -07003313 int fw_dump_reading;
Saurav Kashyapedaa5c72014-04-11 16:54:14 -04003314 int prev_minidump_failed;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07003315 dma_addr_t eft_dma;
3316 void *eft;
Saurav Kashyap81178772012-08-22 14:21:04 -04003317/* Current size of mctp dump is 0x086064 bytes */
3318#define MCTP_DUMP_SIZE 0x086064
3319 dma_addr_t mctp_dump_dma;
3320 void *mctp_dump;
3321 int mctp_dumped;
3322 int mctp_dump_reading;
Andrew Vasquezbb99de62009-01-05 11:18:08 -08003323 uint32_t chain_offset;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003324 struct dentry *dfs_dir;
3325 struct dentry *dfs_fce;
3326 dma_addr_t fce_dma;
3327 void *fce;
3328 uint32_t fce_bufs;
3329 uint16_t fce_mb[8];
3330 uint64_t fce_wr, fce_rd;
3331 struct mutex fce_mutex;
3332
Andrew Vasquez3d716442005-07-06 10:30:26 -07003333 uint32_t pci_attr;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003334 uint16_t chip_revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003335
3336 uint16_t product_id[4];
3337
3338 uint8_t model_number[16+1];
3339#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
Joe Carnuccio1ee27142008-07-10 16:55:53 -07003340 char model_desc[80];
Andrew Vasquezcca53352005-08-26 19:08:30 -07003341 uint8_t adapter_id[16+1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003343 /* Option ROM information. */
3344 char *optrom_buffer;
3345 uint32_t optrom_size;
3346 int optrom_state;
3347#define QLA_SWAITING 0
3348#define QLA_SREADING 1
3349#define QLA_SWRITING 2
Joe Carnucciob7cc1762007-09-20 14:07:35 -07003350 uint32_t optrom_region_start;
3351 uint32_t optrom_region_size;
Chad Dupuis7a8ab9c2014-02-26 04:14:56 -05003352 struct mutex optrom_mutex;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003353
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003354/* PCI expansion ROM image information. */
Andrew Vasquez30c47662007-01-29 10:22:21 -08003355#define ROM_CODE_TYPE_BIOS 0
3356#define ROM_CODE_TYPE_FCODE 1
3357#define ROM_CODE_TYPE_EFI 3
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003358 uint8_t bios_revision[2];
3359 uint8_t efi_revision[2];
3360 uint8_t fcode_revision[16];
Andrew Vasquez30c47662007-01-29 10:22:21 -08003361 uint32_t fw_revision[4];
3362
Madhuranath Iyengar0f2d9622010-07-23 15:28:26 +05003363 uint32_t gold_fw_version[4];
3364
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003365 /* Offsets for flash/nvram access (set to ~0 if not used). */
3366 uint32_t flash_conf_off;
3367 uint32_t flash_data_off;
3368 uint32_t nvram_conf_off;
3369 uint32_t nvram_data_off;
3370
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003371 uint32_t fdt_wrt_disable;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003372 uint32_t fdt_wrt_enable;
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003373 uint32_t fdt_erase_cmd;
3374 uint32_t fdt_block_size;
3375 uint32_t fdt_unprotect_sec_cmd;
3376 uint32_t fdt_protect_sec_cmd;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003377 uint32_t fdt_wrt_sts_reg_cmd;
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003378
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003379 uint32_t flt_region_flt;
3380 uint32_t flt_region_fdt;
3381 uint32_t flt_region_boot;
3382 uint32_t flt_region_fw;
3383 uint32_t flt_region_vpd_nvram;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07003384 uint32_t flt_region_vpd;
3385 uint32_t flt_region_nvram;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003386 uint32_t flt_region_npiv_conf;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003387 uint32_t flt_region_gold_fw;
Sarang Radke09ff7012010-03-19 17:03:59 -07003388 uint32_t flt_region_fcp_prio;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003389 uint32_t flt_region_bootload;
Andrew Vasquezc00d8992008-09-11 21:22:49 -07003390
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 /* Needed for BEACON */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003392 uint16_t beacon_blink_led;
3393 uint8_t beacon_color_state;
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08003394#define QLA_LED_GRN_ON 0x01
3395#define QLA_LED_YLW_ON 0x02
3396#define QLA_LED_ABR_ON 0x04
3397#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
3398 /* ISP2322: red, green, amber. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003399 uint16_t zio_mode;
3400 uint16_t zio_timer;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003401
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003402 struct qla_msix_entry *msix_entries;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003403
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003404 struct list_head vp_list; /* list of VP */
3405 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
3406 sizeof(unsigned long)];
3407 uint16_t num_vhosts; /* number of vports created */
3408 uint16_t num_vsans; /* number of vsan created */
3409 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
3410 int cur_vport_count;
3411
3412 struct qla_chip_state_84xx *cs84xx;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003413 struct qla_statistics qla_stats;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003414 struct isp_operations *isp_ops;
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003415 struct workqueue_struct *wq;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003416 struct qlfc_fw fw_buf;
Sarang Radke09ff7012010-03-19 17:03:59 -07003417
3418 /* FCP_CMND priority support */
3419 struct qla_fcp_prio_cfg *fcp_prio_cfg;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003420
3421 struct dma_pool *dl_dma_pool;
3422#define DSD_LIST_DMA_POOL_SIZE 512
3423
3424 struct dma_pool *fcp_cmnd_dma_pool;
3425 mempool_t *ctx_mempool;
3426#define FCP_CMND_DMA_POOL_SIZE 512
3427
Bart Van Assche8dfa4b5a2015-07-09 07:24:50 -07003428 void __iomem *nx_pcibase; /* Base I/O address */
3429 void __iomem *nxdb_rd_ptr; /* Doorbell read pointer */
3430 void __iomem *nxdb_wr_ptr; /* Door bell write pointer */
Giridhar Malavalia9083012010-04-12 17:59:55 -07003431
3432 uint32_t crb_win;
3433 uint32_t curr_window;
3434 uint32_t ddr_mn_window;
3435 unsigned long mn_win_crb;
3436 unsigned long ms_win_crb;
3437 int qdr_sn_window;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003438 uint32_t fcoe_dev_init_timeout;
3439 uint32_t fcoe_reset_timeout;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003440 rwlock_t hw_lock;
3441 uint16_t portnum; /* port number */
3442 int link_width;
3443 struct fw_blob *hablob;
3444 struct qla82xx_legacy_intr_set nx_legacy_intr;
3445
3446 uint16_t gbl_dsd_inuse;
3447 uint16_t gbl_dsd_avail;
3448 struct list_head gbl_dsd_list;
3449#define NUM_DSD_CHAIN 4096
Harish Zunjarrao9c2b2972010-05-28 15:08:23 -07003450
3451 uint8_t fw_type;
3452 __le32 file_prd_off; /* File firmware product offset */
Giridhar Malavali08de2842011-08-16 11:31:44 -07003453
3454 uint32_t md_template_size;
3455 void *md_tmplt_hdr;
3456 dma_addr_t md_tmplt_hdr_dma;
3457 void *md_dump;
3458 uint32_t md_dump_size;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003459
Chad Dupuis5f16b332012-08-22 14:21:00 -04003460 void *loop_id_map;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003461
3462 /* QLA83XX IDC specific fields */
3463 uint32_t idc_audit_ts;
Santosh Vernekar454073c2013-08-27 01:37:48 -04003464 uint32_t idc_extend_tmo;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003465
3466 /* DPC low-priority workqueue */
3467 struct workqueue_struct *dpc_lp_wq;
3468 struct work_struct idc_aen;
3469 /* DPC high-priority workqueue */
3470 struct workqueue_struct *dpc_hp_wq;
3471 struct work_struct nic_core_reset;
3472 struct work_struct idc_state_handler;
3473 struct work_struct nic_core_unrecoverable;
Chad Dupuisf3ddac12013-10-30 03:38:16 -04003474 struct work_struct board_disable;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003475
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003476 struct mr_data_fx00 mr;
Arun Easib6a029e2014-09-25 06:14:52 -04003477 uint32_t chip_reset;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003478
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003479 struct qlt_hw_data tgt;
Chad Dupuisa1b23c52014-02-26 04:15:12 -05003480 int allow_cna_fw_dump;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003481};
3482
3483/*
3484 * Qlogic scsi host structure
3485 */
3486typedef struct scsi_qla_host {
3487 struct list_head list;
3488 struct list_head vp_fcports; /* list of fcports */
3489 struct list_head work_list;
Andrew Vasquezf999f4c2009-06-03 09:55:28 -07003490 spinlock_t work_lock;
3491
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003492 /* Commonly used flags and state information. */
3493 struct Scsi_Host *host;
3494 unsigned long host_no;
3495 uint8_t host_str[16];
3496
3497 volatile struct {
3498 uint32_t init_done :1;
3499 uint32_t online :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003500 uint32_t reset_active :1;
3501
3502 uint32_t management_server_logged_in :1;
3503 uint32_t process_response_queue :1;
Arun Easibad75002010-05-04 15:01:30 -07003504 uint32_t difdix_supported:1;
Arun Easifeafb7b2010-09-03 14:57:00 -07003505 uint32_t delete_progress:1;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003506
3507 uint32_t fw_tgt_reported:1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003508 } flags;
3509
3510 atomic_t loop_state;
3511#define LOOP_TIMEOUT 1
3512#define LOOP_DOWN 2
3513#define LOOP_UP 3
3514#define LOOP_UPDATE 4
3515#define LOOP_READY 5
3516#define LOOP_DEAD 6
3517
3518 unsigned long dpc_flags;
3519#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
3520#define RESET_ACTIVE 1
3521#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
3522#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
3523#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
3524#define LOOP_RESYNC_ACTIVE 5
3525#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
3526#define RSCN_UPDATE 7 /* Perform an RSCN update. */
Shyam Sundarddb9b122009-03-24 09:08:10 -07003527#define RELOGIN_NEEDED 8
3528#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
3529#define ISP_ABORT_RETRY 10 /* ISP aborted. */
3530#define BEACON_BLINK_NEEDED 11
3531#define REGISTER_FDMI_NEEDED 12
3532#define FCPORT_UPDATE_NEEDED 13
3533#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
3534#define UNLOADING 15
3535#define NPIV_CONFIG_NEEDED 16
Giridhar Malavalia9083012010-04-12 17:59:55 -07003536#define ISP_UNRECOVERABLE 17
3537#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
Madhuranath Iyengarb1d469892010-09-03 15:20:54 -07003538#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
Saurav Kashyap579d12b2010-12-21 16:00:14 -08003539#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003540#define SCR_PENDING 21 /* SCR in target mode */
Chad Dupuis50280c02013-10-30 03:38:14 -04003541#define PORT_UPDATE_NEEDED 22
3542#define FX00_RESET_RECOVERY 23
3543#define FX00_TARGET_SCAN 24
3544#define FX00_CRITEMP_RECOVERY 25
Armen Baloyane8f5e952013-10-30 03:38:17 -04003545#define FX00_HOST_INFO_RESEND 26
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003546
Joe Lawrence232792b2014-08-26 17:12:01 -04003547 unsigned long pci_flags;
3548#define PFLG_DISCONNECTED 0 /* PCI device removed */
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003549#define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */
Joe Lawrence6b383972014-08-26 17:12:29 -04003550#define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */
Joe Lawrence232792b2014-08-26 17:12:01 -04003551
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003552 uint32_t device_flags;
Shyam Sundarddb9b122009-03-24 09:08:10 -07003553#define SWITCH_FOUND BIT_0
3554#define DFLG_NO_CABLE BIT_1
Giridhar Malavalia9083012010-04-12 17:59:55 -07003555#define DFLG_DEV_FAILED BIT_5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003556
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003557 /* ISP configuration data. */
3558 uint16_t loop_id; /* Host adapter loop id */
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04003559 uint16_t self_login_loop_id; /* host adapter loop id
3560 * get it on self login
3561 */
3562 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
3563 * no need of allocating it for
3564 * each command
3565 */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003566
3567 port_id_t d_id; /* Host adapter port id */
3568 uint8_t marker_needed;
3569 uint16_t mgmt_svr_loop_id;
3570
3571
3572
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003573 /* Timeout timers. */
3574 uint8_t loop_down_abort_time; /* port down timer */
3575 atomic_t loop_down_timer; /* loop down timer */
3576 uint8_t link_down_timeout; /* link down timeout */
3577
3578 uint32_t timer_active;
3579 struct timer_list timer;
3580
3581 uint8_t node_name[WWN_SIZE];
3582 uint8_t port_name[WWN_SIZE];
3583 uint8_t fabric_node_name[WWN_SIZE];
Andrew Vasquezbad70012009-04-06 22:33:38 -07003584
3585 uint16_t fcoe_vlan_id;
3586 uint16_t fcoe_fcf_idx;
3587 uint8_t fcoe_vn_port_mac[6];
3588
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04003589 /* list of commands waiting on workqueue */
3590 struct list_head qla_cmd_list;
3591 struct list_head qla_sess_op_cmd_list;
3592 spinlock_t cmd_list_lock;
3593
Alexei Potashnikdf673272015-07-14 16:00:46 -04003594 /* Counter to detect races between ELS and RSCN events */
3595 atomic_t generation_tick;
3596 /* Time when global fcport update has been scheduled */
3597 int total_fcport_update_gen;
3598
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003599 uint32_t vp_abort_cnt;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003600
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003601 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003602 uint16_t vp_idx; /* vport ID */
3603
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003604 unsigned long vp_flags;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003605#define VP_IDX_ACQUIRED 0 /* bit no 0 */
3606#define VP_CREATE_NEEDED 1
3607#define VP_BIND_NEEDED 2
3608#define VP_DELETE_NEEDED 3
3609#define VP_SCR_NEEDED 4 /* State Change Request registration */
Sawan Chandakded64112015-04-09 15:00:06 -04003610#define VP_CONFIG_OK 5 /* Flag to cfg VP, if FW is ready */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003611 atomic_t vp_state;
3612#define VP_OFFLINE 0
3613#define VP_ACTIVE 1
3614#define VP_FAILED 2
3615// #define VP_DISABLE 3
3616 uint16_t vp_err_state;
3617 uint16_t vp_prev_err_state;
3618#define VP_ERR_UNKWN 0
3619#define VP_ERR_PORTDWN 1
3620#define VP_ERR_FAB_UNSUPPORTED 2
3621#define VP_ERR_FAB_NORESOURCES 3
3622#define VP_ERR_FAB_LOGOUT 4
3623#define VP_ERR_ADAP_NORESOURCES 5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003624 struct qla_hw_data *hw;
Saurav Kashyap0e8cd712014-01-14 20:40:38 -08003625 struct scsi_qlt_host vha_tgt;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003626 struct req_que *req;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003627 int fw_heartbeat_counter;
3628 int seconds_since_last_heartbeat;
Saurav Kashyap2be21fa2012-05-15 14:34:16 -04003629 struct fc_host_statistics fc_host_stat;
3630 struct qla_statistics qla_stats;
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04003631 struct bidi_statistics bidi_stats;
Arun Easifeafb7b2010-09-03 14:57:00 -07003632
3633 atomic_t vref_count;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003634 struct qla8044_reset_template reset_tmplt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003635} scsi_qla_host_t;
3636
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003637#define SET_VP_IDX 1
3638#define SET_AL_PA 2
3639#define RESET_VP_IDX 3
3640#define RESET_AL_PA 4
3641struct qla_tgt_vp_map {
3642 uint8_t idx;
3643 scsi_qla_host_t *vha;
3644};
3645
Linus Torvalds1da177e2005-04-16 15:20:36 -07003646/*
3647 * Macros to help code, maintain, etc.
3648 */
3649#define LOOP_TRANSITION(ha) \
3650 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
Andrew Vasquez23443b12005-12-06 10:57:06 -08003651 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -07003652 atomic_read(&ha->loop_state) == LOOP_DOWN)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003653
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003654#define STATE_TRANSITION(ha) \
3655 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
3656 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
3657
Arun Easifeafb7b2010-09-03 14:57:00 -07003658#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
3659 atomic_inc(&__vha->vref_count); \
3660 mb(); \
3661 if (__vha->flags.delete_progress) { \
3662 atomic_dec(&__vha->vref_count); \
3663 __bail = 1; \
3664 } else { \
3665 __bail = 0; \
3666 } \
3667} while (0)
3668
3669#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3670 atomic_dec(&__vha->vref_count); \
3671} while (0)
3672
Linus Torvalds1da177e2005-04-16 15:20:36 -07003673/*
3674 * qla2x00 local function return status codes
3675 */
3676#define MBS_MASK 0x3fff
3677
3678#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3679#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3680#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3681#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3682#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3683#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3684#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3685#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3686#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3687#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3688
3689#define QLA_FUNCTION_TIMEOUT 0x100
3690#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3691#define QLA_FUNCTION_FAILED 0x102
3692#define QLA_MEMORY_ALLOC_FAILED 0x103
3693#define QLA_LOCK_TIMEOUT 0x104
3694#define QLA_ABORTED 0x105
3695#define QLA_SUSPENDED 0x106
3696#define QLA_BUSY 0x107
Andrew Vasquezcca53352005-08-26 19:08:30 -07003697#define QLA_ALREADY_REGISTERED 0x109
Linus Torvalds1da177e2005-04-16 15:20:36 -07003698
Linus Torvalds1da177e2005-04-16 15:20:36 -07003699#define NVRAM_DELAY() udelay(10)
3700
Linus Torvalds1da177e2005-04-16 15:20:36 -07003701/*
3702 * Flash support definitions
3703 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003704#define OPTROM_SIZE_2300 0x20000
3705#define OPTROM_SIZE_2322 0x100000
3706#define OPTROM_SIZE_24XX 0x100000
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003707#define OPTROM_SIZE_25XX 0x200000
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003708#define OPTROM_SIZE_81XX 0x400000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003709#define OPTROM_SIZE_82XX 0x800000
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003710#define OPTROM_SIZE_83XX 0x1000000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003711
3712#define OPTROM_BURST_SIZE 0x1000
3713#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003714
Arun Easibad75002010-05-04 15:01:30 -07003715#define QLA_DSDS_PER_IOCB 37
3716
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003717#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3718
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003719#define QLA_SG_ALL 1024
3720
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003721enum nexus_wait_type {
3722 WAIT_HOST = 0,
3723 WAIT_TARGET,
3724 WAIT_LUN,
3725};
3726
Linus Torvalds1da177e2005-04-16 15:20:36 -07003727#include "qla_gbl.h"
3728#include "qla_dbg.h"
3729#include "qla_inline.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07003730#endif