blob: 122f517c5bcba9686803f878e94281809ee74efe [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080039#include <linux/io.h>
Benoit Cousson61451972011-12-22 15:56:36 +010040#include <linux/of.h>
41#include <linux/of_i2c.h>
42#include <linux/of_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -070044#include <linux/i2c-omap.h>
Rajendra Nayak27b1fec2010-09-28 21:02:58 +053045#include <linux/pm_runtime.h>
Komal Shah010d442c42006-08-13 23:44:09 +020046
Paul Walmsley9c76b872008-11-21 13:39:55 -080047/* I2C controller revisions */
Andy Green4e80f722011-05-30 07:43:07 -070048#define OMAP_I2C_OMAP1_REV_2 0x20
Paul Walmsley9c76b872008-11-21 13:39:55 -080049
50/* I2C controller revisions present on specific hardware */
51#define OMAP_I2C_REV_ON_2430 0x36
Jon Hunterf518b482012-06-28 20:41:31 +053052#define OMAP_I2C_REV_ON_3430_3530 0x3C
53#define OMAP_I2C_REV_ON_3630_4430 0x40
Paul Walmsley9c76b872008-11-21 13:39:55 -080054
Komal Shah010d442c42006-08-13 23:44:09 +020055/* timeout waiting for the controller to respond */
56#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
57
Felipe Balbi6d8451d2012-09-12 16:28:15 +053058/* timeout for pm runtime autosuspend */
59#define OMAP_I2C_PM_TIMEOUT 1000 /* ms */
60
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080061/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070062enum {
63 OMAP_I2C_REV_REG = 0,
64 OMAP_I2C_IE_REG,
65 OMAP_I2C_STAT_REG,
66 OMAP_I2C_IV_REG,
67 OMAP_I2C_WE_REG,
68 OMAP_I2C_SYSS_REG,
69 OMAP_I2C_BUF_REG,
70 OMAP_I2C_CNT_REG,
71 OMAP_I2C_DATA_REG,
72 OMAP_I2C_SYSC_REG,
73 OMAP_I2C_CON_REG,
74 OMAP_I2C_OA_REG,
75 OMAP_I2C_SA_REG,
76 OMAP_I2C_PSC_REG,
77 OMAP_I2C_SCLL_REG,
78 OMAP_I2C_SCLH_REG,
79 OMAP_I2C_SYSTEST_REG,
80 OMAP_I2C_BUFSTAT_REG,
Andy Greenb8853082011-05-30 07:43:04 -070081 /* only on OMAP4430 */
82 OMAP_I2C_IP_V2_REVNB_LO,
83 OMAP_I2C_IP_V2_REVNB_HI,
84 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
85 OMAP_I2C_IP_V2_IRQENABLE_SET,
86 OMAP_I2C_IP_V2_IRQENABLE_CLR,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070087};
Komal Shah010d442c42006-08-13 23:44:09 +020088
89/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080090#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
91#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020092#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
93#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
94#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
95#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
96#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
97
98/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080099#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
100#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +0200101#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
102#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
103#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
104#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
105#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
106#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
107#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
108#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
109#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
110#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
111
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800112/* I2C WE wakeup enable register */
113#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
114#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
115#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
116#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
117#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
118#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
119#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
120#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
121#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
122#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
123
124#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
125 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
126 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
127 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
128 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
129
Komal Shah010d442c42006-08-13 23:44:09 +0200130/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
131#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800132#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200133#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800134#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200135
136/* I2C Configuration Register (OMAP_I2C_CON): */
137#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
138#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800139#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200140#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
141#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
142#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
143#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
144#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
145#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
146#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
147
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800148/* I2C SCL time value when Master */
149#define OMAP_I2C_SCLL_HSSCLL 8
150#define OMAP_I2C_SCLH_HSSCLH 8
151
Komal Shah010d442c42006-08-13 23:44:09 +0200152/* I2C System Test Register (OMAP_I2C_SYSTEST): */
153#ifdef DEBUG
154#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
155#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
156#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
157#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
158#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
159#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
160#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
161#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
162#endif
163
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800164/* OCP_SYSSTATUS bit definitions */
165#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200166
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800167/* OCP_SYSCONFIG bit definitions */
168#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
169#define SYSC_SIDLEMODE_MASK (0x3 << 3)
170#define SYSC_ENAWAKEUP_MASK (1 << 2)
171#define SYSC_SOFTRESET_MASK (1 << 1)
172#define SYSC_AUTOIDLE_MASK (1 << 0)
173
174#define SYSC_IDLEMODE_SMART 0x2
175#define SYSC_CLOCKACTIVITY_FCLK 0x2
176
manjugk manjugkf3083d92010-05-11 11:35:20 -0700177/* Errata definitions */
178#define I2C_OMAP_ERRATA_I207 (1 << 0)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530179#define I2C_OMAP_ERRATA_I462 (1 << 1)
Komal Shah010d442c42006-08-13 23:44:09 +0200180
Komal Shah010d442c42006-08-13 23:44:09 +0200181struct omap_i2c_dev {
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530182 spinlock_t lock; /* IRQ synchronization */
Komal Shah010d442c42006-08-13 23:44:09 +0200183 struct device *dev;
184 void __iomem *base; /* virtual */
185 int irq;
Cory Maccarroned84d3ea2009-12-12 17:54:02 -0800186 int reg_shift; /* bit shift for I2C register addresses */
Komal Shah010d442c42006-08-13 23:44:09 +0200187 struct completion cmd_complete;
188 struct resource *ioarea;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700189 u32 latency; /* maximum mpu wkup latency */
190 void (*set_mpu_wkup_lat)(struct device *dev,
191 long latency);
Benoit Cousson61451972011-12-22 15:56:36 +0100192 u32 speed; /* Speed of bus in kHz */
193 u32 dtrev; /* extra revision from DT */
194 u32 flags;
Komal Shah010d442c42006-08-13 23:44:09 +0200195 u16 cmd_err;
196 u8 *buf;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700197 u8 *regs;
Komal Shah010d442c42006-08-13 23:44:09 +0200198 size_t buf_len;
199 struct i2c_adapter adapter;
Felipe Balbidd745482012-09-12 16:28:10 +0530200 u8 threshold;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800201 u8 fifo_size; /* use as flag and value
202 * fifo_size==0 implies no fifo
203 * if set, should be trsh+1
204 */
Paul Walmsley9c76b872008-11-21 13:39:55 -0800205 u8 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800206 unsigned b_hw:1; /* bad h/w fixes */
Felipe Balbi079d8af2012-09-12 16:28:06 +0530207 unsigned receiver:1; /* true when we're in receiver mode */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100208 u16 iestate; /* Saved interrupt register */
Rajendra Nayakef871432009-11-23 08:59:18 -0800209 u16 pscstate;
210 u16 scllstate;
211 u16 sclhstate;
212 u16 bufstate;
213 u16 syscstate;
214 u16 westate;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700215 u16 errata;
Komal Shah010d442c42006-08-13 23:44:09 +0200216};
217
Andy Greena1295572011-05-30 07:43:06 -0700218static const u8 reg_map_ip_v1[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700219 [OMAP_I2C_REV_REG] = 0x00,
220 [OMAP_I2C_IE_REG] = 0x01,
221 [OMAP_I2C_STAT_REG] = 0x02,
222 [OMAP_I2C_IV_REG] = 0x03,
223 [OMAP_I2C_WE_REG] = 0x03,
224 [OMAP_I2C_SYSS_REG] = 0x04,
225 [OMAP_I2C_BUF_REG] = 0x05,
226 [OMAP_I2C_CNT_REG] = 0x06,
227 [OMAP_I2C_DATA_REG] = 0x07,
228 [OMAP_I2C_SYSC_REG] = 0x08,
229 [OMAP_I2C_CON_REG] = 0x09,
230 [OMAP_I2C_OA_REG] = 0x0a,
231 [OMAP_I2C_SA_REG] = 0x0b,
232 [OMAP_I2C_PSC_REG] = 0x0c,
233 [OMAP_I2C_SCLL_REG] = 0x0d,
234 [OMAP_I2C_SCLH_REG] = 0x0e,
235 [OMAP_I2C_SYSTEST_REG] = 0x0f,
236 [OMAP_I2C_BUFSTAT_REG] = 0x10,
237};
238
Andy Greena1295572011-05-30 07:43:06 -0700239static const u8 reg_map_ip_v2[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700240 [OMAP_I2C_REV_REG] = 0x04,
241 [OMAP_I2C_IE_REG] = 0x2c,
242 [OMAP_I2C_STAT_REG] = 0x28,
243 [OMAP_I2C_IV_REG] = 0x34,
244 [OMAP_I2C_WE_REG] = 0x34,
245 [OMAP_I2C_SYSS_REG] = 0x90,
246 [OMAP_I2C_BUF_REG] = 0x94,
247 [OMAP_I2C_CNT_REG] = 0x98,
248 [OMAP_I2C_DATA_REG] = 0x9c,
Alexander Aring2727b172011-12-08 15:43:53 +0100249 [OMAP_I2C_SYSC_REG] = 0x10,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700250 [OMAP_I2C_CON_REG] = 0xa4,
251 [OMAP_I2C_OA_REG] = 0xa8,
252 [OMAP_I2C_SA_REG] = 0xac,
253 [OMAP_I2C_PSC_REG] = 0xb0,
254 [OMAP_I2C_SCLL_REG] = 0xb4,
255 [OMAP_I2C_SCLH_REG] = 0xb8,
256 [OMAP_I2C_SYSTEST_REG] = 0xbC,
257 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
Andy Greenb8853082011-05-30 07:43:04 -0700258 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
259 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
260 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
261 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
262 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700263};
264
Komal Shah010d442c42006-08-13 23:44:09 +0200265static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
266 int reg, u16 val)
267{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700268 __raw_writew(val, i2c_dev->base +
269 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200270}
271
272static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
273{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700274 return __raw_readw(i2c_dev->base +
275 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200276}
277
Komal Shah010d442c42006-08-13 23:44:09 +0200278static int omap_i2c_init(struct omap_i2c_dev *dev)
279{
Rajendra Nayakef871432009-11-23 08:59:18 -0800280 u16 psc = 0, scll = 0, sclh = 0, buf = 0;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800281 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200282 unsigned long fclk_rate = 12000000;
283 unsigned long timeout;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800284 unsigned long internal_clk = 0;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530285 struct clk *fclk;
Komal Shah010d442c42006-08-13 23:44:09 +0200286
Andy Green4e80f722011-05-30 07:43:07 -0700287 if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530288 /* Disable I2C controller before soft reset */
289 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
290 omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
291 ~(OMAP_I2C_CON_EN));
292
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800293 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200294 /* For some reason we need to set the EN bit before the
295 * reset done bit gets set. */
296 timeout = jiffies + OMAP_I2C_TIMEOUT;
297 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
298 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800299 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200300 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100301 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200302 "for controller reset\n");
303 return -ETIMEDOUT;
304 }
305 msleep(1);
306 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800307
308 /* SYSC register is cleared by the reset; rewrite it */
309 if (dev->rev == OMAP_I2C_REV_ON_2430) {
310
311 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
312 SYSC_AUTOIDLE_MASK);
313
Jon Hunterf518b482012-06-28 20:41:31 +0530314 } else if (dev->rev >= OMAP_I2C_REV_ON_3430_3530) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800315 dev->syscstate = SYSC_AUTOIDLE_MASK;
316 dev->syscstate |= SYSC_ENAWAKEUP_MASK;
317 dev->syscstate |= (SYSC_IDLEMODE_SMART <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800318 __ffs(SYSC_SIDLEMODE_MASK));
Rajendra Nayakef871432009-11-23 08:59:18 -0800319 dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800320 __ffs(SYSC_CLOCKACTIVITY_MASK));
321
Rajendra Nayakef871432009-11-23 08:59:18 -0800322 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
323 dev->syscstate);
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800324 /*
325 * Enabling all wakup sources to stop I2C freezing on
326 * WFI instruction.
327 * REVISIT: Some wkup sources might not be needed.
328 */
Rajendra Nayakef871432009-11-23 08:59:18 -0800329 dev->westate = OMAP_I2C_WE_ALL;
Shubhrajyoti Dcb28e582011-08-03 13:58:08 +0530330 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
331 dev->westate);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800332 }
Komal Shah010d442c42006-08-13 23:44:09 +0200333 }
334 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
335
Benoit Cousson61451972011-12-22 15:56:36 +0100336 if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
Russell King0e9ae102009-01-22 19:31:46 +0000337 /*
338 * The I2C functional clock is the armxor_ck, so there's
339 * no need to get "armxor_ck" separately. Now, if OMAP2420
340 * always returns 12MHz for the functional clock, we can
341 * do this bit unconditionally.
342 */
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530343 fclk = clk_get(dev->dev, "fck");
344 fclk_rate = clk_get_rate(fclk);
345 clk_put(fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200346
Komal Shah010d442c42006-08-13 23:44:09 +0200347 /* TRM for 5912 says the I2C clock must be prescaled to be
348 * between 7 - 12 MHz. The XOR input clock is typically
349 * 12, 13 or 19.2 MHz. So we should have code that produces:
350 *
351 * XOR MHz Divider Prescaler
352 * 12 1 0
353 * 13 2 1
354 * 19.2 2 1
355 */
Jean Delvared7aef132006-12-10 21:21:34 +0100356 if (fclk_rate > 12000000)
357 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200358 }
359
Benoit Cousson61451972011-12-22 15:56:36 +0100360 if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800361
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300362 /*
363 * HSI2C controller internal clk rate should be 19.2 Mhz for
364 * HS and for all modes on 2430. On 34xx we can use lower rate
365 * to get longer filter period for better noise suppression.
366 * The filter is iclk (fclk for HS) period.
367 */
Andy Green3be00532011-05-30 07:43:09 -0700368 if (dev->speed > 400 ||
Benoit Cousson61451972011-12-22 15:56:36 +0100369 dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300370 internal_clk = 19200;
371 else if (dev->speed > 100)
372 internal_clk = 9600;
373 else
374 internal_clk = 4000;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530375 fclk = clk_get(dev->dev, "fck");
376 fclk_rate = clk_get_rate(fclk) / 1000;
377 clk_put(fclk);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800378
379 /* Compute prescaler divisor */
380 psc = fclk_rate / internal_clk;
381 psc = psc - 1;
382
383 /* If configured for High Speed */
384 if (dev->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300385 unsigned long scl;
386
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800387 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300388 scl = internal_clk / 400;
389 fsscll = scl - (scl / 3) - 7;
390 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800391
392 /* For second phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300393 scl = fclk_rate / dev->speed;
394 hsscll = scl - (scl / 3) - 7;
395 hssclh = (scl / 3) - 5;
396 } else if (dev->speed > 100) {
397 unsigned long scl;
398
399 /* Fast mode */
400 scl = internal_clk / dev->speed;
401 fsscll = scl - (scl / 3) - 7;
402 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800403 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300404 /* Standard mode */
405 fsscll = internal_clk / (dev->speed * 2) - 7;
406 fssclh = internal_clk / (dev->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800407 }
408 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
409 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
410 } else {
411 /* Program desired operating rate */
412 fclk_rate /= (psc + 1) * 1000;
413 if (psc > 2)
414 psc = 2;
415 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
416 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
417 }
418
Komal Shah010d442c42006-08-13 23:44:09 +0200419 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
420 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
421
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800422 /* SCL low and high time values */
423 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
424 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
Komal Shah010d442c42006-08-13 23:44:09 +0200425
426 /* Take the I2C module out of reset: */
427 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
428
429 /* Enable interrupts */
Rajendra Nayakef871432009-11-23 08:59:18 -0800430 dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800431 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
432 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Rajendra Nayakef871432009-11-23 08:59:18 -0800433 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
434 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
Benoit Cousson61451972011-12-22 15:56:36 +0100435 if (dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800436 dev->pscstate = psc;
437 dev->scllstate = scll;
438 dev->sclhstate = sclh;
439 dev->bufstate = buf;
440 }
Komal Shah010d442c42006-08-13 23:44:09 +0200441 return 0;
442}
443
444/*
445 * Waiting on Bus Busy
446 */
447static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
448{
449 unsigned long timeout;
450
451 timeout = jiffies + OMAP_I2C_TIMEOUT;
452 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
453 if (time_after(jiffies, timeout)) {
454 dev_warn(dev->dev, "timeout waiting for bus ready\n");
455 return -ETIMEDOUT;
456 }
457 msleep(1);
458 }
459
460 return 0;
461}
462
Felipe Balbidd745482012-09-12 16:28:10 +0530463static void omap_i2c_resize_fifo(struct omap_i2c_dev *dev, u8 size, bool is_rx)
464{
465 u16 buf;
466
467 if (dev->flags & OMAP_I2C_FLAG_NO_FIFO)
468 return;
469
470 /*
471 * Set up notification threshold based on message size. We're doing
472 * this to try and avoid draining feature as much as possible. Whenever
473 * we have big messages to transfer (bigger than our total fifo size)
474 * then we might use draining feature to transfer the remaining bytes.
475 */
476
477 dev->threshold = clamp(size, (u8) 1, dev->fifo_size);
478
479 buf = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
480
481 if (is_rx) {
482 /* Clear RX Threshold */
483 buf &= ~(0x3f << 8);
484 buf |= ((dev->threshold - 1) << 8) | OMAP_I2C_BUF_RXFIF_CLR;
485 } else {
486 /* Clear TX Threshold */
487 buf &= ~0x3f;
488 buf |= (dev->threshold - 1) | OMAP_I2C_BUF_TXFIF_CLR;
489 }
490
491 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
492
493 if (dev->rev < OMAP_I2C_REV_ON_3630_4430)
494 dev->b_hw = 1; /* Enable hardware fixes */
495
496 /* calculate wakeup latency constraint for MPU */
497 if (dev->set_mpu_wkup_lat != NULL)
498 dev->latency = (1000000 * dev->threshold) /
499 (1000 * dev->speed / 8);
500}
501
Komal Shah010d442c42006-08-13 23:44:09 +0200502/*
503 * Low level master read/write transaction.
504 */
505static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
506 struct i2c_msg *msg, int stop)
507{
508 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530509 unsigned long timeout;
Komal Shah010d442c42006-08-13 23:44:09 +0200510 u16 w;
511
512 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
513 msg->addr, msg->len, msg->flags, stop);
514
515 if (msg->len == 0)
516 return -EINVAL;
517
Felipe Balbidd745482012-09-12 16:28:10 +0530518 dev->receiver = !!(msg->flags & I2C_M_RD);
519 omap_i2c_resize_fifo(dev, msg->len, dev->receiver);
520
Komal Shah010d442c42006-08-13 23:44:09 +0200521 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
522
523 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
524 dev->buf = msg->buf;
525 dev->buf_len = msg->len;
526
527 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
528
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800529 /* Clear the FIFO Buffers */
530 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
531 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
532 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
533
Shubhrajyoti D0e33bbb2012-06-28 20:41:29 +0530534 INIT_COMPLETION(dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +0200535 dev->cmd_err = 0;
536
537 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800538
539 /* High speed configuration */
540 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800541 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800542
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200543 if (msg->flags & I2C_M_STOP)
544 stop = 1;
Komal Shah010d442c42006-08-13 23:44:09 +0200545 if (msg->flags & I2C_M_TEN)
546 w |= OMAP_I2C_CON_XA;
547 if (!(msg->flags & I2C_M_RD))
548 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800549
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800550 if (!dev->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200551 w |= OMAP_I2C_CON_STP;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800552
Komal Shah010d442c42006-08-13 23:44:09 +0200553 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
554
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800555 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800556 * Don't write stt and stp together on some hardware.
557 */
558 if (dev->b_hw && stop) {
559 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
560 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
561 while (con & OMAP_I2C_CON_STT) {
562 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
563
564 /* Let the user know if i2c is in a bad state */
565 if (time_after(jiffies, delay)) {
566 dev_err(dev->dev, "controller timed out "
567 "waiting for start condition to finish\n");
568 return -ETIMEDOUT;
569 }
570 cpu_relax();
571 }
572
573 w |= OMAP_I2C_CON_STP;
574 w &= ~OMAP_I2C_CON_STT;
575 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
576 }
577
578 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800579 * REVISIT: We should abort the transfer on signals, but the bus goes
580 * into arbitration and we're currently unable to recover from it.
581 */
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530582 timeout = wait_for_completion_timeout(&dev->cmd_complete,
583 OMAP_I2C_TIMEOUT);
Komal Shah010d442c42006-08-13 23:44:09 +0200584 dev->buf_len = 0;
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530585 if (timeout == 0) {
Komal Shah010d442c42006-08-13 23:44:09 +0200586 dev_err(dev->dev, "controller timed out\n");
587 omap_i2c_init(dev);
588 return -ETIMEDOUT;
589 }
590
591 if (likely(!dev->cmd_err))
592 return 0;
593
594 /* We have an error */
595 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
596 OMAP_I2C_STAT_XUDF)) {
597 omap_i2c_init(dev);
598 return -EIO;
599 }
600
601 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
602 if (msg->flags & I2C_M_IGNORE_NAK)
603 return 0;
604 if (stop) {
605 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
606 w |= OMAP_I2C_CON_STP;
607 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
608 }
609 return -EREMOTEIO;
610 }
611 return -EIO;
612}
613
614
615/*
616 * Prepare controller for a transaction and call omap_i2c_xfer_msg
617 * to do the work during IRQ processing.
618 */
619static int
620omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
621{
622 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
623 int i;
624 int r;
625
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +0530626 r = pm_runtime_get_sync(dev->dev);
627 if (IS_ERR_VALUE(r))
Kevin Hilman33ec5e82012-06-26 18:45:32 -0700628 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200629
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800630 r = omap_i2c_wait_for_bb(dev);
631 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200632 goto out;
633
Samu Onkalo6a91b552010-11-18 12:04:20 +0200634 if (dev->set_mpu_wkup_lat != NULL)
635 dev->set_mpu_wkup_lat(dev->dev, dev->latency);
636
Komal Shah010d442c42006-08-13 23:44:09 +0200637 for (i = 0; i < num; i++) {
638 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
639 if (r != 0)
640 break;
641 }
642
Samu Onkalo6a91b552010-11-18 12:04:20 +0200643 if (dev->set_mpu_wkup_lat != NULL)
644 dev->set_mpu_wkup_lat(dev->dev, -1);
645
Komal Shah010d442c42006-08-13 23:44:09 +0200646 if (r == 0)
647 r = num;
Mathias Nyman5c64eb22010-08-26 07:36:44 +0000648
649 omap_i2c_wait_for_bb(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200650out:
Felipe Balbi6d8451d2012-09-12 16:28:15 +0530651 pm_runtime_mark_last_busy(dev->dev);
652 pm_runtime_put_autosuspend(dev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200653 return r;
654}
655
656static u32
657omap_i2c_func(struct i2c_adapter *adap)
658{
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200659 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
660 I2C_FUNC_PROTOCOL_MANGLING;
Komal Shah010d442c42006-08-13 23:44:09 +0200661}
662
663static inline void
664omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
665{
666 dev->cmd_err |= err;
667 complete(&dev->cmd_complete);
668}
669
670static inline void
671omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
672{
673 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
674}
675
manjugk manjugkf3083d92010-05-11 11:35:20 -0700676static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
677{
678 /*
679 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
680 * Not applicable for OMAP4.
681 * Under certain rare conditions, RDR could be set again
682 * when the bus is busy, then ignore the interrupt and
683 * clear the interrupt.
684 */
685 if (stat & OMAP_I2C_STAT_RDR) {
686 /* Step 1: If RDR is set, clear it */
687 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
688
689 /* Step 2: */
690 if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
691 & OMAP_I2C_STAT_BB)) {
692
693 /* Step 3: */
694 if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
695 & OMAP_I2C_STAT_RDR) {
696 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
697 dev_dbg(dev->dev, "RDR when bus is busy.\n");
698 }
699
700 }
701 }
702}
703
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800704/* rev1 devices are apparently only on some 15xx */
705#ifdef CONFIG_ARCH_OMAP15XX
706
Komal Shah010d442c42006-08-13 23:44:09 +0200707static irqreturn_t
Andy Green4e80f722011-05-30 07:43:07 -0700708omap_i2c_omap1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200709{
710 struct omap_i2c_dev *dev = dev_id;
711 u16 iv, w;
712
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200713 if (pm_runtime_suspended(dev->dev))
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100714 return IRQ_NONE;
715
Komal Shah010d442c42006-08-13 23:44:09 +0200716 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
717 switch (iv) {
718 case 0x00: /* None */
719 break;
720 case 0x01: /* Arbitration lost */
721 dev_err(dev->dev, "Arbitration lost\n");
722 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
723 break;
724 case 0x02: /* No acknowledgement */
725 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
726 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
727 break;
728 case 0x03: /* Register access ready */
729 omap_i2c_complete_cmd(dev, 0);
730 break;
731 case 0x04: /* Receive data ready */
732 if (dev->buf_len) {
733 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
734 *dev->buf++ = w;
735 dev->buf_len--;
736 if (dev->buf_len) {
737 *dev->buf++ = w >> 8;
738 dev->buf_len--;
739 }
740 } else
741 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
742 break;
743 case 0x05: /* Transmit data ready */
744 if (dev->buf_len) {
745 w = *dev->buf++;
746 dev->buf_len--;
747 if (dev->buf_len) {
748 w |= *dev->buf++ << 8;
749 dev->buf_len--;
750 }
751 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
752 } else
753 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
754 break;
755 default:
756 return IRQ_NONE;
757 }
758
759 return IRQ_HANDLED;
760}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800761#else
Andy Green4e80f722011-05-30 07:43:07 -0700762#define omap_i2c_omap1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800763#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200764
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700765/*
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530766 * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700767 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
768 * them from the memory to the I2C interface.
769 */
Felipe Balbi4151e742012-09-12 16:28:01 +0530770static int errata_omap3_i462(struct omap_i2c_dev *dev)
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700771{
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700772 unsigned long timeout = 10000;
Felipe Balbi4151e742012-09-12 16:28:01 +0530773 u16 stat;
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700774
Felipe Balbi4151e742012-09-12 16:28:01 +0530775 do {
776 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
777 if (stat & OMAP_I2C_STAT_XUDF)
778 break;
779
780 if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +0530781 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_XRDY |
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700782 OMAP_I2C_STAT_XDR));
Felipe Balbib07be0f2012-09-12 16:28:11 +0530783 if (stat & OMAP_I2C_STAT_NACK) {
784 dev->cmd_err |= OMAP_I2C_STAT_NACK;
785 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
786 }
787
788 if (stat & OMAP_I2C_STAT_AL) {
789 dev_err(dev->dev, "Arbitration lost\n");
790 dev->cmd_err |= OMAP_I2C_STAT_AL;
791 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
792 }
793
Felipe Balbi4151e742012-09-12 16:28:01 +0530794 return -EIO;
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700795 }
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700796
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700797 cpu_relax();
Felipe Balbi4151e742012-09-12 16:28:01 +0530798 } while (--timeout);
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700799
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700800 if (!timeout) {
801 dev_err(dev->dev, "timeout waiting on XUDF bit\n");
802 return 0;
803 }
804
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700805 return 0;
806}
807
Felipe Balbi3312d252012-09-12 16:28:02 +0530808static void omap_i2c_receive_data(struct omap_i2c_dev *dev, u8 num_bytes,
809 bool is_rdr)
810{
811 u16 w;
812
813 while (num_bytes--) {
Felipe Balbi3312d252012-09-12 16:28:02 +0530814 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
815 *dev->buf++ = w;
816 dev->buf_len--;
817
818 /*
819 * Data reg in 2430, omap3 and
820 * omap4 is 8 bit wide
821 */
822 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
Felipe Balbidd745482012-09-12 16:28:10 +0530823 *dev->buf++ = w >> 8;
824 dev->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530825 }
826 }
827}
828
829static int omap_i2c_transmit_data(struct omap_i2c_dev *dev, u8 num_bytes,
830 bool is_xdr)
831{
832 u16 w;
833
834 while (num_bytes--) {
Felipe Balbi3312d252012-09-12 16:28:02 +0530835 w = *dev->buf++;
836 dev->buf_len--;
837
838 /*
839 * Data reg in 2430, omap3 and
840 * omap4 is 8 bit wide
841 */
842 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
Felipe Balbidd745482012-09-12 16:28:10 +0530843 w |= *dev->buf++ << 8;
844 dev->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530845 }
846
847 if (dev->errata & I2C_OMAP_ERRATA_I462) {
848 int ret;
849
850 ret = errata_omap3_i462(dev);
851 if (ret < 0)
852 return ret;
853 }
854
855 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
856 }
857
858 return 0;
859}
860
Komal Shah010d442c42006-08-13 23:44:09 +0200861static irqreturn_t
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530862omap_i2c_isr(int irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200863{
864 struct omap_i2c_dev *dev = dev_id;
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530865 irqreturn_t ret = IRQ_HANDLED;
866 u16 mask;
867 u16 stat;
868
869 spin_lock(&dev->lock);
870 mask = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
871 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
872
873 if (stat & mask)
874 ret = IRQ_WAKE_THREAD;
875
876 spin_unlock(&dev->lock);
877
878 return ret;
879}
880
881static irqreturn_t
882omap_i2c_isr_thread(int this_irq, void *dev_id)
883{
884 struct omap_i2c_dev *dev = dev_id;
885 unsigned long flags;
Komal Shah010d442c42006-08-13 23:44:09 +0200886 u16 bits;
Felipe Balbi3312d252012-09-12 16:28:02 +0530887 u16 stat;
Felipe Balbi66b92982012-09-12 16:28:03 +0530888 int err = 0, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200889
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530890 spin_lock_irqsave(&dev->lock, flags);
Felipe Balbi66b92982012-09-12 16:28:03 +0530891 do {
892 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
893 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
894 stat &= bits;
895
Felipe Balbi079d8af2012-09-12 16:28:06 +0530896 /* If we're in receiver mode, ignore XDR/XRDY */
897 if (dev->receiver)
898 stat &= ~(OMAP_I2C_STAT_XDR | OMAP_I2C_STAT_XRDY);
899 else
900 stat &= ~(OMAP_I2C_STAT_RDR | OMAP_I2C_STAT_RRDY);
901
Felipe Balbi66b92982012-09-12 16:28:03 +0530902 if (!stat) {
903 /* my work here is done */
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530904 spin_unlock_irqrestore(&dev->lock, flags);
Felipe Balbi66b92982012-09-12 16:28:03 +0530905 return IRQ_HANDLED;
906 }
907
Komal Shah010d442c42006-08-13 23:44:09 +0200908 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
909 if (count++ == 100) {
910 dev_warn(dev->dev, "Too much work in one IRQ\n");
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530911 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200912 }
913
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530914 if (stat & OMAP_I2C_STAT_NACK) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800915 err |= OMAP_I2C_STAT_NACK;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530916 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530917 goto out;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530918 }
Jan Weitzel78e1cf42011-12-07 11:50:16 -0800919
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800920 if (stat & OMAP_I2C_STAT_AL) {
921 dev_err(dev->dev, "Arbitration lost\n");
922 err |= OMAP_I2C_STAT_AL;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530923 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_AL);
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530924 goto out;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800925 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530926
Ben Dooksa5a595c2011-02-23 00:43:55 +0000927 /*
Richard woodruffcb527ed2011-02-16 10:24:16 +0530928 * ProDB0017052: Clear ARDY bit twice
Ben Dooksa5a595c2011-02-23 00:43:55 +0000929 */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800930 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500931 OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +0530932 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_RRDY |
933 OMAP_I2C_STAT_RDR |
934 OMAP_I2C_STAT_XRDY |
935 OMAP_I2C_STAT_XDR |
936 OMAP_I2C_STAT_ARDY));
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530937 goto out;
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500938 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530939
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530940 if (stat & OMAP_I2C_STAT_RDR) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800941 u8 num_bytes = 1;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700942
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530943 if (dev->fifo_size)
944 num_bytes = dev->buf_len;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700945
Felipe Balbi3312d252012-09-12 16:28:02 +0530946 omap_i2c_receive_data(dev, num_bytes, true);
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530947
948 if (dev->errata & I2C_OMAP_ERRATA_I207)
949 i2c_omap_errata_i207(dev, stat);
950
951 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
Komal Shah010d442c42006-08-13 23:44:09 +0200952 continue;
953 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530954
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530955 if (stat & OMAP_I2C_STAT_RRDY) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800956 u8 num_bytes = 1;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530957
Felipe Balbidd745482012-09-12 16:28:10 +0530958 if (dev->threshold)
959 num_bytes = dev->threshold;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530960
Felipe Balbi3312d252012-09-12 16:28:02 +0530961 omap_i2c_receive_data(dev, num_bytes, false);
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530962 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RRDY);
963 continue;
964 }
965
966 if (stat & OMAP_I2C_STAT_XDR) {
967 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +0530968 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530969
970 if (dev->fifo_size)
971 num_bytes = dev->buf_len;
972
Felipe Balbi3312d252012-09-12 16:28:02 +0530973 ret = omap_i2c_transmit_data(dev, num_bytes, true);
Felipe Balbi3312d252012-09-12 16:28:02 +0530974 if (ret < 0)
Felipe Balbib07be0f2012-09-12 16:28:11 +0530975 goto out;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530976
977 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XDR);
978 continue;
979 }
980
981 if (stat & OMAP_I2C_STAT_XRDY) {
982 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +0530983 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530984
Felipe Balbidd745482012-09-12 16:28:10 +0530985 if (dev->threshold)
986 num_bytes = dev->threshold;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530987
Felipe Balbi3312d252012-09-12 16:28:02 +0530988 ret = omap_i2c_transmit_data(dev, num_bytes, false);
Felipe Balbi3312d252012-09-12 16:28:02 +0530989 if (ret < 0)
Felipe Balbib07be0f2012-09-12 16:28:11 +0530990 goto out;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530991
992 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XRDY);
Komal Shah010d442c42006-08-13 23:44:09 +0200993 continue;
994 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530995
Komal Shah010d442c42006-08-13 23:44:09 +0200996 if (stat & OMAP_I2C_STAT_ROVR) {
997 dev_err(dev->dev, "Receive overrun\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530998 err |= OMAP_I2C_STAT_ROVR;
999 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_ROVR);
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +05301000 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +02001001 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301002
Komal Shah010d442c42006-08-13 23:44:09 +02001003 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001004 dev_err(dev->dev, "Transmit underflow\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301005 err |= OMAP_I2C_STAT_XUDF;
1006 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XUDF);
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +05301007 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +02001008 }
Felipe Balbi66b92982012-09-12 16:28:03 +05301009 } while (stat);
Komal Shah010d442c42006-08-13 23:44:09 +02001010
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +05301011out:
1012 omap_i2c_complete_cmd(dev, err);
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301013 spin_unlock_irqrestore(&dev->lock, flags);
1014
Felipe Balbi6a85ced2012-09-12 16:28:08 +05301015 return IRQ_HANDLED;
Komal Shah010d442c42006-08-13 23:44:09 +02001016}
1017
Jean Delvare8f9082c2006-09-03 22:39:46 +02001018static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +02001019 .master_xfer = omap_i2c_xfer,
1020 .functionality = omap_i2c_func,
1021};
1022
Benoit Cousson61451972011-12-22 15:56:36 +01001023#ifdef CONFIG_OF
1024static struct omap_i2c_bus_platform_data omap3_pdata = {
1025 .rev = OMAP_I2C_IP_VERSION_1,
1026 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
1027 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
1028 OMAP_I2C_FLAG_BUS_SHIFT_2,
1029};
1030
1031static struct omap_i2c_bus_platform_data omap4_pdata = {
1032 .rev = OMAP_I2C_IP_VERSION_2,
1033};
1034
1035static const struct of_device_id omap_i2c_of_match[] = {
1036 {
1037 .compatible = "ti,omap4-i2c",
1038 .data = &omap4_pdata,
1039 },
1040 {
1041 .compatible = "ti,omap3-i2c",
1042 .data = &omap3_pdata,
1043 },
1044 { },
1045};
1046MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
1047#endif
1048
Uwe Kleine-König1139aea2010-02-04 20:56:53 +01001049static int __devinit
Komal Shah010d442c42006-08-13 23:44:09 +02001050omap_i2c_probe(struct platform_device *pdev)
1051{
1052 struct omap_i2c_dev *dev;
1053 struct i2c_adapter *adap;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301054 struct resource *mem;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001055 struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
Benoit Cousson61451972011-12-22 15:56:36 +01001056 struct device_node *node = pdev->dev.of_node;
1057 const struct of_device_id *match;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301058 int irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001059 int r;
1060
1061 /* NOTE: driver uses the static register mapping */
1062 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1063 if (!mem) {
1064 dev_err(&pdev->dev, "no mem resource?\n");
1065 return -ENODEV;
1066 }
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301067
1068 irq = platform_get_irq(pdev, 0);
1069 if (irq < 0) {
Komal Shah010d442c42006-08-13 23:44:09 +02001070 dev_err(&pdev->dev, "no irq resource?\n");
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301071 return irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001072 }
1073
Felipe Balbid9ebd042012-09-12 16:27:55 +05301074 dev = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
1075 if (!dev) {
1076 dev_err(&pdev->dev, "Menory allocation failed\n");
1077 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001078 }
1079
Felipe Balbid9ebd042012-09-12 16:27:55 +05301080 dev->base = devm_request_and_ioremap(&pdev->dev, mem);
1081 if (!dev->base) {
1082 dev_err(&pdev->dev, "I2C region already claimed\n");
1083 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001084 }
1085
Cousson, Benoit6c5aa402012-01-20 16:55:04 +01001086 match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
Benoit Cousson61451972011-12-22 15:56:36 +01001087 if (match) {
1088 u32 freq = 100000; /* default to 100000 Hz */
1089
1090 pdata = match->data;
1091 dev->dtrev = pdata->rev;
1092 dev->flags = pdata->flags;
1093
1094 of_property_read_u32(node, "clock-frequency", &freq);
1095 /* convert DT freq value in Hz into kHz for speed */
1096 dev->speed = freq / 1000;
1097 } else if (pdata != NULL) {
1098 dev->speed = pdata->clkrate;
1099 dev->flags = pdata->flags;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001100 dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
Benoit Cousson61451972011-12-22 15:56:36 +01001101 dev->dtrev = pdata->rev;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001102 }
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08001103
Komal Shah010d442c42006-08-13 23:44:09 +02001104 dev->dev = &pdev->dev;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301105 dev->irq = irq;
Russell King55c381e2008-09-04 14:07:22 +01001106
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301107 spin_lock_init(&dev->lock);
1108
Komal Shah010d442c42006-08-13 23:44:09 +02001109 platform_set_drvdata(pdev, dev);
Shubhrajyoti D0e33bbb2012-06-28 20:41:29 +05301110 init_completion(&dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +02001111
Benoit Cousson61451972011-12-22 15:56:36 +01001112 dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001113
Benoit Cousson61451972011-12-22 15:56:36 +01001114 if (dev->dtrev == OMAP_I2C_IP_VERSION_2)
Andy Greena1295572011-05-30 07:43:06 -07001115 dev->regs = (u8 *)reg_map_ip_v2;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001116 else
Andy Greena1295572011-05-30 07:43:06 -07001117 dev->regs = (u8 *)reg_map_ip_v1;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001118
Kevin Hilman7f4b08e2011-05-17 16:31:37 +02001119 pm_runtime_enable(dev->dev);
Felipe Balbi6d8451d2012-09-12 16:28:15 +05301120 pm_runtime_set_autosuspend_delay(dev->dev, OMAP_I2C_PM_TIMEOUT);
1121 pm_runtime_use_autosuspend(dev->dev);
1122
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301123 r = pm_runtime_get_sync(dev->dev);
1124 if (IS_ERR_VALUE(r))
1125 goto err_free_mem;
Komal Shah010d442c42006-08-13 23:44:09 +02001126
Paul Walmsley9c76b872008-11-21 13:39:55 -08001127 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
Komal Shah010d442c42006-08-13 23:44:09 +02001128
Tasslehoff Kjappfot9aa8ec62012-05-29 16:26:20 +05301129 dev->errata = 0;
1130
1131 if (dev->flags & OMAP_I2C_FLAG_APPLY_ERRATA_I207)
1132 dev->errata |= I2C_OMAP_ERRATA_I207;
1133
Jon Hunterf518b482012-06-28 20:41:31 +05301134 if (dev->rev <= OMAP_I2C_REV_ON_3430_3530)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +05301135 dev->errata |= I2C_OMAP_ERRATA_I462;
manjugk manjugk8a9d97d2010-05-11 11:35:23 -07001136
Benoit Cousson61451972011-12-22 15:56:36 +01001137 if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001138 u16 s;
1139
1140 /* Set up the fifo size - Get total size */
1141 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1142 dev->fifo_size = 0x8 << s;
1143
1144 /*
1145 * Set up notification threshold as half the total available
1146 * size. This is to ensure that we can handle the status on int
1147 * call back latencies.
1148 */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001149
1150 dev->fifo_size = (dev->fifo_size / 2);
1151
Felipe Balbi3ff44432012-09-12 16:28:07 +05301152 if (dev->rev < OMAP_I2C_REV_ON_3630_4430)
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001153 dev->b_hw = 1; /* Enable hardware fixes */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001154
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001155 /* calculate wakeup latency constraint for MPU */
1156 if (dev->set_mpu_wkup_lat != NULL)
1157 dev->latency = (1000000 * dev->fifo_size) /
Benoit Cousson61451972011-12-22 15:56:36 +01001158 (1000 * dev->speed / 8);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001159 }
1160
Komal Shah010d442c42006-08-13 23:44:09 +02001161 /* reset ASAP, clearing any IRQs */
1162 omap_i2c_init(dev);
1163
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301164 if (dev->rev < OMAP_I2C_OMAP1_REV_2)
1165 r = devm_request_irq(&pdev->dev, dev->irq, omap_i2c_omap1_isr,
1166 IRQF_NO_SUSPEND, pdev->name, dev);
1167 else
1168 r = devm_request_threaded_irq(&pdev->dev, dev->irq,
1169 omap_i2c_isr, omap_i2c_isr_thread,
1170 IRQF_NO_SUSPEND | IRQF_ONESHOT,
1171 pdev->name, dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001172
1173 if (r) {
1174 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
1175 goto err_unuse_clocks;
1176 }
Paul Walmsley9c76b872008-11-21 13:39:55 -08001177
Andy Green9550d4d2011-05-30 07:43:10 -07001178 dev_info(dev->dev, "bus %d rev%d.%d.%d at %d kHz\n", pdev->id,
Benoit Cousson61451972011-12-22 15:56:36 +01001179 dev->dtrev, dev->rev >> 4, dev->rev & 0xf, dev->speed);
Komal Shah010d442c42006-08-13 23:44:09 +02001180
1181 adap = &dev->adapter;
1182 i2c_set_adapdata(adap, dev);
1183 adap->owner = THIS_MODULE;
1184 adap->class = I2C_CLASS_HWMON;
Roel Kluin783fd6f2009-07-17 15:24:00 +02001185 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +02001186 adap->algo = &omap_i2c_algo;
1187 adap->dev.parent = &pdev->dev;
Benoit Cousson61451972011-12-22 15:56:36 +01001188 adap->dev.of_node = pdev->dev.of_node;
Komal Shah010d442c42006-08-13 23:44:09 +02001189
1190 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +02001191 adap->nr = pdev->id;
1192 r = i2c_add_numbered_adapter(adap);
Komal Shah010d442c42006-08-13 23:44:09 +02001193 if (r) {
1194 dev_err(dev->dev, "failure adding adapter\n");
Felipe Balbid9ebd042012-09-12 16:27:55 +05301195 goto err_unuse_clocks;
Komal Shah010d442c42006-08-13 23:44:09 +02001196 }
1197
Benoit Cousson61451972011-12-22 15:56:36 +01001198 of_i2c_register_devices(adap);
1199
Felipe Balbi6d8451d2012-09-12 16:28:15 +05301200 pm_runtime_mark_last_busy(dev->dev);
1201 pm_runtime_put_autosuspend(dev->dev);
Shubhrajyoti D62ff2c22012-05-29 16:26:16 +05301202
Komal Shah010d442c42006-08-13 23:44:09 +02001203 return 0;
1204
Komal Shah010d442c42006-08-13 23:44:09 +02001205err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +01001206 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001207 pm_runtime_put(dev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301208 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001209err_free_mem:
1210 platform_set_drvdata(pdev, NULL);
Komal Shah010d442c42006-08-13 23:44:09 +02001211
1212 return r;
1213}
1214
Shubhrajyoti Dd790aea2012-06-28 20:41:27 +05301215static int __devexit omap_i2c_remove(struct platform_device *pdev)
Komal Shah010d442c42006-08-13 23:44:09 +02001216{
1217 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301218 int ret;
Komal Shah010d442c42006-08-13 23:44:09 +02001219
1220 platform_set_drvdata(pdev, NULL);
1221
Komal Shah010d442c42006-08-13 23:44:09 +02001222 i2c_del_adapter(&dev->adapter);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301223 ret = pm_runtime_get_sync(&pdev->dev);
1224 if (IS_ERR_VALUE(ret))
1225 return ret;
1226
Komal Shah010d442c42006-08-13 23:44:09 +02001227 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Shubhrajyoti D0861f432012-05-29 16:26:18 +05301228 pm_runtime_put(&pdev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301229 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001230 return 0;
1231}
1232
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301233#ifdef CONFIG_PM
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001234#ifdef CONFIG_PM_RUNTIME
1235static int omap_i2c_runtime_suspend(struct device *dev)
1236{
1237 struct platform_device *pdev = to_platform_device(dev);
1238 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301239 u16 iv;
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001240
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301241 _dev->iestate = omap_i2c_read_reg(_dev, OMAP_I2C_IE_REG);
Shubhrajyoti Dbd16c822012-05-29 16:26:15 +05301242
1243 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, 0);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301244
1245 if (_dev->rev < OMAP_I2C_OMAP1_REV_2) {
1246 iv = omap_i2c_read_reg(_dev, OMAP_I2C_IV_REG); /* Read clears */
1247 } else {
1248 omap_i2c_write_reg(_dev, OMAP_I2C_STAT_REG, _dev->iestate);
1249
1250 /* Flush posted write */
1251 omap_i2c_read_reg(_dev, OMAP_I2C_STAT_REG);
1252 }
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001253
1254 return 0;
1255}
1256
1257static int omap_i2c_runtime_resume(struct device *dev)
1258{
1259 struct platform_device *pdev = to_platform_device(dev);
1260 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1261
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301262 if (_dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
1263 omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, 0);
1264 omap_i2c_write_reg(_dev, OMAP_I2C_PSC_REG, _dev->pscstate);
1265 omap_i2c_write_reg(_dev, OMAP_I2C_SCLL_REG, _dev->scllstate);
1266 omap_i2c_write_reg(_dev, OMAP_I2C_SCLH_REG, _dev->sclhstate);
1267 omap_i2c_write_reg(_dev, OMAP_I2C_BUF_REG, _dev->bufstate);
1268 omap_i2c_write_reg(_dev, OMAP_I2C_SYSC_REG, _dev->syscstate);
1269 omap_i2c_write_reg(_dev, OMAP_I2C_WE_REG, _dev->westate);
1270 omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
1271 }
1272
1273 /*
1274 * Don't write to this register if the IE state is 0 as it can
1275 * cause deadlock.
1276 */
1277 if (_dev->iestate)
1278 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, _dev->iestate);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001279
1280 return 0;
1281}
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301282#endif /* CONFIG_PM_RUNTIME */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001283
1284static struct dev_pm_ops omap_i2c_pm_ops = {
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301285 SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
1286 omap_i2c_runtime_resume, NULL)
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001287};
1288#define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
1289#else
1290#define OMAP_I2C_PM_OPS NULL
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301291#endif /* CONFIG_PM */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001292
Komal Shah010d442c42006-08-13 23:44:09 +02001293static struct platform_driver omap_i2c_driver = {
1294 .probe = omap_i2c_probe,
Shubhrajyoti Dd790aea2012-06-28 20:41:27 +05301295 .remove = __devexit_p(omap_i2c_remove),
Komal Shah010d442c42006-08-13 23:44:09 +02001296 .driver = {
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001297 .name = "omap_i2c",
Komal Shah010d442c42006-08-13 23:44:09 +02001298 .owner = THIS_MODULE,
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001299 .pm = OMAP_I2C_PM_OPS,
Benoit Cousson61451972011-12-22 15:56:36 +01001300 .of_match_table = of_match_ptr(omap_i2c_of_match),
Komal Shah010d442c42006-08-13 23:44:09 +02001301 },
1302};
1303
1304/* I2C may be needed to bring up other drivers */
1305static int __init
1306omap_i2c_init_driver(void)
1307{
1308 return platform_driver_register(&omap_i2c_driver);
1309}
1310subsys_initcall(omap_i2c_init_driver);
1311
1312static void __exit omap_i2c_exit_driver(void)
1313{
1314 platform_driver_unregister(&omap_i2c_driver);
1315}
1316module_exit(omap_i2c_exit_driver);
1317
1318MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1319MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1320MODULE_LICENSE("GPL");
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001321MODULE_ALIAS("platform:omap_i2c");