blob: 6fca11c64dcd1158947f142a26f1d7c7c66f1b7e [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Jerome Glisse1b5331d2010-04-12 20:21:53 +000096 "LAST",
97};
98
Alex Deucher0c195112012-07-17 14:02:33 -040099/**
100 * radeon_surface_init - Clear GPU surface registers.
101 *
102 * @rdev: radeon_device pointer
103 *
104 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200105 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000106void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200107{
108 /* FIXME: check this out */
109 if (rdev->family < CHIP_R600) {
110 int i;
111
Dave Airlie550e2d92009-12-09 14:15:38 +1000112 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
113 if (rdev->surface_regs[i].bo)
114 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
115 else
116 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200117 }
Dave Airliee024e112009-06-24 09:48:08 +1000118 /* enable surfaces */
119 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200120 }
121}
122
123/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124 * GPU scratch registers helpers function.
125 */
Alex Deucher0c195112012-07-17 14:02:33 -0400126/**
127 * radeon_scratch_init - Init scratch register driver information.
128 *
129 * @rdev: radeon_device pointer
130 *
131 * Init CP scratch register driver information (r1xx-r5xx)
132 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000133void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200134{
135 int i;
136
137 /* FIXME: check this out */
138 if (rdev->family < CHIP_R300) {
139 rdev->scratch.num_reg = 5;
140 } else {
141 rdev->scratch.num_reg = 7;
142 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400143 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200144 for (i = 0; i < rdev->scratch.num_reg; i++) {
145 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400146 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200147 }
148}
149
Alex Deucher0c195112012-07-17 14:02:33 -0400150/**
151 * radeon_scratch_get - Allocate a scratch register
152 *
153 * @rdev: radeon_device pointer
154 * @reg: scratch register mmio offset
155 *
156 * Allocate a CP scratch register for use by the driver (all asics).
157 * Returns 0 on success or -EINVAL on failure.
158 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
160{
161 int i;
162
163 for (i = 0; i < rdev->scratch.num_reg; i++) {
164 if (rdev->scratch.free[i]) {
165 rdev->scratch.free[i] = false;
166 *reg = rdev->scratch.reg[i];
167 return 0;
168 }
169 }
170 return -EINVAL;
171}
172
Alex Deucher0c195112012-07-17 14:02:33 -0400173/**
174 * radeon_scratch_free - Free a scratch register
175 *
176 * @rdev: radeon_device pointer
177 * @reg: scratch register mmio offset
178 *
179 * Free a CP scratch register allocated for use by the driver (all asics)
180 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
182{
183 int i;
184
185 for (i = 0; i < rdev->scratch.num_reg; i++) {
186 if (rdev->scratch.reg[i] == reg) {
187 rdev->scratch.free[i] = true;
188 return;
189 }
190 }
191}
192
Alex Deucher0c195112012-07-17 14:02:33 -0400193/*
194 * radeon_wb_*()
195 * Writeback is the the method by which the the GPU updates special pages
196 * in memory with the status of certain GPU events (fences, ring pointers,
197 * etc.).
198 */
199
200/**
201 * radeon_wb_disable - Disable Writeback
202 *
203 * @rdev: radeon_device pointer
204 *
205 * Disables Writeback (all asics). Used for suspend.
206 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400207void radeon_wb_disable(struct radeon_device *rdev)
208{
209 int r;
210
211 if (rdev->wb.wb_obj) {
212 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
213 if (unlikely(r != 0))
214 return;
215 radeon_bo_kunmap(rdev->wb.wb_obj);
216 radeon_bo_unpin(rdev->wb.wb_obj);
217 radeon_bo_unreserve(rdev->wb.wb_obj);
218 }
219 rdev->wb.enabled = false;
220}
221
Alex Deucher0c195112012-07-17 14:02:33 -0400222/**
223 * radeon_wb_fini - Disable Writeback and free memory
224 *
225 * @rdev: radeon_device pointer
226 *
227 * Disables Writeback and frees the Writeback memory (all asics).
228 * Used at driver shutdown.
229 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400230void radeon_wb_fini(struct radeon_device *rdev)
231{
232 radeon_wb_disable(rdev);
233 if (rdev->wb.wb_obj) {
234 radeon_bo_unref(&rdev->wb.wb_obj);
235 rdev->wb.wb = NULL;
236 rdev->wb.wb_obj = NULL;
237 }
238}
239
Alex Deucher0c195112012-07-17 14:02:33 -0400240/**
241 * radeon_wb_init- Init Writeback driver info and allocate memory
242 *
243 * @rdev: radeon_device pointer
244 *
245 * Disables Writeback and frees the Writeback memory (all asics).
246 * Used at driver startup.
247 * Returns 0 on success or an -error on failure.
248 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400249int radeon_wb_init(struct radeon_device *rdev)
250{
251 int r;
252
253 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100254 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400255 RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400256 if (r) {
257 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
258 return r;
259 }
260 }
261 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
262 if (unlikely(r != 0)) {
263 radeon_wb_fini(rdev);
264 return r;
265 }
266 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
267 &rdev->wb.gpu_addr);
268 if (r) {
269 radeon_bo_unreserve(rdev->wb.wb_obj);
270 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
271 radeon_wb_fini(rdev);
272 return r;
273 }
274 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
275 radeon_bo_unreserve(rdev->wb.wb_obj);
276 if (r) {
277 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
278 radeon_wb_fini(rdev);
279 return r;
280 }
281
Alex Deuchere6ba7592011-06-13 22:02:51 +0000282 /* clear wb memory */
283 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400284 /* disable event_write fences */
285 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400286 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200287 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400288 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200289 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400290 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500291 /* often unreliable on AGP */
292 rdev->wb.enabled = false;
293 } else if (rdev->family < CHIP_R300) {
294 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400295 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400296 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400297 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400298 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200299 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400300 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200301 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400302 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400303 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400304 /* always use writeback/events on NI, APUs */
305 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500306 rdev->wb.enabled = true;
307 rdev->wb.use_event = true;
308 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400309
310 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
311
312 return 0;
313}
314
Jerome Glissed594e462010-02-17 21:54:29 +0000315/**
316 * radeon_vram_location - try to find VRAM location
317 * @rdev: radeon device structure holding all necessary informations
318 * @mc: memory controller structure holding memory informations
319 * @base: base address at which to put VRAM
320 *
321 * Function will place try to place VRAM at base address provided
322 * as parameter (which is so far either PCI aperture address or
323 * for IGP TOM base address).
324 *
325 * If there is not enough space to fit the unvisible VRAM in the 32bits
326 * address space then we limit the VRAM size to the aperture.
327 *
328 * If we are using AGP and if the AGP aperture doesn't allow us to have
329 * room for all the VRAM than we restrict the VRAM to the PCI aperture
330 * size and print a warning.
331 *
332 * This function will never fails, worst case are limiting VRAM.
333 *
334 * Note: GTT start, end, size should be initialized before calling this
335 * function on AGP platform.
336 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300337 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000338 * this shouldn't be a problem as we are using the PCI aperture as a reference.
339 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
340 * not IGP.
341 *
342 * Note: we use mc_vram_size as on some board we need to program the mc to
343 * cover the whole aperture even if VRAM size is inferior to aperture size
344 * Novell bug 204882 + along with lots of ubuntu ones
345 *
346 * Note: when limiting vram it's safe to overwritte real_vram_size because
347 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
348 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
349 * ones)
350 *
351 * Note: IGP TOM addr should be the same as the aperture addr, we don't
352 * explicitly check for that thought.
353 *
354 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 */
Jerome Glissed594e462010-02-17 21:54:29 +0000356void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357{
Jerome Glissed594e462010-02-17 21:54:29 +0000358 mc->vram_start = base;
359 if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
360 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
361 mc->real_vram_size = mc->aper_size;
362 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 }
Jerome Glissed594e462010-02-17 21:54:29 +0000364 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400365 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000366 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
367 mc->real_vram_size = mc->aper_size;
368 mc->mc_vram_size = mc->aper_size;
369 }
370 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Michel Dänzerba95c452011-08-19 15:24:18 +0000371 if (radeon_vram_limit && radeon_vram_limit < mc->real_vram_size)
372 mc->real_vram_size = radeon_vram_limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500373 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000374 mc->mc_vram_size >> 20, mc->vram_start,
375 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376}
377
Jerome Glissed594e462010-02-17 21:54:29 +0000378/**
379 * radeon_gtt_location - try to find GTT location
380 * @rdev: radeon device structure holding all necessary informations
381 * @mc: memory controller structure holding memory informations
382 *
383 * Function will place try to place GTT before or after VRAM.
384 *
385 * If GTT size is bigger than space left then we ajust GTT size.
386 * Thus function will never fails.
387 *
388 * FIXME: when reducing GTT size align new size on power of 2.
389 */
390void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
391{
392 u64 size_af, size_bf;
393
Alex Deucher8d369bb2010-07-15 10:51:10 -0400394 size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
395 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000396 if (size_bf > size_af) {
397 if (mc->gtt_size > size_bf) {
398 dev_warn(rdev->dev, "limiting GTT\n");
399 mc->gtt_size = size_bf;
400 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400401 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000402 } else {
403 if (mc->gtt_size > size_af) {
404 dev_warn(rdev->dev, "limiting GTT\n");
405 mc->gtt_size = size_af;
406 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400407 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000408 }
409 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500410 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000411 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
412}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413
414/*
415 * GPU helpers function.
416 */
Alex Deucher0c195112012-07-17 14:02:33 -0400417/**
418 * radeon_card_posted - check if the hw has already been initialized
419 *
420 * @rdev: radeon_device pointer
421 *
422 * Check if the asic has been initialized (all asics).
423 * Used at driver startup.
424 * Returns true if initialized or false if not.
425 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200426bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427{
428 uint32_t reg;
429
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000430 if (efi_enabled && rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
431 return false;
432
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200433 /* first check CRTCs */
Alex Deucher18007402010-11-22 17:56:28 -0500434 if (ASIC_IS_DCE41(rdev)) {
435 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
436 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
437 if (reg & EVERGREEN_CRTC_MASTER_EN)
438 return true;
439 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500440 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
441 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
442 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
443 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
444 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
445 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
446 if (reg & EVERGREEN_CRTC_MASTER_EN)
447 return true;
448 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200449 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
450 RREG32(AVIVO_D2CRTC_CONTROL);
451 if (reg & AVIVO_CRTC_EN) {
452 return true;
453 }
454 } else {
455 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
456 RREG32(RADEON_CRTC2_GEN_CNTL);
457 if (reg & RADEON_CRTC_EN) {
458 return true;
459 }
460 }
461
462 /* then check MEM_SIZE, in case the crtcs are off */
463 if (rdev->family >= CHIP_R600)
464 reg = RREG32(R600_CONFIG_MEMSIZE);
465 else
466 reg = RREG32(RADEON_CONFIG_MEMSIZE);
467
468 if (reg)
469 return true;
470
471 return false;
472
473}
474
Alex Deucher0c195112012-07-17 14:02:33 -0400475/**
476 * radeon_update_bandwidth_info - update display bandwidth params
477 *
478 * @rdev: radeon_device pointer
479 *
480 * Used when sclk/mclk are switched or display modes are set.
481 * params are used to calculate display watermarks (all asics)
482 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400483void radeon_update_bandwidth_info(struct radeon_device *rdev)
484{
485 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400486 u32 sclk = rdev->pm.current_sclk;
487 u32 mclk = rdev->pm.current_mclk;
488
489 /* sclk/mclk in Mhz */
490 a.full = dfixed_const(100);
491 rdev->pm.sclk.full = dfixed_const(sclk);
492 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
493 rdev->pm.mclk.full = dfixed_const(mclk);
494 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400495
496 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000497 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400498 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000499 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400500 }
501}
502
Alex Deucher0c195112012-07-17 14:02:33 -0400503/**
504 * radeon_boot_test_post_card - check and possibly initialize the hw
505 *
506 * @rdev: radeon_device pointer
507 *
508 * Check if the asic is initialized and if not, attempt to initialize
509 * it (all asics).
510 * Returns true if initialized or false if not.
511 */
Dave Airlie72542d72009-12-01 14:06:31 +1000512bool radeon_boot_test_post_card(struct radeon_device *rdev)
513{
514 if (radeon_card_posted(rdev))
515 return true;
516
517 if (rdev->bios) {
518 DRM_INFO("GPU not posted. posting now...\n");
519 if (rdev->is_atom_bios)
520 atom_asic_init(rdev->mode_info.atom_context);
521 else
522 radeon_combios_asic_init(rdev->ddev);
523 return true;
524 } else {
525 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
526 return false;
527 }
528}
529
Alex Deucher0c195112012-07-17 14:02:33 -0400530/**
531 * radeon_dummy_page_init - init dummy page used by the driver
532 *
533 * @rdev: radeon_device pointer
534 *
535 * Allocate the dummy page used by the driver (all asics).
536 * This dummy page is used by the driver as a filler for gart entries
537 * when pages are taken out of the GART
538 * Returns 0 on sucess, -ENOMEM on failure.
539 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000540int radeon_dummy_page_init(struct radeon_device *rdev)
541{
Dave Airlie82568562010-02-05 16:00:07 +1000542 if (rdev->dummy_page.page)
543 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000544 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
545 if (rdev->dummy_page.page == NULL)
546 return -ENOMEM;
547 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
548 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000549 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
550 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000551 __free_page(rdev->dummy_page.page);
552 rdev->dummy_page.page = NULL;
553 return -ENOMEM;
554 }
555 return 0;
556}
557
Alex Deucher0c195112012-07-17 14:02:33 -0400558/**
559 * radeon_dummy_page_fini - free dummy page used by the driver
560 *
561 * @rdev: radeon_device pointer
562 *
563 * Frees the dummy page used by the driver (all asics).
564 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000565void radeon_dummy_page_fini(struct radeon_device *rdev)
566{
567 if (rdev->dummy_page.page == NULL)
568 return;
569 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
570 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
571 __free_page(rdev->dummy_page.page);
572 rdev->dummy_page.page = NULL;
573}
574
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200575
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400577/*
578 * ATOM is an interpreted byte code stored in tables in the vbios. The
579 * driver registers callbacks to access registers and the interpreter
580 * in the driver parses the tables and executes then to program specific
581 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
582 * atombios.h, and atom.c
583 */
584
585/**
586 * cail_pll_read - read PLL register
587 *
588 * @info: atom card_info pointer
589 * @reg: PLL register offset
590 *
591 * Provides a PLL register accessor for the atom interpreter (r4xx+).
592 * Returns the value of the PLL register.
593 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
595{
596 struct radeon_device *rdev = info->dev->dev_private;
597 uint32_t r;
598
599 r = rdev->pll_rreg(rdev, reg);
600 return r;
601}
602
Alex Deucher0c195112012-07-17 14:02:33 -0400603/**
604 * cail_pll_write - write PLL register
605 *
606 * @info: atom card_info pointer
607 * @reg: PLL register offset
608 * @val: value to write to the pll register
609 *
610 * Provides a PLL register accessor for the atom interpreter (r4xx+).
611 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
613{
614 struct radeon_device *rdev = info->dev->dev_private;
615
616 rdev->pll_wreg(rdev, reg, val);
617}
618
Alex Deucher0c195112012-07-17 14:02:33 -0400619/**
620 * cail_mc_read - read MC (Memory Controller) register
621 *
622 * @info: atom card_info pointer
623 * @reg: MC register offset
624 *
625 * Provides an MC register accessor for the atom interpreter (r4xx+).
626 * Returns the value of the MC register.
627 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200628static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
629{
630 struct radeon_device *rdev = info->dev->dev_private;
631 uint32_t r;
632
633 r = rdev->mc_rreg(rdev, reg);
634 return r;
635}
636
Alex Deucher0c195112012-07-17 14:02:33 -0400637/**
638 * cail_mc_write - write MC (Memory Controller) register
639 *
640 * @info: atom card_info pointer
641 * @reg: MC register offset
642 * @val: value to write to the pll register
643 *
644 * Provides a MC register accessor for the atom interpreter (r4xx+).
645 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200646static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
647{
648 struct radeon_device *rdev = info->dev->dev_private;
649
650 rdev->mc_wreg(rdev, reg, val);
651}
652
Alex Deucher0c195112012-07-17 14:02:33 -0400653/**
654 * cail_reg_write - write MMIO register
655 *
656 * @info: atom card_info pointer
657 * @reg: MMIO register offset
658 * @val: value to write to the pll register
659 *
660 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
661 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
663{
664 struct radeon_device *rdev = info->dev->dev_private;
665
666 WREG32(reg*4, val);
667}
668
Alex Deucher0c195112012-07-17 14:02:33 -0400669/**
670 * cail_reg_read - read MMIO register
671 *
672 * @info: atom card_info pointer
673 * @reg: MMIO register offset
674 *
675 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
676 * Returns the value of the MMIO register.
677 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200678static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
679{
680 struct radeon_device *rdev = info->dev->dev_private;
681 uint32_t r;
682
683 r = RREG32(reg*4);
684 return r;
685}
686
Alex Deucher0c195112012-07-17 14:02:33 -0400687/**
688 * cail_ioreg_write - write IO register
689 *
690 * @info: atom card_info pointer
691 * @reg: IO register offset
692 * @val: value to write to the pll register
693 *
694 * Provides a IO register accessor for the atom interpreter (r4xx+).
695 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400696static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
697{
698 struct radeon_device *rdev = info->dev->dev_private;
699
700 WREG32_IO(reg*4, val);
701}
702
Alex Deucher0c195112012-07-17 14:02:33 -0400703/**
704 * cail_ioreg_read - read IO register
705 *
706 * @info: atom card_info pointer
707 * @reg: IO register offset
708 *
709 * Provides an IO register accessor for the atom interpreter (r4xx+).
710 * Returns the value of the IO register.
711 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400712static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
713{
714 struct radeon_device *rdev = info->dev->dev_private;
715 uint32_t r;
716
717 r = RREG32_IO(reg*4);
718 return r;
719}
720
Alex Deucher0c195112012-07-17 14:02:33 -0400721/**
722 * radeon_atombios_init - init the driver info and callbacks for atombios
723 *
724 * @rdev: radeon_device pointer
725 *
726 * Initializes the driver info and register access callbacks for the
727 * ATOM interpreter (r4xx+).
728 * Returns 0 on sucess, -ENOMEM on failure.
729 * Called at driver startup.
730 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200731int radeon_atombios_init(struct radeon_device *rdev)
732{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400733 struct card_info *atom_card_info =
734 kzalloc(sizeof(struct card_info), GFP_KERNEL);
735
736 if (!atom_card_info)
737 return -ENOMEM;
738
739 rdev->mode_info.atom_card_info = atom_card_info;
740 atom_card_info->dev = rdev->ddev;
741 atom_card_info->reg_read = cail_reg_read;
742 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400743 /* needed for iio ops */
744 if (rdev->rio_mem) {
745 atom_card_info->ioreg_read = cail_ioreg_read;
746 atom_card_info->ioreg_write = cail_ioreg_write;
747 } else {
748 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
749 atom_card_info->ioreg_read = cail_reg_read;
750 atom_card_info->ioreg_write = cail_reg_write;
751 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400752 atom_card_info->mc_read = cail_mc_read;
753 atom_card_info->mc_write = cail_mc_write;
754 atom_card_info->pll_read = cail_pll_read;
755 atom_card_info->pll_write = cail_pll_write;
756
757 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100758 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000760 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200761 return 0;
762}
763
Alex Deucher0c195112012-07-17 14:02:33 -0400764/**
765 * radeon_atombios_fini - free the driver info and callbacks for atombios
766 *
767 * @rdev: radeon_device pointer
768 *
769 * Frees the driver info and register access callbacks for the ATOM
770 * interpreter (r4xx+).
771 * Called at driver shutdown.
772 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200773void radeon_atombios_fini(struct radeon_device *rdev)
774{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100775 if (rdev->mode_info.atom_context) {
776 kfree(rdev->mode_info.atom_context->scratch);
777 kfree(rdev->mode_info.atom_context);
778 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400779 kfree(rdev->mode_info.atom_card_info);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200780}
781
Alex Deucher0c195112012-07-17 14:02:33 -0400782/* COMBIOS */
783/*
784 * COMBIOS is the bios format prior to ATOM. It provides
785 * command tables similar to ATOM, but doesn't have a unified
786 * parser. See radeon_combios.c
787 */
788
789/**
790 * radeon_combios_init - init the driver info for combios
791 *
792 * @rdev: radeon_device pointer
793 *
794 * Initializes the driver info for combios (r1xx-r3xx).
795 * Returns 0 on sucess.
796 * Called at driver startup.
797 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798int radeon_combios_init(struct radeon_device *rdev)
799{
800 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
801 return 0;
802}
803
Alex Deucher0c195112012-07-17 14:02:33 -0400804/**
805 * radeon_combios_fini - free the driver info for combios
806 *
807 * @rdev: radeon_device pointer
808 *
809 * Frees the driver info for combios (r1xx-r3xx).
810 * Called at driver shutdown.
811 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812void radeon_combios_fini(struct radeon_device *rdev)
813{
814}
815
Alex Deucher0c195112012-07-17 14:02:33 -0400816/* if we get transitioned to only one device, take VGA back */
817/**
818 * radeon_vga_set_decode - enable/disable vga decode
819 *
820 * @cookie: radeon_device pointer
821 * @state: enable/disable vga decode
822 *
823 * Enable/disable vga decode (all asics).
824 * Returns VGA resource flags.
825 */
Dave Airlie28d52042009-09-21 14:33:58 +1000826static unsigned int radeon_vga_set_decode(void *cookie, bool state)
827{
828 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000829 radeon_vga_set_state(rdev, state);
830 if (state)
831 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
832 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
833 else
834 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
835}
Dave Airliec1176d62009-10-08 14:03:05 +1000836
Alex Deucher0c195112012-07-17 14:02:33 -0400837/**
838 * radeon_check_arguments - validate module params
839 *
840 * @rdev: radeon_device pointer
841 *
842 * Validates certain module parameters and updates
843 * the associated values used by the driver (all asics).
844 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400845static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +0100846{
847 /* vramlimit must be a power of two */
848 switch (radeon_vram_limit) {
849 case 0:
850 case 4:
851 case 8:
852 case 16:
853 case 32:
854 case 64:
855 case 128:
856 case 256:
857 case 512:
858 case 1024:
859 case 2048:
860 case 4096:
861 break;
862 default:
863 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
864 radeon_vram_limit);
865 radeon_vram_limit = 0;
866 break;
867 }
868 radeon_vram_limit = radeon_vram_limit << 20;
869 /* gtt size must be power of two and greater or equal to 32M */
870 switch (radeon_gart_size) {
871 case 4:
872 case 8:
873 case 16:
874 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
875 radeon_gart_size);
876 radeon_gart_size = 512;
877 break;
878 case 32:
879 case 64:
880 case 128:
881 case 256:
882 case 512:
883 case 1024:
884 case 2048:
885 case 4096:
886 break;
887 default:
888 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
889 radeon_gart_size);
890 radeon_gart_size = 512;
891 break;
892 }
893 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
894 /* AGP mode can only be -1, 1, 2, 4, 8 */
895 switch (radeon_agpmode) {
896 case -1:
897 case 0:
898 case 1:
899 case 2:
900 case 4:
901 case 8:
902 break;
903 default:
904 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
905 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
906 radeon_agpmode = 0;
907 break;
908 }
909}
910
Alex Deucher0c195112012-07-17 14:02:33 -0400911/**
912 * radeon_switcheroo_set_state - set switcheroo state
913 *
914 * @pdev: pci dev pointer
915 * @state: vga switcheroo state
916 *
917 * Callback for the switcheroo driver. Suspends or resumes the
918 * the asics before or after it is powered up using ACPI methods.
919 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000920static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
921{
922 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000923 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
924 if (state == VGA_SWITCHEROO_ON) {
925 printk(KERN_INFO "radeon: switched on\n");
926 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +1000927 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000928 radeon_resume_kms(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000929 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +1000930 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000931 } else {
932 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000933 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000934 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000935 radeon_suspend_kms(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000936 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000937 }
938}
939
Alex Deucher0c195112012-07-17 14:02:33 -0400940/**
941 * radeon_switcheroo_can_switch - see if switcheroo state can change
942 *
943 * @pdev: pci dev pointer
944 *
945 * Callback for the switcheroo driver. Check of the switcheroo
946 * state can be changed.
947 * Returns true if the state can be changed, false if not.
948 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000949static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
950{
951 struct drm_device *dev = pci_get_drvdata(pdev);
952 bool can_switch;
953
954 spin_lock(&dev->count_lock);
955 can_switch = (dev->open_count == 0);
956 spin_unlock(&dev->count_lock);
957 return can_switch;
958}
959
Takashi Iwai26ec6852012-05-11 07:51:17 +0200960static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
961 .set_gpu_state = radeon_switcheroo_set_state,
962 .reprobe = NULL,
963 .can_switch = radeon_switcheroo_can_switch,
964};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000965
Alex Deucher0c195112012-07-17 14:02:33 -0400966/**
967 * radeon_device_init - initialize the driver
968 *
969 * @rdev: radeon_device pointer
970 * @pdev: drm dev pointer
971 * @pdev: pci dev pointer
972 * @flags: driver flags
973 *
974 * Initializes the driver info and hw (all asics).
975 * Returns 0 for success or an error on failure.
976 * Called at driver startup.
977 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978int radeon_device_init(struct radeon_device *rdev,
979 struct drm_device *ddev,
980 struct pci_dev *pdev,
981 uint32_t flags)
982{
Alex Deucher351a52a2010-06-30 11:52:50 -0400983 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +1000984 int dma_bits;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200985
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200986 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200987 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988 rdev->ddev = ddev;
989 rdev->pdev = pdev;
990 rdev->flags = flags;
991 rdev->family = flags & RADEON_FAMILY_MASK;
992 rdev->is_atom_bios = false;
993 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
994 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +0200995 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400996 /* set up ring ids */
997 for (i = 0; i < RADEON_NUM_RINGS; i++) {
998 rdev->ring[i].idx = i;
999 }
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001000
Thomas Reimd522d9c2011-07-29 14:28:59 +00001001 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1002 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1003 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001004
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001005 /* mutex initialization are all done here so we
1006 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001007 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001008 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001009 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001010 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001011 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001012 mutex_init(&rdev->gpu_clock_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001013 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001014 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001015 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001016 r = radeon_gem_init(rdev);
1017 if (r)
1018 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -05001019 /* initialize vm here */
Christian König36ff39c2012-05-09 10:07:08 +02001020 mutex_init(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -05001021 rdev->vm_manager.max_pfn = 1 << 20;
1022 INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001023
Jerome Glisse4aac0472009-09-14 18:29:49 +02001024 /* Set asic functions */
1025 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001026 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001027 return r;
Jerome Glisse36421332009-12-11 21:18:34 +01001028 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001029
Alex Deucherf95df9c2010-03-21 14:02:25 -04001030 /* all of the newer IGP chips have an internal gart
1031 * However some rs4xx report as AGP, so remove that here.
1032 */
1033 if ((rdev->family >= CHIP_RS400) &&
1034 (rdev->flags & RADEON_IS_IGP)) {
1035 rdev->flags &= ~RADEON_IS_AGP;
1036 }
1037
Jerome Glisse30256a32009-11-30 17:47:59 +01001038 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001039 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001040 }
1041
Dave Airliead49f502009-07-10 22:36:26 +10001042 /* set DMA mask + need_dma32 flags.
1043 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001044 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001045 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001046 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001047 */
1048 rdev->need_dma32 = false;
1049 if (rdev->flags & RADEON_IS_AGP)
1050 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001051 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001052 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001053 rdev->need_dma32 = true;
1054
1055 dma_bits = rdev->need_dma32 ? 32 : 40;
1056 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001057 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001058 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001059 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001060 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1061 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001062 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1063 if (r) {
1064 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1065 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1066 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001067
1068 /* Registers mapping */
1069 /* TODO: block userspace mapping of io register */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001070 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1071 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001072 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1073 if (rdev->rmmio == NULL) {
1074 return -ENOMEM;
1075 }
1076 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1077 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1078
Alex Deucher351a52a2010-06-30 11:52:50 -04001079 /* io port mapping */
1080 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1081 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1082 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1083 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1084 break;
1085 }
1086 }
1087 if (rdev->rio_mem == NULL)
1088 DRM_ERROR("Unable to find PCI I/O BAR\n");
1089
Dave Airlie28d52042009-09-21 14:33:58 +10001090 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001091 /* this will fail for cards that aren't VGA class devices, just
1092 * ignore it */
1093 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Takashi Iwai26ec6852012-05-11 07:51:17 +02001094 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
Dave Airlie28d52042009-09-21 14:33:58 +10001095
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001096 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001097 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001098 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001099
Christian König04eb2202012-07-07 12:47:58 +02001100 r = radeon_ib_ring_tests(rdev);
1101 if (r)
1102 DRM_ERROR("ib ring test failed (%d).\n", r);
1103
Jerome Glisseb574f252009-10-06 19:04:29 +02001104 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1105 /* Acceleration not working on AGP card try again
1106 * with fallback to PCI or PCIE GART
1107 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001108 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001109 radeon_fini(rdev);
1110 radeon_agp_disable(rdev);
1111 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001112 if (r)
1113 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001114 }
Christian König60a7e392011-09-27 12:31:00 +02001115 if ((radeon_testing & 1)) {
Michel Dänzerecc0b322009-07-21 11:23:57 +02001116 radeon_test_moves(rdev);
1117 }
Christian König60a7e392011-09-27 12:31:00 +02001118 if ((radeon_testing & 2)) {
1119 radeon_test_syncing(rdev);
1120 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121 if (radeon_benchmarking) {
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001122 radeon_benchmark(rdev, radeon_benchmarking);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001123 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001124 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125}
1126
Christian König4d8bf9a2011-10-24 14:54:54 +02001127static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1128
Alex Deucher0c195112012-07-17 14:02:33 -04001129/**
1130 * radeon_device_fini - tear down the driver
1131 *
1132 * @rdev: radeon_device pointer
1133 *
1134 * Tear down the driver info (all asics).
1135 * Called at driver shutdown.
1136 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001137void radeon_device_fini(struct radeon_device *rdev)
1138{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001139 DRM_INFO("radeon: finishing device.\n");
1140 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001141 /* evict vram memory */
1142 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001143 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001144 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +10001145 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001146 if (rdev->rio_mem)
1147 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001148 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001149 iounmap(rdev->rmmio);
1150 rdev->rmmio = NULL;
Christian König4d8bf9a2011-10-24 14:54:54 +02001151 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001152}
1153
1154
1155/*
1156 * Suspend & resume.
1157 */
Alex Deucher0c195112012-07-17 14:02:33 -04001158/**
1159 * radeon_suspend_kms - initiate device suspend
1160 *
1161 * @pdev: drm dev pointer
1162 * @state: suspend state
1163 *
1164 * Puts the hw in the suspend state (all asics).
1165 * Returns 0 for success or an error on failure.
1166 * Called at driver suspend.
1167 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001168int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
1169{
Darren Jenkins875c1862009-12-30 12:18:30 +11001170 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001171 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001172 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001173 int i, r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001174
Darren Jenkins875c1862009-12-30 12:18:30 +11001175 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176 return -ENODEV;
1177 }
1178 if (state.event == PM_EVENT_PRETHAW) {
1179 return 0;
1180 }
Darren Jenkins875c1862009-12-30 12:18:30 +11001181 rdev = dev->dev_private;
1182
Dave Airlie5bcf7192010-12-07 09:20:40 +10001183 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001184 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001185
Seth Forshee86698c22012-01-31 19:06:25 -06001186 drm_kms_helper_poll_disable(dev);
1187
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001188 /* turn off display hw */
1189 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1190 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1191 }
1192
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193 /* unpin the front buffers */
1194 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1195 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001196 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001197
1198 if (rfb == NULL || rfb->obj == NULL) {
1199 continue;
1200 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001201 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001202 /* don't unpin kernel fb objects */
1203 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001204 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001205 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001206 radeon_bo_unpin(robj);
1207 radeon_bo_unreserve(robj);
1208 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001209 }
1210 }
1211 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001212 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001213
1214 mutex_lock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001215 /* wait for gpu to finish processing current batch */
Alex Deucher74652802011-08-25 13:39:48 -04001216 for (i = 0; i < RADEON_NUM_RINGS; i++)
Christian König8a47cc92012-05-09 15:34:48 +02001217 radeon_fence_wait_empty_locked(rdev, i);
1218 mutex_unlock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001219
Yang Zhaof657c2a2009-09-15 12:21:01 +10001220 radeon_save_bios_scratch_regs(rdev);
1221
Alex Deucherce8f5372010-05-07 15:10:16 -04001222 radeon_pm_suspend(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001223 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001224 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001225 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001226 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001227
Jerome Glisse10b06122010-05-21 18:48:54 +02001228 radeon_agp_suspend(rdev);
1229
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001230 pci_save_state(dev->pdev);
1231 if (state.event == PM_EVENT_SUSPEND) {
1232 /* Shut down the device */
1233 pci_disable_device(dev->pdev);
1234 pci_set_power_state(dev->pdev, PCI_D3hot);
1235 }
Torben Hohnac751ef2011-01-25 15:07:35 -08001236 console_lock();
Dave Airlie38651672010-03-30 05:34:13 +00001237 radeon_fbdev_set_suspend(rdev, 1);
Torben Hohnac751ef2011-01-25 15:07:35 -08001238 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001239 return 0;
1240}
1241
Alex Deucher0c195112012-07-17 14:02:33 -04001242/**
1243 * radeon_resume_kms - initiate device resume
1244 *
1245 * @pdev: drm dev pointer
1246 *
1247 * Bring the hw back to operating state (all asics).
1248 * Returns 0 for success or an error on failure.
1249 * Called at driver resume.
1250 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001251int radeon_resume_kms(struct drm_device *dev)
1252{
Cedric Godin09bdf592010-06-11 14:40:56 -04001253 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001254 struct radeon_device *rdev = dev->dev_private;
Christian König04eb2202012-07-07 12:47:58 +02001255 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001256
Dave Airlie5bcf7192010-12-07 09:20:40 +10001257 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001258 return 0;
1259
Torben Hohnac751ef2011-01-25 15:07:35 -08001260 console_lock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001261 pci_set_power_state(dev->pdev, PCI_D0);
1262 pci_restore_state(dev->pdev);
1263 if (pci_enable_device(dev->pdev)) {
Torben Hohnac751ef2011-01-25 15:07:35 -08001264 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001265 return -1;
1266 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001267 /* resume AGP if in use */
1268 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001269 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001270
1271 r = radeon_ib_ring_tests(rdev);
1272 if (r)
1273 DRM_ERROR("ib ring test failed (%d).\n", r);
1274
Alex Deucherce8f5372010-05-07 15:10:16 -04001275 radeon_pm_resume(rdev);
Yang Zhaof657c2a2009-09-15 12:21:01 +10001276 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001277
Dave Airlie38651672010-03-30 05:34:13 +00001278 radeon_fbdev_set_suspend(rdev, 0);
Torben Hohnac751ef2011-01-25 15:07:35 -08001279 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001280
Alex Deucher3fa47d92012-01-20 14:56:39 -05001281 /* init dig PHYs, disp eng pll */
1282 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001283 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001284 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001285 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001286 /* reset hpd state */
1287 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001288 /* blat the mode back in */
1289 drm_helper_resume_force_mode(dev);
Alex Deuchera93f3442010-12-20 11:22:29 -05001290 /* turn on display hw */
1291 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1292 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1293 }
Seth Forshee86698c22012-01-31 19:06:25 -06001294
1295 drm_kms_helper_poll_enable(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001296 return 0;
1297}
1298
Alex Deucher0c195112012-07-17 14:02:33 -04001299/**
1300 * radeon_gpu_reset - reset the asic
1301 *
1302 * @rdev: radeon device pointer
1303 *
1304 * Attempt the reset the GPU if it has hung (all asics).
1305 * Returns 0 for success or an error on failure.
1306 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001307int radeon_gpu_reset(struct radeon_device *rdev)
1308{
Christian König55d7c222012-07-09 11:52:44 +02001309 unsigned ring_sizes[RADEON_NUM_RINGS];
1310 uint32_t *ring_data[RADEON_NUM_RINGS];
1311
1312 bool saved = false;
1313
1314 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001315 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001316
Jerome Glissedee53e72012-07-02 12:45:19 -04001317 down_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001318 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001319 /* block TTM */
1320 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001321 radeon_suspend(rdev);
1322
Christian König55d7c222012-07-09 11:52:44 +02001323 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1324 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1325 &ring_data[i]);
1326 if (ring_sizes[i]) {
1327 saved = true;
1328 dev_info(rdev->dev, "Saved %d dwords of commands "
1329 "on ring %d.\n", ring_sizes[i], i);
1330 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001331 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001332
Christian König55d7c222012-07-09 11:52:44 +02001333retry:
1334 r = radeon_asic_reset(rdev);
1335 if (!r) {
1336 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1337 radeon_resume(rdev);
1338 }
1339
1340 radeon_restore_bios_scratch_regs(rdev);
1341 drm_helper_resume_force_mode(rdev->ddev);
1342
1343 if (!r) {
1344 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1345 radeon_ring_restore(rdev, &rdev->ring[i],
1346 ring_sizes[i], ring_data[i]);
Christian Königf54b3502012-08-29 13:24:15 +02001347 ring_sizes[i] = 0;
1348 ring_data[i] = NULL;
Christian König55d7c222012-07-09 11:52:44 +02001349 }
1350
1351 r = radeon_ib_ring_tests(rdev);
1352 if (r) {
1353 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1354 if (saved) {
Christian Königf54b3502012-08-29 13:24:15 +02001355 saved = false;
Christian König55d7c222012-07-09 11:52:44 +02001356 radeon_suspend(rdev);
1357 goto retry;
1358 }
1359 }
1360 } else {
1361 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1362 kfree(ring_data[i]);
1363 }
1364 }
1365
1366 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001367 if (r) {
1368 /* bad news, how to tell it to userspace ? */
1369 dev_info(rdev->dev, "GPU reset failed\n");
1370 }
1371
Jerome Glissedee53e72012-07-02 12:45:19 -04001372 up_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001373 return r;
1374}
1375
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001376
1377/*
1378 * Debugfs
1379 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001380int radeon_debugfs_add_files(struct radeon_device *rdev,
1381 struct drm_info_list *files,
1382 unsigned nfiles)
1383{
1384 unsigned i;
1385
Christian König4d8bf9a2011-10-24 14:54:54 +02001386 for (i = 0; i < rdev->debugfs_count; i++) {
1387 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001388 /* Already registered */
1389 return 0;
1390 }
1391 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001392
Christian König4d8bf9a2011-10-24 14:54:54 +02001393 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001394 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1395 DRM_ERROR("Reached maximum number of debugfs components.\n");
1396 DRM_ERROR("Report so we increase "
1397 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001398 return -EINVAL;
1399 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001400 rdev->debugfs[rdev->debugfs_count].files = files;
1401 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1402 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001403#if defined(CONFIG_DEBUG_FS)
1404 drm_debugfs_create_files(files, nfiles,
1405 rdev->ddev->control->debugfs_root,
1406 rdev->ddev->control);
1407 drm_debugfs_create_files(files, nfiles,
1408 rdev->ddev->primary->debugfs_root,
1409 rdev->ddev->primary);
1410#endif
1411 return 0;
1412}
1413
Christian König4d8bf9a2011-10-24 14:54:54 +02001414static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1415{
1416#if defined(CONFIG_DEBUG_FS)
1417 unsigned i;
1418
1419 for (i = 0; i < rdev->debugfs_count; i++) {
1420 drm_debugfs_remove_files(rdev->debugfs[i].files,
1421 rdev->debugfs[i].num_files,
1422 rdev->ddev->control);
1423 drm_debugfs_remove_files(rdev->debugfs[i].files,
1424 rdev->debugfs[i].num_files,
1425 rdev->ddev->primary);
1426 }
1427#endif
1428}
1429
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001430#if defined(CONFIG_DEBUG_FS)
1431int radeon_debugfs_init(struct drm_minor *minor)
1432{
1433 return 0;
1434}
1435
1436void radeon_debugfs_cleanup(struct drm_minor *minor)
1437{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001438}
1439#endif