blob: 4e97ff79b7f08f6f60a38cbd249dc300f5760480 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Alex Deucher624d3522012-12-18 17:01:35 -050096 "OLAND",
Alex Deucherb5d9d722012-07-26 18:53:55 -040097 "HAINAN",
Alex Deucher6eac752e2013-06-07 11:36:11 -040098 "BONAIRE",
99 "KAVERI",
100 "KABINI",
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000101 "LAST",
102};
103
Alex Deucher0c195112012-07-17 14:02:33 -0400104/**
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500105 * radeon_program_register_sequence - program an array of registers.
106 *
107 * @rdev: radeon_device pointer
108 * @registers: pointer to the register array
109 * @array_size: size of the register array
110 *
111 * Programs an array or registers with and and or masks.
112 * This is a helper for setting golden registers.
113 */
114void radeon_program_register_sequence(struct radeon_device *rdev,
115 const u32 *registers,
116 const u32 array_size)
117{
118 u32 tmp, reg, and_mask, or_mask;
119 int i;
120
121 if (array_size % 3)
122 return;
123
124 for (i = 0; i < array_size; i +=3) {
125 reg = registers[i + 0];
126 and_mask = registers[i + 1];
127 or_mask = registers[i + 2];
128
129 if (and_mask == 0xffffffff) {
130 tmp = or_mask;
131 } else {
132 tmp = RREG32(reg);
133 tmp &= ~and_mask;
134 tmp |= or_mask;
135 }
136 WREG32(reg, tmp);
137 }
138}
139
140/**
Alex Deucher0c195112012-07-17 14:02:33 -0400141 * radeon_surface_init - Clear GPU surface registers.
142 *
143 * @rdev: radeon_device pointer
144 *
145 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200146 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000147void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200148{
149 /* FIXME: check this out */
150 if (rdev->family < CHIP_R600) {
151 int i;
152
Dave Airlie550e2d92009-12-09 14:15:38 +1000153 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
154 if (rdev->surface_regs[i].bo)
155 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
156 else
157 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200158 }
Dave Airliee024e112009-06-24 09:48:08 +1000159 /* enable surfaces */
160 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200161 }
162}
163
164/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165 * GPU scratch registers helpers function.
166 */
Alex Deucher0c195112012-07-17 14:02:33 -0400167/**
168 * radeon_scratch_init - Init scratch register driver information.
169 *
170 * @rdev: radeon_device pointer
171 *
172 * Init CP scratch register driver information (r1xx-r5xx)
173 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000174void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175{
176 int i;
177
178 /* FIXME: check this out */
179 if (rdev->family < CHIP_R300) {
180 rdev->scratch.num_reg = 5;
181 } else {
182 rdev->scratch.num_reg = 7;
183 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400184 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 for (i = 0; i < rdev->scratch.num_reg; i++) {
186 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400187 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 }
189}
190
Alex Deucher0c195112012-07-17 14:02:33 -0400191/**
192 * radeon_scratch_get - Allocate a scratch register
193 *
194 * @rdev: radeon_device pointer
195 * @reg: scratch register mmio offset
196 *
197 * Allocate a CP scratch register for use by the driver (all asics).
198 * Returns 0 on success or -EINVAL on failure.
199 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
201{
202 int i;
203
204 for (i = 0; i < rdev->scratch.num_reg; i++) {
205 if (rdev->scratch.free[i]) {
206 rdev->scratch.free[i] = false;
207 *reg = rdev->scratch.reg[i];
208 return 0;
209 }
210 }
211 return -EINVAL;
212}
213
Alex Deucher0c195112012-07-17 14:02:33 -0400214/**
215 * radeon_scratch_free - Free a scratch register
216 *
217 * @rdev: radeon_device pointer
218 * @reg: scratch register mmio offset
219 *
220 * Free a CP scratch register allocated for use by the driver (all asics)
221 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
223{
224 int i;
225
226 for (i = 0; i < rdev->scratch.num_reg; i++) {
227 if (rdev->scratch.reg[i] == reg) {
228 rdev->scratch.free[i] = true;
229 return;
230 }
231 }
232}
233
Alex Deucher0c195112012-07-17 14:02:33 -0400234/*
235 * radeon_wb_*()
236 * Writeback is the the method by which the the GPU updates special pages
237 * in memory with the status of certain GPU events (fences, ring pointers,
238 * etc.).
239 */
240
241/**
242 * radeon_wb_disable - Disable Writeback
243 *
244 * @rdev: radeon_device pointer
245 *
246 * Disables Writeback (all asics). Used for suspend.
247 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400248void radeon_wb_disable(struct radeon_device *rdev)
249{
Alex Deucher724c80e2010-08-27 18:25:25 -0400250 rdev->wb.enabled = false;
251}
252
Alex Deucher0c195112012-07-17 14:02:33 -0400253/**
254 * radeon_wb_fini - Disable Writeback and free memory
255 *
256 * @rdev: radeon_device pointer
257 *
258 * Disables Writeback and frees the Writeback memory (all asics).
259 * Used at driver shutdown.
260 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400261void radeon_wb_fini(struct radeon_device *rdev)
262{
263 radeon_wb_disable(rdev);
264 if (rdev->wb.wb_obj) {
Jerome Glisse089920f2013-06-06 17:51:21 -0400265 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
266 radeon_bo_kunmap(rdev->wb.wb_obj);
267 radeon_bo_unpin(rdev->wb.wb_obj);
268 radeon_bo_unreserve(rdev->wb.wb_obj);
269 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400270 radeon_bo_unref(&rdev->wb.wb_obj);
271 rdev->wb.wb = NULL;
272 rdev->wb.wb_obj = NULL;
273 }
274}
275
Alex Deucher0c195112012-07-17 14:02:33 -0400276/**
277 * radeon_wb_init- Init Writeback driver info and allocate memory
278 *
279 * @rdev: radeon_device pointer
280 *
281 * Disables Writeback and frees the Writeback memory (all asics).
282 * Used at driver startup.
283 * Returns 0 on success or an -error on failure.
284 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400285int radeon_wb_init(struct radeon_device *rdev)
286{
287 int r;
288
289 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100290 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400291 RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400292 if (r) {
293 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
294 return r;
295 }
Jerome Glisse089920f2013-06-06 17:51:21 -0400296 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
297 if (unlikely(r != 0)) {
298 radeon_wb_fini(rdev);
299 return r;
300 }
301 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
302 &rdev->wb.gpu_addr);
303 if (r) {
304 radeon_bo_unreserve(rdev->wb.wb_obj);
305 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
306 radeon_wb_fini(rdev);
307 return r;
308 }
309 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
Alex Deucher724c80e2010-08-27 18:25:25 -0400310 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse089920f2013-06-06 17:51:21 -0400311 if (r) {
312 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
313 radeon_wb_fini(rdev);
314 return r;
315 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400316 }
317
Alex Deuchere6ba7592011-06-13 22:02:51 +0000318 /* clear wb memory */
319 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400320 /* disable event_write fences */
321 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400322 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200323 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400324 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200325 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400326 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500327 /* often unreliable on AGP */
328 rdev->wb.enabled = false;
329 } else if (rdev->family < CHIP_R300) {
330 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400331 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400332 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400333 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400334 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200335 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400336 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200337 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400338 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400339 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400340 /* always use writeback/events on NI, APUs */
341 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500342 rdev->wb.enabled = true;
343 rdev->wb.use_event = true;
344 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400345
346 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
347
348 return 0;
349}
350
Jerome Glissed594e462010-02-17 21:54:29 +0000351/**
352 * radeon_vram_location - try to find VRAM location
353 * @rdev: radeon device structure holding all necessary informations
354 * @mc: memory controller structure holding memory informations
355 * @base: base address at which to put VRAM
356 *
357 * Function will place try to place VRAM at base address provided
358 * as parameter (which is so far either PCI aperture address or
359 * for IGP TOM base address).
360 *
361 * If there is not enough space to fit the unvisible VRAM in the 32bits
362 * address space then we limit the VRAM size to the aperture.
363 *
364 * If we are using AGP and if the AGP aperture doesn't allow us to have
365 * room for all the VRAM than we restrict the VRAM to the PCI aperture
366 * size and print a warning.
367 *
368 * This function will never fails, worst case are limiting VRAM.
369 *
370 * Note: GTT start, end, size should be initialized before calling this
371 * function on AGP platform.
372 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300373 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000374 * this shouldn't be a problem as we are using the PCI aperture as a reference.
375 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
376 * not IGP.
377 *
378 * Note: we use mc_vram_size as on some board we need to program the mc to
379 * cover the whole aperture even if VRAM size is inferior to aperture size
380 * Novell bug 204882 + along with lots of ubuntu ones
381 *
382 * Note: when limiting vram it's safe to overwritte real_vram_size because
383 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
384 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
385 * ones)
386 *
387 * Note: IGP TOM addr should be the same as the aperture addr, we don't
388 * explicitly check for that thought.
389 *
390 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 */
Jerome Glissed594e462010-02-17 21:54:29 +0000392void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393{
Christian König1bcb04f2012-10-23 15:53:16 +0200394 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
395
Jerome Glissed594e462010-02-17 21:54:29 +0000396 mc->vram_start = base;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400397 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
Jerome Glissed594e462010-02-17 21:54:29 +0000398 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
399 mc->real_vram_size = mc->aper_size;
400 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200401 }
Jerome Glissed594e462010-02-17 21:54:29 +0000402 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400403 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000404 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
405 mc->real_vram_size = mc->aper_size;
406 mc->mc_vram_size = mc->aper_size;
407 }
408 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Christian König1bcb04f2012-10-23 15:53:16 +0200409 if (limit && limit < mc->real_vram_size)
410 mc->real_vram_size = limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500411 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000412 mc->mc_vram_size >> 20, mc->vram_start,
413 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200414}
415
Jerome Glissed594e462010-02-17 21:54:29 +0000416/**
417 * radeon_gtt_location - try to find GTT location
418 * @rdev: radeon device structure holding all necessary informations
419 * @mc: memory controller structure holding memory informations
420 *
421 * Function will place try to place GTT before or after VRAM.
422 *
423 * If GTT size is bigger than space left then we ajust GTT size.
424 * Thus function will never fails.
425 *
426 * FIXME: when reducing GTT size align new size on power of 2.
427 */
428void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
429{
430 u64 size_af, size_bf;
431
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400432 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400433 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000434 if (size_bf > size_af) {
435 if (mc->gtt_size > size_bf) {
436 dev_warn(rdev->dev, "limiting GTT\n");
437 mc->gtt_size = size_bf;
438 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400439 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000440 } else {
441 if (mc->gtt_size > size_af) {
442 dev_warn(rdev->dev, "limiting GTT\n");
443 mc->gtt_size = size_af;
444 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400445 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000446 }
447 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500448 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000449 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
450}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200451
452/*
453 * GPU helpers function.
454 */
Alex Deucher0c195112012-07-17 14:02:33 -0400455/**
456 * radeon_card_posted - check if the hw has already been initialized
457 *
458 * @rdev: radeon_device pointer
459 *
460 * Check if the asic has been initialized (all asics).
461 * Used at driver startup.
462 * Returns true if initialized or false if not.
463 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200464bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465{
466 uint32_t reg;
467
Alex Deucher50a583f2013-05-22 13:29:33 -0400468 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
Matt Fleming83e68182012-11-14 09:42:35 +0000469 if (efi_enabled(EFI_BOOT) &&
Alex Deucher50a583f2013-05-22 13:29:33 -0400470 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
471 (rdev->family < CHIP_R600))
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000472 return false;
473
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400474 if (ASIC_IS_NODCE(rdev))
475 goto check_memsize;
476
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477 /* first check CRTCs */
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400478 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher18007402010-11-22 17:56:28 -0500479 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
480 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400481 if (rdev->num_crtc >= 4) {
482 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
483 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
484 }
485 if (rdev->num_crtc >= 6) {
486 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
487 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
488 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500489 if (reg & EVERGREEN_CRTC_MASTER_EN)
490 return true;
491 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
493 RREG32(AVIVO_D2CRTC_CONTROL);
494 if (reg & AVIVO_CRTC_EN) {
495 return true;
496 }
497 } else {
498 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
499 RREG32(RADEON_CRTC2_GEN_CNTL);
500 if (reg & RADEON_CRTC_EN) {
501 return true;
502 }
503 }
504
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400505check_memsize:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506 /* then check MEM_SIZE, in case the crtcs are off */
507 if (rdev->family >= CHIP_R600)
508 reg = RREG32(R600_CONFIG_MEMSIZE);
509 else
510 reg = RREG32(RADEON_CONFIG_MEMSIZE);
511
512 if (reg)
513 return true;
514
515 return false;
516
517}
518
Alex Deucher0c195112012-07-17 14:02:33 -0400519/**
520 * radeon_update_bandwidth_info - update display bandwidth params
521 *
522 * @rdev: radeon_device pointer
523 *
524 * Used when sclk/mclk are switched or display modes are set.
525 * params are used to calculate display watermarks (all asics)
526 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400527void radeon_update_bandwidth_info(struct radeon_device *rdev)
528{
529 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400530 u32 sclk = rdev->pm.current_sclk;
531 u32 mclk = rdev->pm.current_mclk;
532
533 /* sclk/mclk in Mhz */
534 a.full = dfixed_const(100);
535 rdev->pm.sclk.full = dfixed_const(sclk);
536 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
537 rdev->pm.mclk.full = dfixed_const(mclk);
538 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400539
540 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000541 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400542 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000543 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400544 }
545}
546
Alex Deucher0c195112012-07-17 14:02:33 -0400547/**
548 * radeon_boot_test_post_card - check and possibly initialize the hw
549 *
550 * @rdev: radeon_device pointer
551 *
552 * Check if the asic is initialized and if not, attempt to initialize
553 * it (all asics).
554 * Returns true if initialized or false if not.
555 */
Dave Airlie72542d72009-12-01 14:06:31 +1000556bool radeon_boot_test_post_card(struct radeon_device *rdev)
557{
558 if (radeon_card_posted(rdev))
559 return true;
560
561 if (rdev->bios) {
562 DRM_INFO("GPU not posted. posting now...\n");
563 if (rdev->is_atom_bios)
564 atom_asic_init(rdev->mode_info.atom_context);
565 else
566 radeon_combios_asic_init(rdev->ddev);
567 return true;
568 } else {
569 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
570 return false;
571 }
572}
573
Alex Deucher0c195112012-07-17 14:02:33 -0400574/**
575 * radeon_dummy_page_init - init dummy page used by the driver
576 *
577 * @rdev: radeon_device pointer
578 *
579 * Allocate the dummy page used by the driver (all asics).
580 * This dummy page is used by the driver as a filler for gart entries
581 * when pages are taken out of the GART
582 * Returns 0 on sucess, -ENOMEM on failure.
583 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000584int radeon_dummy_page_init(struct radeon_device *rdev)
585{
Dave Airlie82568562010-02-05 16:00:07 +1000586 if (rdev->dummy_page.page)
587 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000588 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
589 if (rdev->dummy_page.page == NULL)
590 return -ENOMEM;
591 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
592 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000593 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
594 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000595 __free_page(rdev->dummy_page.page);
596 rdev->dummy_page.page = NULL;
597 return -ENOMEM;
598 }
599 return 0;
600}
601
Alex Deucher0c195112012-07-17 14:02:33 -0400602/**
603 * radeon_dummy_page_fini - free dummy page used by the driver
604 *
605 * @rdev: radeon_device pointer
606 *
607 * Frees the dummy page used by the driver (all asics).
608 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000609void radeon_dummy_page_fini(struct radeon_device *rdev)
610{
611 if (rdev->dummy_page.page == NULL)
612 return;
613 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
614 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
615 __free_page(rdev->dummy_page.page);
616 rdev->dummy_page.page = NULL;
617}
618
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200619
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400621/*
622 * ATOM is an interpreted byte code stored in tables in the vbios. The
623 * driver registers callbacks to access registers and the interpreter
624 * in the driver parses the tables and executes then to program specific
625 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
626 * atombios.h, and atom.c
627 */
628
629/**
630 * cail_pll_read - read PLL register
631 *
632 * @info: atom card_info pointer
633 * @reg: PLL register offset
634 *
635 * Provides a PLL register accessor for the atom interpreter (r4xx+).
636 * Returns the value of the PLL register.
637 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
639{
640 struct radeon_device *rdev = info->dev->dev_private;
641 uint32_t r;
642
643 r = rdev->pll_rreg(rdev, reg);
644 return r;
645}
646
Alex Deucher0c195112012-07-17 14:02:33 -0400647/**
648 * cail_pll_write - write PLL register
649 *
650 * @info: atom card_info pointer
651 * @reg: PLL register offset
652 * @val: value to write to the pll register
653 *
654 * Provides a PLL register accessor for the atom interpreter (r4xx+).
655 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200656static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
657{
658 struct radeon_device *rdev = info->dev->dev_private;
659
660 rdev->pll_wreg(rdev, reg, val);
661}
662
Alex Deucher0c195112012-07-17 14:02:33 -0400663/**
664 * cail_mc_read - read MC (Memory Controller) register
665 *
666 * @info: atom card_info pointer
667 * @reg: MC register offset
668 *
669 * Provides an MC register accessor for the atom interpreter (r4xx+).
670 * Returns the value of the MC register.
671 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200672static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
673{
674 struct radeon_device *rdev = info->dev->dev_private;
675 uint32_t r;
676
677 r = rdev->mc_rreg(rdev, reg);
678 return r;
679}
680
Alex Deucher0c195112012-07-17 14:02:33 -0400681/**
682 * cail_mc_write - write MC (Memory Controller) register
683 *
684 * @info: atom card_info pointer
685 * @reg: MC register offset
686 * @val: value to write to the pll register
687 *
688 * Provides a MC register accessor for the atom interpreter (r4xx+).
689 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200690static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
691{
692 struct radeon_device *rdev = info->dev->dev_private;
693
694 rdev->mc_wreg(rdev, reg, val);
695}
696
Alex Deucher0c195112012-07-17 14:02:33 -0400697/**
698 * cail_reg_write - write MMIO register
699 *
700 * @info: atom card_info pointer
701 * @reg: MMIO register offset
702 * @val: value to write to the pll register
703 *
704 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
705 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200706static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
707{
708 struct radeon_device *rdev = info->dev->dev_private;
709
710 WREG32(reg*4, val);
711}
712
Alex Deucher0c195112012-07-17 14:02:33 -0400713/**
714 * cail_reg_read - read MMIO register
715 *
716 * @info: atom card_info pointer
717 * @reg: MMIO register offset
718 *
719 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
720 * Returns the value of the MMIO register.
721 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200722static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
723{
724 struct radeon_device *rdev = info->dev->dev_private;
725 uint32_t r;
726
727 r = RREG32(reg*4);
728 return r;
729}
730
Alex Deucher0c195112012-07-17 14:02:33 -0400731/**
732 * cail_ioreg_write - write IO register
733 *
734 * @info: atom card_info pointer
735 * @reg: IO register offset
736 * @val: value to write to the pll register
737 *
738 * Provides a IO register accessor for the atom interpreter (r4xx+).
739 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400740static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
741{
742 struct radeon_device *rdev = info->dev->dev_private;
743
744 WREG32_IO(reg*4, val);
745}
746
Alex Deucher0c195112012-07-17 14:02:33 -0400747/**
748 * cail_ioreg_read - read IO register
749 *
750 * @info: atom card_info pointer
751 * @reg: IO register offset
752 *
753 * Provides an IO register accessor for the atom interpreter (r4xx+).
754 * Returns the value of the IO register.
755 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400756static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
757{
758 struct radeon_device *rdev = info->dev->dev_private;
759 uint32_t r;
760
761 r = RREG32_IO(reg*4);
762 return r;
763}
764
Alex Deucher0c195112012-07-17 14:02:33 -0400765/**
766 * radeon_atombios_init - init the driver info and callbacks for atombios
767 *
768 * @rdev: radeon_device pointer
769 *
770 * Initializes the driver info and register access callbacks for the
771 * ATOM interpreter (r4xx+).
772 * Returns 0 on sucess, -ENOMEM on failure.
773 * Called at driver startup.
774 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775int radeon_atombios_init(struct radeon_device *rdev)
776{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400777 struct card_info *atom_card_info =
778 kzalloc(sizeof(struct card_info), GFP_KERNEL);
779
780 if (!atom_card_info)
781 return -ENOMEM;
782
783 rdev->mode_info.atom_card_info = atom_card_info;
784 atom_card_info->dev = rdev->ddev;
785 atom_card_info->reg_read = cail_reg_read;
786 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400787 /* needed for iio ops */
788 if (rdev->rio_mem) {
789 atom_card_info->ioreg_read = cail_ioreg_read;
790 atom_card_info->ioreg_write = cail_ioreg_write;
791 } else {
792 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
793 atom_card_info->ioreg_read = cail_reg_read;
794 atom_card_info->ioreg_write = cail_reg_write;
795 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400796 atom_card_info->mc_read = cail_mc_read;
797 atom_card_info->mc_write = cail_mc_write;
798 atom_card_info->pll_read = cail_pll_read;
799 atom_card_info->pll_write = cail_pll_write;
800
801 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Tim Gardner0e34d092013-02-11 14:34:32 -0700802 if (!rdev->mode_info.atom_context) {
803 radeon_atombios_fini(rdev);
804 return -ENOMEM;
805 }
806
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100807 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200808 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000809 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200810 return 0;
811}
812
Alex Deucher0c195112012-07-17 14:02:33 -0400813/**
814 * radeon_atombios_fini - free the driver info and callbacks for atombios
815 *
816 * @rdev: radeon_device pointer
817 *
818 * Frees the driver info and register access callbacks for the ATOM
819 * interpreter (r4xx+).
820 * Called at driver shutdown.
821 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822void radeon_atombios_fini(struct radeon_device *rdev)
823{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100824 if (rdev->mode_info.atom_context) {
825 kfree(rdev->mode_info.atom_context->scratch);
Jerome Glisse4a04a842009-12-09 17:39:16 +0100826 }
Tim Gardner0e34d092013-02-11 14:34:32 -0700827 kfree(rdev->mode_info.atom_context);
828 rdev->mode_info.atom_context = NULL;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400829 kfree(rdev->mode_info.atom_card_info);
Tim Gardner0e34d092013-02-11 14:34:32 -0700830 rdev->mode_info.atom_card_info = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200831}
832
Alex Deucher0c195112012-07-17 14:02:33 -0400833/* COMBIOS */
834/*
835 * COMBIOS is the bios format prior to ATOM. It provides
836 * command tables similar to ATOM, but doesn't have a unified
837 * parser. See radeon_combios.c
838 */
839
840/**
841 * radeon_combios_init - init the driver info for combios
842 *
843 * @rdev: radeon_device pointer
844 *
845 * Initializes the driver info for combios (r1xx-r3xx).
846 * Returns 0 on sucess.
847 * Called at driver startup.
848 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849int radeon_combios_init(struct radeon_device *rdev)
850{
851 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
852 return 0;
853}
854
Alex Deucher0c195112012-07-17 14:02:33 -0400855/**
856 * radeon_combios_fini - free the driver info for combios
857 *
858 * @rdev: radeon_device pointer
859 *
860 * Frees the driver info for combios (r1xx-r3xx).
861 * Called at driver shutdown.
862 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863void radeon_combios_fini(struct radeon_device *rdev)
864{
865}
866
Alex Deucher0c195112012-07-17 14:02:33 -0400867/* if we get transitioned to only one device, take VGA back */
868/**
869 * radeon_vga_set_decode - enable/disable vga decode
870 *
871 * @cookie: radeon_device pointer
872 * @state: enable/disable vga decode
873 *
874 * Enable/disable vga decode (all asics).
875 * Returns VGA resource flags.
876 */
Dave Airlie28d52042009-09-21 14:33:58 +1000877static unsigned int radeon_vga_set_decode(void *cookie, bool state)
878{
879 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000880 radeon_vga_set_state(rdev, state);
881 if (state)
882 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
883 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
884 else
885 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
886}
Dave Airliec1176d62009-10-08 14:03:05 +1000887
Alex Deucher0c195112012-07-17 14:02:33 -0400888/**
Christian König1bcb04f2012-10-23 15:53:16 +0200889 * radeon_check_pot_argument - check that argument is a power of two
890 *
891 * @arg: value to check
892 *
893 * Validates that a certain argument is a power of two (all asics).
894 * Returns true if argument is valid.
895 */
896static bool radeon_check_pot_argument(int arg)
897{
898 return (arg & (arg - 1)) == 0;
899}
900
901/**
Alex Deucher0c195112012-07-17 14:02:33 -0400902 * radeon_check_arguments - validate module params
903 *
904 * @rdev: radeon_device pointer
905 *
906 * Validates certain module parameters and updates
907 * the associated values used by the driver (all asics).
908 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400909static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +0100910{
911 /* vramlimit must be a power of two */
Christian König1bcb04f2012-10-23 15:53:16 +0200912 if (!radeon_check_pot_argument(radeon_vram_limit)) {
Jerome Glisse36421332009-12-11 21:18:34 +0100913 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
914 radeon_vram_limit);
915 radeon_vram_limit = 0;
Jerome Glisse36421332009-12-11 21:18:34 +0100916 }
Christian König1bcb04f2012-10-23 15:53:16 +0200917
Jerome Glisse36421332009-12-11 21:18:34 +0100918 /* gtt size must be power of two and greater or equal to 32M */
Christian König1bcb04f2012-10-23 15:53:16 +0200919 if (radeon_gart_size < 32) {
Jerome Glisse36421332009-12-11 21:18:34 +0100920 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
921 radeon_gart_size);
922 radeon_gart_size = 512;
Christian König1bcb04f2012-10-23 15:53:16 +0200923
924 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
Jerome Glisse36421332009-12-11 21:18:34 +0100925 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
926 radeon_gart_size);
927 radeon_gart_size = 512;
Jerome Glisse36421332009-12-11 21:18:34 +0100928 }
Christian König1bcb04f2012-10-23 15:53:16 +0200929 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
930
Jerome Glisse36421332009-12-11 21:18:34 +0100931 /* AGP mode can only be -1, 1, 2, 4, 8 */
932 switch (radeon_agpmode) {
933 case -1:
934 case 0:
935 case 1:
936 case 2:
937 case 4:
938 case 8:
939 break;
940 default:
941 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
942 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
943 radeon_agpmode = 0;
944 break;
945 }
946}
947
Alex Deucher0c195112012-07-17 14:02:33 -0400948/**
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100949 * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
950 * needed for waking up.
951 *
952 * @pdev: pci dev pointer
953 */
954static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
955{
956
957 /* 6600m in a macbook pro */
958 if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
959 pdev->subsystem_device == 0x00e2) {
960 printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
961 return true;
962 }
963
964 return false;
965}
966
967/**
Alex Deucher0c195112012-07-17 14:02:33 -0400968 * radeon_switcheroo_set_state - set switcheroo state
969 *
970 * @pdev: pci dev pointer
971 * @state: vga switcheroo state
972 *
973 * Callback for the switcheroo driver. Suspends or resumes the
974 * the asics before or after it is powered up using ACPI methods.
975 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000976static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
977{
978 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000979 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
980 if (state == VGA_SWITCHEROO_ON) {
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100981 unsigned d3_delay = dev->pdev->d3_delay;
982
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000983 printk(KERN_INFO "radeon: switched on\n");
984 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +1000985 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100986
987 if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
988 dev->pdev->d3_delay = 20;
989
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000990 radeon_resume_kms(dev);
Maarten Lankhorstd1f98092013-01-07 15:18:47 +0100991
992 dev->pdev->d3_delay = d3_delay;
993
Dave Airlie5bcf7192010-12-07 09:20:40 +1000994 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +1000995 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000996 } else {
997 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000998 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000999 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001000 radeon_suspend_kms(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001001 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001002 }
1003}
1004
Alex Deucher0c195112012-07-17 14:02:33 -04001005/**
1006 * radeon_switcheroo_can_switch - see if switcheroo state can change
1007 *
1008 * @pdev: pci dev pointer
1009 *
1010 * Callback for the switcheroo driver. Check of the switcheroo
1011 * state can be changed.
1012 * Returns true if the state can be changed, false if not.
1013 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001014static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1015{
1016 struct drm_device *dev = pci_get_drvdata(pdev);
1017 bool can_switch;
1018
1019 spin_lock(&dev->count_lock);
1020 can_switch = (dev->open_count == 0);
1021 spin_unlock(&dev->count_lock);
1022 return can_switch;
1023}
1024
Takashi Iwai26ec6852012-05-11 07:51:17 +02001025static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1026 .set_gpu_state = radeon_switcheroo_set_state,
1027 .reprobe = NULL,
1028 .can_switch = radeon_switcheroo_can_switch,
1029};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001030
Alex Deucher0c195112012-07-17 14:02:33 -04001031/**
1032 * radeon_device_init - initialize the driver
1033 *
1034 * @rdev: radeon_device pointer
1035 * @pdev: drm dev pointer
1036 * @pdev: pci dev pointer
1037 * @flags: driver flags
1038 *
1039 * Initializes the driver info and hw (all asics).
1040 * Returns 0 for success or an error on failure.
1041 * Called at driver startup.
1042 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001043int radeon_device_init(struct radeon_device *rdev,
1044 struct drm_device *ddev,
1045 struct pci_dev *pdev,
1046 uint32_t flags)
1047{
Alex Deucher351a52a2010-06-30 11:52:50 -04001048 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +10001049 int dma_bits;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001050
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001051 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001052 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001053 rdev->ddev = ddev;
1054 rdev->pdev = pdev;
1055 rdev->flags = flags;
1056 rdev->family = flags & RADEON_FAMILY_MASK;
1057 rdev->is_atom_bios = false;
1058 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1059 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +02001060 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -04001061 /* set up ring ids */
1062 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1063 rdev->ring[i].idx = i;
1064 }
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001065
Thomas Reimd522d9c2011-07-29 14:28:59 +00001066 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1067 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1068 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001069
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001070 /* mutex initialization are all done here so we
1071 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001072 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001073 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001074 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001075 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001076 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001077 mutex_init(&rdev->gpu_clock_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001078 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001079 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001080 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001081 r = radeon_gem_init(rdev);
1082 if (r)
1083 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -05001084 /* initialize vm here */
Christian König36ff39c2012-05-09 10:07:08 +02001085 mutex_init(&rdev->vm_manager.lock);
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001086 /* Adjust VM size here.
1087 * Currently set to 4GB ((1 << 20) 4k pages).
1088 * Max GPUVM size for cayman and SI is 40 bits.
1089 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001090 rdev->vm_manager.max_pfn = 1 << 20;
1091 INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001092
Jerome Glisse4aac0472009-09-14 18:29:49 +02001093 /* Set asic functions */
1094 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001095 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001096 return r;
Jerome Glisse36421332009-12-11 21:18:34 +01001097 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001098
Alex Deucherf95df9c2010-03-21 14:02:25 -04001099 /* all of the newer IGP chips have an internal gart
1100 * However some rs4xx report as AGP, so remove that here.
1101 */
1102 if ((rdev->family >= CHIP_RS400) &&
1103 (rdev->flags & RADEON_IS_IGP)) {
1104 rdev->flags &= ~RADEON_IS_AGP;
1105 }
1106
Jerome Glisse30256a32009-11-30 17:47:59 +01001107 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001108 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001109 }
1110
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001111 /* Set the internal MC address mask
1112 * This is the max address of the GPU's
1113 * internal address space.
1114 */
1115 if (rdev->family >= CHIP_CAYMAN)
1116 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1117 else if (rdev->family >= CHIP_CEDAR)
1118 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1119 else
1120 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1121
Dave Airliead49f502009-07-10 22:36:26 +10001122 /* set DMA mask + need_dma32 flags.
1123 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001124 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001125 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001126 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001127 */
1128 rdev->need_dma32 = false;
1129 if (rdev->flags & RADEON_IS_AGP)
1130 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001131 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001132 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001133 rdev->need_dma32 = true;
1134
1135 dma_bits = rdev->need_dma32 ? 32 : 40;
1136 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001137 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001138 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001139 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001140 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1141 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001142 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1143 if (r) {
1144 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1145 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1146 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001147
1148 /* Registers mapping */
1149 /* TODO: block userspace mapping of io register */
Daniel Vetter2c385152012-12-02 14:06:15 +01001150 spin_lock_init(&rdev->mmio_idx_lock);
Alex Deucherefad86db2012-12-18 21:24:37 -05001151 if (rdev->family >= CHIP_BONAIRE) {
1152 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1153 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1154 } else {
1155 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1156 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1157 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001158 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1159 if (rdev->rmmio == NULL) {
1160 return -ENOMEM;
1161 }
1162 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1163 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1164
Alex Deucher351a52a2010-06-30 11:52:50 -04001165 /* io port mapping */
1166 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1167 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1168 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1169 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1170 break;
1171 }
1172 }
1173 if (rdev->rio_mem == NULL)
1174 DRM_ERROR("Unable to find PCI I/O BAR\n");
1175
Dave Airlie28d52042009-09-21 14:33:58 +10001176 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001177 /* this will fail for cards that aren't VGA class devices, just
1178 * ignore it */
1179 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Takashi Iwai26ec6852012-05-11 07:51:17 +02001180 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
Dave Airlie28d52042009-09-21 14:33:58 +10001181
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001182 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001183 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001184 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001185
Christian König04eb2202012-07-07 12:47:58 +02001186 r = radeon_ib_ring_tests(rdev);
1187 if (r)
1188 DRM_ERROR("ib ring test failed (%d).\n", r);
1189
Jerome Glisse409851f2013-04-25 22:29:27 -04001190 r = radeon_gem_debugfs_init(rdev);
1191 if (r) {
1192 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1193 }
1194
Jerome Glisseb574f252009-10-06 19:04:29 +02001195 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1196 /* Acceleration not working on AGP card try again
1197 * with fallback to PCI or PCIE GART
1198 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001199 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001200 radeon_fini(rdev);
1201 radeon_agp_disable(rdev);
1202 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001203 if (r)
1204 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001205 }
Christian König60a7e392011-09-27 12:31:00 +02001206 if ((radeon_testing & 1)) {
Michel Dänzerecc0b322009-07-21 11:23:57 +02001207 radeon_test_moves(rdev);
1208 }
Christian König60a7e392011-09-27 12:31:00 +02001209 if ((radeon_testing & 2)) {
1210 radeon_test_syncing(rdev);
1211 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001212 if (radeon_benchmarking) {
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001213 radeon_benchmark(rdev, radeon_benchmarking);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001215 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001216}
1217
Christian König4d8bf9a2011-10-24 14:54:54 +02001218static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1219
Alex Deucher0c195112012-07-17 14:02:33 -04001220/**
1221 * radeon_device_fini - tear down the driver
1222 *
1223 * @rdev: radeon_device pointer
1224 *
1225 * Tear down the driver info (all asics).
1226 * Called at driver shutdown.
1227 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001228void radeon_device_fini(struct radeon_device *rdev)
1229{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001230 DRM_INFO("radeon: finishing device.\n");
1231 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001232 /* evict vram memory */
1233 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001234 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001235 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +10001236 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001237 if (rdev->rio_mem)
1238 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001239 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240 iounmap(rdev->rmmio);
1241 rdev->rmmio = NULL;
Christian König4d8bf9a2011-10-24 14:54:54 +02001242 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001243}
1244
1245
1246/*
1247 * Suspend & resume.
1248 */
Alex Deucher0c195112012-07-17 14:02:33 -04001249/**
1250 * radeon_suspend_kms - initiate device suspend
1251 *
1252 * @pdev: drm dev pointer
1253 * @state: suspend state
1254 *
1255 * Puts the hw in the suspend state (all asics).
1256 * Returns 0 for success or an error on failure.
1257 * Called at driver suspend.
1258 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001259int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
1260{
Darren Jenkins875c1862009-12-30 12:18:30 +11001261 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001262 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001263 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001264 int i, r;
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001265 bool force_completion = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001266
Darren Jenkins875c1862009-12-30 12:18:30 +11001267 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001268 return -ENODEV;
1269 }
1270 if (state.event == PM_EVENT_PRETHAW) {
1271 return 0;
1272 }
Darren Jenkins875c1862009-12-30 12:18:30 +11001273 rdev = dev->dev_private;
1274
Dave Airlie5bcf7192010-12-07 09:20:40 +10001275 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001276 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001277
Seth Forshee86698c22012-01-31 19:06:25 -06001278 drm_kms_helper_poll_disable(dev);
1279
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001280 /* turn off display hw */
1281 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1282 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1283 }
1284
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001285 /* unpin the front buffers */
1286 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1287 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001288 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001289
1290 if (rfb == NULL || rfb->obj == NULL) {
1291 continue;
1292 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001293 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001294 /* don't unpin kernel fb objects */
1295 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001296 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001297 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001298 radeon_bo_unpin(robj);
1299 radeon_bo_unreserve(robj);
1300 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001301 }
1302 }
1303 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001304 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001305
1306 mutex_lock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001307 /* wait for gpu to finish processing current batch */
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001308 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1309 r = radeon_fence_wait_empty_locked(rdev, i);
1310 if (r) {
1311 /* delay GPU reset to resume */
1312 force_completion = true;
1313 }
1314 }
1315 if (force_completion) {
1316 radeon_fence_driver_force_completion(rdev);
1317 }
Christian König8a47cc92012-05-09 15:34:48 +02001318 mutex_unlock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001319
Yang Zhaof657c2a2009-09-15 12:21:01 +10001320 radeon_save_bios_scratch_regs(rdev);
1321
Alex Deucherce8f5372010-05-07 15:10:16 -04001322 radeon_pm_suspend(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001323 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001324 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001325 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001326 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001327
Jerome Glisse10b06122010-05-21 18:48:54 +02001328 radeon_agp_suspend(rdev);
1329
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001330 pci_save_state(dev->pdev);
1331 if (state.event == PM_EVENT_SUSPEND) {
1332 /* Shut down the device */
1333 pci_disable_device(dev->pdev);
1334 pci_set_power_state(dev->pdev, PCI_D3hot);
1335 }
Torben Hohnac751ef2011-01-25 15:07:35 -08001336 console_lock();
Dave Airlie38651672010-03-30 05:34:13 +00001337 radeon_fbdev_set_suspend(rdev, 1);
Torben Hohnac751ef2011-01-25 15:07:35 -08001338 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001339 return 0;
1340}
1341
Alex Deucher0c195112012-07-17 14:02:33 -04001342/**
1343 * radeon_resume_kms - initiate device resume
1344 *
1345 * @pdev: drm dev pointer
1346 *
1347 * Bring the hw back to operating state (all asics).
1348 * Returns 0 for success or an error on failure.
1349 * Called at driver resume.
1350 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001351int radeon_resume_kms(struct drm_device *dev)
1352{
Cedric Godin09bdf592010-06-11 14:40:56 -04001353 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001354 struct radeon_device *rdev = dev->dev_private;
Christian König04eb2202012-07-07 12:47:58 +02001355 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001356
Dave Airlie5bcf7192010-12-07 09:20:40 +10001357 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001358 return 0;
1359
Torben Hohnac751ef2011-01-25 15:07:35 -08001360 console_lock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001361 pci_set_power_state(dev->pdev, PCI_D0);
1362 pci_restore_state(dev->pdev);
1363 if (pci_enable_device(dev->pdev)) {
Torben Hohnac751ef2011-01-25 15:07:35 -08001364 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001365 return -1;
1366 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001367 /* resume AGP if in use */
1368 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001369 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001370
1371 r = radeon_ib_ring_tests(rdev);
1372 if (r)
1373 DRM_ERROR("ib ring test failed (%d).\n", r);
1374
Alex Deucherce8f5372010-05-07 15:10:16 -04001375 radeon_pm_resume(rdev);
Yang Zhaof657c2a2009-09-15 12:21:01 +10001376 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001377
Dave Airlie38651672010-03-30 05:34:13 +00001378 radeon_fbdev_set_suspend(rdev, 0);
Torben Hohnac751ef2011-01-25 15:07:35 -08001379 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001380
Alex Deucher3fa47d92012-01-20 14:56:39 -05001381 /* init dig PHYs, disp eng pll */
1382 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001383 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001384 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucherbced76f2012-09-14 09:45:50 -04001385 /* turn on the BL */
1386 if (rdev->mode_info.bl_encoder) {
1387 u8 bl_level = radeon_get_backlight_level(rdev,
1388 rdev->mode_info.bl_encoder);
1389 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1390 bl_level);
1391 }
Alex Deucher3fa47d92012-01-20 14:56:39 -05001392 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001393 /* reset hpd state */
1394 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001395 /* blat the mode back in */
1396 drm_helper_resume_force_mode(dev);
Alex Deuchera93f3442010-12-20 11:22:29 -05001397 /* turn on display hw */
1398 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1399 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1400 }
Seth Forshee86698c22012-01-31 19:06:25 -06001401
1402 drm_kms_helper_poll_enable(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001403 return 0;
1404}
1405
Alex Deucher0c195112012-07-17 14:02:33 -04001406/**
1407 * radeon_gpu_reset - reset the asic
1408 *
1409 * @rdev: radeon device pointer
1410 *
1411 * Attempt the reset the GPU if it has hung (all asics).
1412 * Returns 0 for success or an error on failure.
1413 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001414int radeon_gpu_reset(struct radeon_device *rdev)
1415{
Christian König55d7c222012-07-09 11:52:44 +02001416 unsigned ring_sizes[RADEON_NUM_RINGS];
1417 uint32_t *ring_data[RADEON_NUM_RINGS];
1418
1419 bool saved = false;
1420
1421 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001422 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001423
Jerome Glissedee53e72012-07-02 12:45:19 -04001424 down_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001425 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001426 /* block TTM */
1427 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001428 radeon_suspend(rdev);
1429
Christian König55d7c222012-07-09 11:52:44 +02001430 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1431 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1432 &ring_data[i]);
1433 if (ring_sizes[i]) {
1434 saved = true;
1435 dev_info(rdev->dev, "Saved %d dwords of commands "
1436 "on ring %d.\n", ring_sizes[i], i);
1437 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001438 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001439
Christian König55d7c222012-07-09 11:52:44 +02001440retry:
1441 r = radeon_asic_reset(rdev);
1442 if (!r) {
1443 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1444 radeon_resume(rdev);
1445 }
1446
1447 radeon_restore_bios_scratch_regs(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001448
1449 if (!r) {
1450 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1451 radeon_ring_restore(rdev, &rdev->ring[i],
1452 ring_sizes[i], ring_data[i]);
Christian Königf54b3502012-08-29 13:24:15 +02001453 ring_sizes[i] = 0;
1454 ring_data[i] = NULL;
Christian König55d7c222012-07-09 11:52:44 +02001455 }
1456
1457 r = radeon_ib_ring_tests(rdev);
1458 if (r) {
1459 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1460 if (saved) {
Christian Königf54b3502012-08-29 13:24:15 +02001461 saved = false;
Christian König55d7c222012-07-09 11:52:44 +02001462 radeon_suspend(rdev);
1463 goto retry;
1464 }
1465 }
1466 } else {
Jerome Glisse76903b92012-12-17 10:29:06 -05001467 radeon_fence_driver_force_completion(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001468 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1469 kfree(ring_data[i]);
1470 }
1471 }
1472
Jerome Glissed3493572012-12-14 16:20:46 -05001473 drm_helper_resume_force_mode(rdev->ddev);
1474
Christian König55d7c222012-07-09 11:52:44 +02001475 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001476 if (r) {
1477 /* bad news, how to tell it to userspace ? */
1478 dev_info(rdev->dev, "GPU reset failed\n");
1479 }
1480
Jerome Glissedee53e72012-07-02 12:45:19 -04001481 up_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001482 return r;
1483}
1484
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001485
1486/*
1487 * Debugfs
1488 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001489int radeon_debugfs_add_files(struct radeon_device *rdev,
1490 struct drm_info_list *files,
1491 unsigned nfiles)
1492{
1493 unsigned i;
1494
Christian König4d8bf9a2011-10-24 14:54:54 +02001495 for (i = 0; i < rdev->debugfs_count; i++) {
1496 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001497 /* Already registered */
1498 return 0;
1499 }
1500 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001501
Christian König4d8bf9a2011-10-24 14:54:54 +02001502 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001503 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1504 DRM_ERROR("Reached maximum number of debugfs components.\n");
1505 DRM_ERROR("Report so we increase "
1506 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001507 return -EINVAL;
1508 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001509 rdev->debugfs[rdev->debugfs_count].files = files;
1510 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1511 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001512#if defined(CONFIG_DEBUG_FS)
1513 drm_debugfs_create_files(files, nfiles,
1514 rdev->ddev->control->debugfs_root,
1515 rdev->ddev->control);
1516 drm_debugfs_create_files(files, nfiles,
1517 rdev->ddev->primary->debugfs_root,
1518 rdev->ddev->primary);
1519#endif
1520 return 0;
1521}
1522
Christian König4d8bf9a2011-10-24 14:54:54 +02001523static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1524{
1525#if defined(CONFIG_DEBUG_FS)
1526 unsigned i;
1527
1528 for (i = 0; i < rdev->debugfs_count; i++) {
1529 drm_debugfs_remove_files(rdev->debugfs[i].files,
1530 rdev->debugfs[i].num_files,
1531 rdev->ddev->control);
1532 drm_debugfs_remove_files(rdev->debugfs[i].files,
1533 rdev->debugfs[i].num_files,
1534 rdev->ddev->primary);
1535 }
1536#endif
1537}
1538
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001539#if defined(CONFIG_DEBUG_FS)
1540int radeon_debugfs_init(struct drm_minor *minor)
1541{
1542 return 0;
1543}
1544
1545void radeon_debugfs_cleanup(struct drm_minor *minor)
1546{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001547}
1548#endif