Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1 | /* |
Gertjan van Wingerde | 9c9a0d1 | 2009-11-08 16:39:55 +0100 | [diff] [blame] | 2 | Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com> |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3 | <http://rt2x00.serialmonkey.com> |
| 4 | |
| 5 | This program is free software; you can redistribute it and/or modify |
| 6 | it under the terms of the GNU General Public License as published by |
| 7 | the Free Software Foundation; either version 2 of the License, or |
| 8 | (at your option) any later version. |
| 9 | |
| 10 | This program is distributed in the hope that it will be useful, |
| 11 | but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | GNU General Public License for more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License |
Jeff Kirsher | a05b8c5 | 2013-12-06 03:32:11 -0800 | [diff] [blame] | 16 | along with this program; if not, see <http://www.gnu.org/licenses/>. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 17 | */ |
| 18 | |
| 19 | /* |
| 20 | Module: rt2400pci |
| 21 | Abstract: rt2400pci device specific routines. |
| 22 | Supported chipsets: RT2460. |
| 23 | */ |
| 24 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 25 | #include <linux/delay.h> |
| 26 | #include <linux/etherdevice.h> |
| 27 | #include <linux/init.h> |
| 28 | #include <linux/kernel.h> |
| 29 | #include <linux/module.h> |
| 30 | #include <linux/pci.h> |
| 31 | #include <linux/eeprom_93cx6.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 33 | |
| 34 | #include "rt2x00.h" |
Gabor Juhos | 69a2bac | 2013-03-29 15:52:27 +0100 | [diff] [blame] | 35 | #include "rt2x00mmio.h" |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 36 | #include "rt2x00pci.h" |
| 37 | #include "rt2400pci.h" |
| 38 | |
| 39 | /* |
| 40 | * Register access. |
| 41 | * All access to the CSR registers will go through the methods |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 42 | * rt2x00mmio_register_read and rt2x00mmio_register_write. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 43 | * BBP and RF register require indirect register access, |
| 44 | * and use the CSR registers BBPCSR and RFCSR to achieve this. |
| 45 | * These indirect registers work with busy bits, |
| 46 | * and we will try maximal REGISTER_BUSY_COUNT times to access |
| 47 | * the register while taking a REGISTER_BUSY_DELAY us delay |
Mark Einon | f5a9987 | 2011-01-30 13:22:03 +0100 | [diff] [blame] | 48 | * between each attempt. When the busy bit is still set at that time, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 49 | * the access attempt is considered to have failed, |
| 50 | * and we will print an error. |
| 51 | */ |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 52 | #define WAIT_FOR_BBP(__dev, __reg) \ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 53 | rt2x00mmio_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg)) |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 54 | #define WAIT_FOR_RF(__dev, __reg) \ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 55 | rt2x00mmio_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg)) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 56 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 57 | static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 58 | const unsigned int word, const u8 value) |
| 59 | { |
| 60 | u32 reg; |
| 61 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 62 | mutex_lock(&rt2x00dev->csr_mutex); |
| 63 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 64 | /* |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 65 | * Wait until the BBP becomes available, afterwards we |
| 66 | * can safely write the new data into the register. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 67 | */ |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 68 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { |
| 69 | reg = 0; |
| 70 | rt2x00_set_field32(®, BBPCSR_VALUE, value); |
| 71 | rt2x00_set_field32(®, BBPCSR_REGNUM, word); |
| 72 | rt2x00_set_field32(®, BBPCSR_BUSY, 1); |
| 73 | rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 74 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 75 | rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg); |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 76 | } |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 77 | |
| 78 | mutex_unlock(&rt2x00dev->csr_mutex); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 79 | } |
| 80 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 81 | static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 82 | const unsigned int word, u8 *value) |
| 83 | { |
| 84 | u32 reg; |
| 85 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 86 | mutex_lock(&rt2x00dev->csr_mutex); |
| 87 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 88 | /* |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 89 | * Wait until the BBP becomes available, afterwards we |
| 90 | * can safely write the read request into the register. |
| 91 | * After the data has been written, we wait until hardware |
| 92 | * returns the correct value, if at any time the register |
| 93 | * doesn't become available in time, reg will be 0xffffffff |
| 94 | * which means we return 0xff to the caller. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 95 | */ |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 96 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { |
| 97 | reg = 0; |
| 98 | rt2x00_set_field32(®, BBPCSR_REGNUM, word); |
| 99 | rt2x00_set_field32(®, BBPCSR_BUSY, 1); |
| 100 | rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 101 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 102 | rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 103 | |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 104 | WAIT_FOR_BBP(rt2x00dev, ®); |
| 105 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 106 | |
| 107 | *value = rt2x00_get_field32(reg, BBPCSR_VALUE); |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 108 | |
| 109 | mutex_unlock(&rt2x00dev->csr_mutex); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 110 | } |
| 111 | |
Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 112 | static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 113 | const unsigned int word, const u32 value) |
| 114 | { |
| 115 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 116 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 117 | mutex_lock(&rt2x00dev->csr_mutex); |
| 118 | |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 119 | /* |
| 120 | * Wait until the RF becomes available, afterwards we |
| 121 | * can safely write the new data into the register. |
| 122 | */ |
| 123 | if (WAIT_FOR_RF(rt2x00dev, ®)) { |
| 124 | reg = 0; |
| 125 | rt2x00_set_field32(®, RFCSR_VALUE, value); |
| 126 | rt2x00_set_field32(®, RFCSR_NUMBER_OF_BITS, 20); |
| 127 | rt2x00_set_field32(®, RFCSR_IF_SELECT, 0); |
| 128 | rt2x00_set_field32(®, RFCSR_BUSY, 1); |
| 129 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 130 | rt2x00mmio_register_write(rt2x00dev, RFCSR, reg); |
Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 131 | rt2x00_rf_write(rt2x00dev, word, value); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 132 | } |
| 133 | |
Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 134 | mutex_unlock(&rt2x00dev->csr_mutex); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 135 | } |
| 136 | |
| 137 | static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom) |
| 138 | { |
| 139 | struct rt2x00_dev *rt2x00dev = eeprom->data; |
| 140 | u32 reg; |
| 141 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 142 | rt2x00mmio_register_read(rt2x00dev, CSR21, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 143 | |
| 144 | eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN); |
| 145 | eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT); |
| 146 | eeprom->reg_data_clock = |
| 147 | !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK); |
| 148 | eeprom->reg_chip_select = |
| 149 | !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT); |
| 150 | } |
| 151 | |
| 152 | static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom) |
| 153 | { |
| 154 | struct rt2x00_dev *rt2x00dev = eeprom->data; |
| 155 | u32 reg = 0; |
| 156 | |
| 157 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in); |
| 158 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out); |
| 159 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_CLOCK, |
| 160 | !!eeprom->reg_data_clock); |
| 161 | rt2x00_set_field32(®, CSR21_EEPROM_CHIP_SELECT, |
| 162 | !!eeprom->reg_chip_select); |
| 163 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 164 | rt2x00mmio_register_write(rt2x00dev, CSR21, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 168 | static const struct rt2x00debug rt2400pci_rt2x00debug = { |
| 169 | .owner = THIS_MODULE, |
| 170 | .csr = { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 171 | .read = rt2x00mmio_register_read, |
| 172 | .write = rt2x00mmio_register_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 173 | .flags = RT2X00DEBUGFS_OFFSET, |
| 174 | .word_base = CSR_REG_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 175 | .word_size = sizeof(u32), |
| 176 | .word_count = CSR_REG_SIZE / sizeof(u32), |
| 177 | }, |
| 178 | .eeprom = { |
| 179 | .read = rt2x00_eeprom_read, |
| 180 | .write = rt2x00_eeprom_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 181 | .word_base = EEPROM_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 182 | .word_size = sizeof(u16), |
| 183 | .word_count = EEPROM_SIZE / sizeof(u16), |
| 184 | }, |
| 185 | .bbp = { |
| 186 | .read = rt2400pci_bbp_read, |
| 187 | .write = rt2400pci_bbp_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 188 | .word_base = BBP_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 189 | .word_size = sizeof(u8), |
| 190 | .word_count = BBP_SIZE / sizeof(u8), |
| 191 | }, |
| 192 | .rf = { |
| 193 | .read = rt2x00_rf_read, |
| 194 | .write = rt2400pci_rf_write, |
Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 195 | .word_base = RF_BASE, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 196 | .word_size = sizeof(u32), |
| 197 | .word_count = RF_SIZE / sizeof(u32), |
| 198 | }, |
| 199 | }; |
| 200 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ |
| 201 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 202 | static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev) |
| 203 | { |
| 204 | u32 reg; |
| 205 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 206 | rt2x00mmio_register_read(rt2x00dev, GPIOCSR, ®); |
Gertjan van Wingerde | 99bdf51 | 2012-08-31 19:22:13 +0200 | [diff] [blame] | 207 | return rt2x00_get_field32(reg, GPIOCSR_VAL0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 208 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 209 | |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 210 | #ifdef CONFIG_RT2X00_LIB_LEDS |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 211 | static void rt2400pci_brightness_set(struct led_classdev *led_cdev, |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 212 | enum led_brightness brightness) |
| 213 | { |
| 214 | struct rt2x00_led *led = |
| 215 | container_of(led_cdev, struct rt2x00_led, led_dev); |
| 216 | unsigned int enabled = brightness != LED_OFF; |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 217 | u32 reg; |
| 218 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 219 | rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, ®); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 220 | |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 221 | if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC) |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 222 | rt2x00_set_field32(®, LEDCSR_LINK, enabled); |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 223 | else if (led->type == LED_TYPE_ACTIVITY) |
| 224 | rt2x00_set_field32(®, LEDCSR_ACTIVITY, enabled); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 225 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 226 | rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg); |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 227 | } |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 228 | |
| 229 | static int rt2400pci_blink_set(struct led_classdev *led_cdev, |
| 230 | unsigned long *delay_on, |
| 231 | unsigned long *delay_off) |
| 232 | { |
| 233 | struct rt2x00_led *led = |
| 234 | container_of(led_cdev, struct rt2x00_led, led_dev); |
| 235 | u32 reg; |
| 236 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 237 | rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, ®); |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 238 | rt2x00_set_field32(®, LEDCSR_ON_PERIOD, *delay_on); |
| 239 | rt2x00_set_field32(®, LEDCSR_OFF_PERIOD, *delay_off); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 240 | rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg); |
Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 241 | |
| 242 | return 0; |
| 243 | } |
Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 244 | |
| 245 | static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev, |
| 246 | struct rt2x00_led *led, |
| 247 | enum led_type type) |
| 248 | { |
| 249 | led->rt2x00dev = rt2x00dev; |
| 250 | led->type = type; |
| 251 | led->led_dev.brightness_set = rt2400pci_brightness_set; |
| 252 | led->led_dev.blink_set = rt2400pci_blink_set; |
| 253 | led->flags = LED_INITIALIZED; |
| 254 | } |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 255 | #endif /* CONFIG_RT2X00_LIB_LEDS */ |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 256 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 257 | /* |
| 258 | * Configuration handlers. |
| 259 | */ |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 260 | static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev, |
| 261 | const unsigned int filter_flags) |
| 262 | { |
| 263 | u32 reg; |
| 264 | |
| 265 | /* |
| 266 | * Start configuration steps. |
| 267 | * Note that the version error will always be dropped |
| 268 | * since there is no filter for it at this time. |
| 269 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 270 | rt2x00mmio_register_read(rt2x00dev, RXCSR0, ®); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 271 | rt2x00_set_field32(®, RXCSR0_DROP_CRC, |
| 272 | !(filter_flags & FIF_FCSFAIL)); |
| 273 | rt2x00_set_field32(®, RXCSR0_DROP_PHYSICAL, |
| 274 | !(filter_flags & FIF_PLCPFAIL)); |
| 275 | rt2x00_set_field32(®, RXCSR0_DROP_CONTROL, |
| 276 | !(filter_flags & FIF_CONTROL)); |
| 277 | rt2x00_set_field32(®, RXCSR0_DROP_NOT_TO_ME, |
| 278 | !(filter_flags & FIF_PROMISC_IN_BSS)); |
| 279 | rt2x00_set_field32(®, RXCSR0_DROP_TODS, |
Ivo van Doorn | e0b005f | 2008-03-31 15:24:53 +0200 | [diff] [blame] | 280 | !(filter_flags & FIF_PROMISC_IN_BSS) && |
| 281 | !rt2x00dev->intf_ap_count); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 282 | rt2x00_set_field32(®, RXCSR0_DROP_VERSION_ERROR, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 283 | rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg); |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 284 | } |
| 285 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 286 | static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev, |
| 287 | struct rt2x00_intf *intf, |
| 288 | struct rt2x00intf_conf *conf, |
| 289 | const unsigned int flags) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 290 | { |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 291 | unsigned int bcn_preload; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 292 | u32 reg; |
| 293 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 294 | if (flags & CONFIG_UPDATE_TYPE) { |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 295 | /* |
| 296 | * Enable beacon config |
| 297 | */ |
Ivo van Doorn | bad1363 | 2008-11-09 20:47:00 +0100 | [diff] [blame] | 298 | bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 299 | rt2x00mmio_register_read(rt2x00dev, BCNCSR1, ®); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 300 | rt2x00_set_field32(®, BCNCSR1_PRELOAD, bcn_preload); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 301 | rt2x00mmio_register_write(rt2x00dev, BCNCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 302 | |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 303 | /* |
| 304 | * Enable synchronisation. |
| 305 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 306 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 307 | rt2x00_set_field32(®, CSR14_TSF_SYNC, conf->sync); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 308 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 309 | } |
| 310 | |
| 311 | if (flags & CONFIG_UPDATE_MAC) |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 312 | rt2x00mmio_register_multiwrite(rt2x00dev, CSR3, |
| 313 | conf->mac, sizeof(conf->mac)); |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 314 | |
| 315 | if (flags & CONFIG_UPDATE_BSSID) |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 316 | rt2x00mmio_register_multiwrite(rt2x00dev, CSR5, |
| 317 | conf->bssid, |
| 318 | sizeof(conf->bssid)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 319 | } |
| 320 | |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 321 | static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev, |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 322 | struct rt2x00lib_erp *erp, |
| 323 | u32 changed) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 324 | { |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 325 | int preamble_mask; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 326 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 327 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 328 | /* |
| 329 | * When short preamble is enabled, we should set bit 0x08 |
| 330 | */ |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 331 | if (changed & BSS_CHANGED_ERP_PREAMBLE) { |
| 332 | preamble_mask = erp->short_preamble << 3; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 333 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 334 | rt2x00mmio_register_read(rt2x00dev, TXCSR1, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 335 | rt2x00_set_field32(®, TXCSR1_ACK_TIMEOUT, 0x1ff); |
| 336 | rt2x00_set_field32(®, TXCSR1_ACK_CONSUME_TIME, 0x13a); |
| 337 | rt2x00_set_field32(®, TXCSR1_TSF_OFFSET, IEEE80211_HEADER); |
| 338 | rt2x00_set_field32(®, TXCSR1_AUTORESPONDER, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 339 | rt2x00mmio_register_write(rt2x00dev, TXCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 340 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 341 | rt2x00mmio_register_read(rt2x00dev, ARCSR2, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 342 | rt2x00_set_field32(®, ARCSR2_SIGNAL, 0x00); |
| 343 | rt2x00_set_field32(®, ARCSR2_SERVICE, 0x04); |
| 344 | rt2x00_set_field32(®, ARCSR2_LENGTH, |
| 345 | GET_DURATION(ACK_SIZE, 10)); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 346 | rt2x00mmio_register_write(rt2x00dev, ARCSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 347 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 348 | rt2x00mmio_register_read(rt2x00dev, ARCSR3, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 349 | rt2x00_set_field32(®, ARCSR3_SIGNAL, 0x01 | preamble_mask); |
| 350 | rt2x00_set_field32(®, ARCSR3_SERVICE, 0x04); |
| 351 | rt2x00_set_field32(®, ARCSR2_LENGTH, |
| 352 | GET_DURATION(ACK_SIZE, 20)); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 353 | rt2x00mmio_register_write(rt2x00dev, ARCSR3, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 354 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 355 | rt2x00mmio_register_read(rt2x00dev, ARCSR4, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 356 | rt2x00_set_field32(®, ARCSR4_SIGNAL, 0x02 | preamble_mask); |
| 357 | rt2x00_set_field32(®, ARCSR4_SERVICE, 0x04); |
| 358 | rt2x00_set_field32(®, ARCSR2_LENGTH, |
| 359 | GET_DURATION(ACK_SIZE, 55)); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 360 | rt2x00mmio_register_write(rt2x00dev, ARCSR4, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 361 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 362 | rt2x00mmio_register_read(rt2x00dev, ARCSR5, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 363 | rt2x00_set_field32(®, ARCSR5_SIGNAL, 0x03 | preamble_mask); |
| 364 | rt2x00_set_field32(®, ARCSR5_SERVICE, 0x84); |
| 365 | rt2x00_set_field32(®, ARCSR2_LENGTH, |
| 366 | GET_DURATION(ACK_SIZE, 110)); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 367 | rt2x00mmio_register_write(rt2x00dev, ARCSR5, reg); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 368 | } |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 369 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 370 | if (changed & BSS_CHANGED_BASIC_RATES) |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 371 | rt2x00mmio_register_write(rt2x00dev, ARCSR1, erp->basic_rates); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 372 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 373 | if (changed & BSS_CHANGED_ERP_SLOT) { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 374 | rt2x00mmio_register_read(rt2x00dev, CSR11, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 375 | rt2x00_set_field32(®, CSR11_SLOT_TIME, erp->slot_time); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 376 | rt2x00mmio_register_write(rt2x00dev, CSR11, reg); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 377 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 378 | rt2x00mmio_register_read(rt2x00dev, CSR18, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 379 | rt2x00_set_field32(®, CSR18_SIFS, erp->sifs); |
| 380 | rt2x00_set_field32(®, CSR18_PIFS, erp->pifs); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 381 | rt2x00mmio_register_write(rt2x00dev, CSR18, reg); |
Ivo van Doorn | 8a566af | 2009-05-21 19:16:46 +0200 | [diff] [blame] | 382 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 383 | rt2x00mmio_register_read(rt2x00dev, CSR19, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 384 | rt2x00_set_field32(®, CSR19_DIFS, erp->difs); |
| 385 | rt2x00_set_field32(®, CSR19_EIFS, erp->eifs); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 386 | rt2x00mmio_register_write(rt2x00dev, CSR19, reg); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 387 | } |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 388 | |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 389 | if (changed & BSS_CHANGED_BEACON_INT) { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 390 | rt2x00mmio_register_read(rt2x00dev, CSR12, ®); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 391 | rt2x00_set_field32(®, CSR12_BEACON_INTERVAL, |
| 392 | erp->beacon_int * 16); |
| 393 | rt2x00_set_field32(®, CSR12_CFP_MAX_DURATION, |
| 394 | erp->beacon_int * 16); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 395 | rt2x00mmio_register_write(rt2x00dev, CSR12, reg); |
Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 396 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 397 | } |
| 398 | |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 399 | static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev, |
| 400 | struct antenna_setup *ant) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 401 | { |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 402 | u8 r1; |
| 403 | u8 r4; |
| 404 | |
| 405 | /* |
| 406 | * We should never come here because rt2x00lib is supposed |
| 407 | * to catch this and send us the correct antenna explicitely. |
| 408 | */ |
| 409 | BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY || |
| 410 | ant->tx == ANTENNA_SW_DIVERSITY); |
| 411 | |
| 412 | rt2400pci_bbp_read(rt2x00dev, 4, &r4); |
| 413 | rt2400pci_bbp_read(rt2x00dev, 1, &r1); |
| 414 | |
| 415 | /* |
| 416 | * Configure the TX antenna. |
| 417 | */ |
| 418 | switch (ant->tx) { |
| 419 | case ANTENNA_HW_DIVERSITY: |
| 420 | rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1); |
| 421 | break; |
| 422 | case ANTENNA_A: |
| 423 | rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0); |
| 424 | break; |
| 425 | case ANTENNA_B: |
| 426 | default: |
| 427 | rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2); |
| 428 | break; |
| 429 | } |
| 430 | |
| 431 | /* |
| 432 | * Configure the RX antenna. |
| 433 | */ |
| 434 | switch (ant->rx) { |
| 435 | case ANTENNA_HW_DIVERSITY: |
| 436 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1); |
| 437 | break; |
| 438 | case ANTENNA_A: |
| 439 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0); |
| 440 | break; |
| 441 | case ANTENNA_B: |
| 442 | default: |
| 443 | rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2); |
| 444 | break; |
| 445 | } |
| 446 | |
| 447 | rt2400pci_bbp_write(rt2x00dev, 4, r4); |
| 448 | rt2400pci_bbp_write(rt2x00dev, 1, r1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 449 | } |
| 450 | |
| 451 | static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 452 | struct rf_channel *rf) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 453 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 454 | /* |
| 455 | * Switch on tuning bits. |
| 456 | */ |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 457 | rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1); |
| 458 | rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 459 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 460 | rt2400pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 461 | rt2400pci_rf_write(rt2x00dev, 2, rf->rf2); |
| 462 | rt2400pci_rf_write(rt2x00dev, 3, rf->rf3); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 463 | |
| 464 | /* |
| 465 | * RF2420 chipset don't need any additional actions. |
| 466 | */ |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 467 | if (rt2x00_rf(rt2x00dev, RF2420)) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 468 | return; |
| 469 | |
| 470 | /* |
| 471 | * For the RT2421 chipsets we need to write an invalid |
| 472 | * reference clock rate to activate auto_tune. |
| 473 | * After that we set the value back to the correct channel. |
| 474 | */ |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 475 | rt2400pci_rf_write(rt2x00dev, 1, rf->rf1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 476 | rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32); |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 477 | rt2400pci_rf_write(rt2x00dev, 3, rf->rf3); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 478 | |
| 479 | msleep(1); |
| 480 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 481 | rt2400pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 482 | rt2400pci_rf_write(rt2x00dev, 2, rf->rf2); |
| 483 | rt2400pci_rf_write(rt2x00dev, 3, rf->rf3); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 484 | |
| 485 | msleep(1); |
| 486 | |
| 487 | /* |
| 488 | * Switch off tuning bits. |
| 489 | */ |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 490 | rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0); |
| 491 | rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 492 | |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 493 | rt2400pci_rf_write(rt2x00dev, 1, rf->rf1); |
| 494 | rt2400pci_rf_write(rt2x00dev, 3, rf->rf3); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 495 | |
| 496 | /* |
| 497 | * Clear false CRC during channel switch. |
| 498 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 499 | rt2x00mmio_register_read(rt2x00dev, CNT0, &rf->rf1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 500 | } |
| 501 | |
| 502 | static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower) |
| 503 | { |
| 504 | rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower)); |
| 505 | } |
| 506 | |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 507 | static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev, |
| 508 | struct rt2x00lib_conf *libconf) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 509 | { |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 510 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 511 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 512 | rt2x00mmio_register_read(rt2x00dev, CSR11, ®); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 513 | rt2x00_set_field32(®, CSR11_LONG_RETRY, |
| 514 | libconf->conf->long_frame_max_tx_count); |
| 515 | rt2x00_set_field32(®, CSR11_SHORT_RETRY, |
| 516 | libconf->conf->short_frame_max_tx_count); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 517 | rt2x00mmio_register_write(rt2x00dev, CSR11, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 518 | } |
| 519 | |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 520 | static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev, |
| 521 | struct rt2x00lib_conf *libconf) |
| 522 | { |
| 523 | enum dev_state state = |
| 524 | (libconf->conf->flags & IEEE80211_CONF_PS) ? |
| 525 | STATE_SLEEP : STATE_AWAKE; |
| 526 | u32 reg; |
| 527 | |
| 528 | if (state == STATE_SLEEP) { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 529 | rt2x00mmio_register_read(rt2x00dev, CSR20, ®); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 530 | rt2x00_set_field32(®, CSR20_DELAY_AFTER_TBCN, |
Ivo van Doorn | 6b347bf | 2009-05-23 21:09:28 +0200 | [diff] [blame] | 531 | (rt2x00dev->beacon_int - 20) * 16); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 532 | rt2x00_set_field32(®, CSR20_TBCN_BEFORE_WAKEUP, |
| 533 | libconf->conf->listen_interval - 1); |
| 534 | |
| 535 | /* We must first disable autowake before it can be enabled */ |
| 536 | rt2x00_set_field32(®, CSR20_AUTOWAKE, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 537 | rt2x00mmio_register_write(rt2x00dev, CSR20, reg); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 538 | |
| 539 | rt2x00_set_field32(®, CSR20_AUTOWAKE, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 540 | rt2x00mmio_register_write(rt2x00dev, CSR20, reg); |
Gertjan van Wingerde | 5731858 | 2010-03-30 23:50:23 +0200 | [diff] [blame] | 541 | } else { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 542 | rt2x00mmio_register_read(rt2x00dev, CSR20, ®); |
Gertjan van Wingerde | 5731858 | 2010-03-30 23:50:23 +0200 | [diff] [blame] | 543 | rt2x00_set_field32(®, CSR20_AUTOWAKE, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 544 | rt2x00mmio_register_write(rt2x00dev, CSR20, reg); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 545 | } |
| 546 | |
| 547 | rt2x00dev->ops->lib->set_device_state(rt2x00dev, state); |
| 548 | } |
| 549 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 550 | static void rt2400pci_config(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 551 | struct rt2x00lib_conf *libconf, |
| 552 | const unsigned int flags) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 553 | { |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 554 | if (flags & IEEE80211_CONF_CHANGE_CHANNEL) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 555 | rt2400pci_config_channel(rt2x00dev, &libconf->rf); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 556 | if (flags & IEEE80211_CONF_CHANGE_POWER) |
Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 557 | rt2400pci_config_txpower(rt2x00dev, |
| 558 | libconf->conf->power_level); |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 559 | if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS) |
| 560 | rt2400pci_config_retry_limit(rt2x00dev, libconf); |
Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 561 | if (flags & IEEE80211_CONF_CHANGE_PS) |
| 562 | rt2400pci_config_ps(rt2x00dev, libconf); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 563 | } |
| 564 | |
| 565 | static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 566 | const int cw_min, const int cw_max) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 567 | { |
| 568 | u32 reg; |
| 569 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 570 | rt2x00mmio_register_read(rt2x00dev, CSR11, ®); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 571 | rt2x00_set_field32(®, CSR11_CWMIN, cw_min); |
| 572 | rt2x00_set_field32(®, CSR11_CWMAX, cw_max); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 573 | rt2x00mmio_register_write(rt2x00dev, CSR11, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 574 | } |
| 575 | |
| 576 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 577 | * Link tuning |
| 578 | */ |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 579 | static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev, |
| 580 | struct link_qual *qual) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 581 | { |
| 582 | u32 reg; |
| 583 | u8 bbp; |
| 584 | |
| 585 | /* |
| 586 | * Update FCS error count from register. |
| 587 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 588 | rt2x00mmio_register_read(rt2x00dev, CNT0, ®); |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 589 | qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 590 | |
| 591 | /* |
| 592 | * Update False CCA count from register. |
| 593 | */ |
| 594 | rt2400pci_bbp_read(rt2x00dev, 39, &bbp); |
Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 595 | qual->false_cca = bbp; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 596 | } |
| 597 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 598 | static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev, |
| 599 | struct link_qual *qual, u8 vgc_level) |
Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 600 | { |
Ivo van Doorn | 223dcc2 | 2010-07-11 12:25:17 +0200 | [diff] [blame] | 601 | if (qual->vgc_level_reg != vgc_level) { |
| 602 | rt2400pci_bbp_write(rt2x00dev, 13, vgc_level); |
| 603 | qual->vgc_level = vgc_level; |
| 604 | qual->vgc_level_reg = vgc_level; |
| 605 | } |
Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 606 | } |
| 607 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 608 | static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev, |
| 609 | struct link_qual *qual) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 610 | { |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 611 | rt2400pci_set_vgc(rt2x00dev, qual, 0x08); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 612 | } |
| 613 | |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 614 | static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev, |
| 615 | struct link_qual *qual, const u32 count) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 616 | { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 617 | /* |
| 618 | * The link tuner should not run longer then 60 seconds, |
| 619 | * and should run once every 2 seconds. |
| 620 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 621 | if (count > 60 || !(count & 1)) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 622 | return; |
| 623 | |
| 624 | /* |
| 625 | * Base r13 link tuning on the false cca count. |
| 626 | */ |
Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 627 | if ((qual->false_cca > 512) && (qual->vgc_level < 0x20)) |
| 628 | rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level); |
| 629 | else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08)) |
| 630 | rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 631 | } |
| 632 | |
| 633 | /* |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 634 | * Queue handlers. |
| 635 | */ |
| 636 | static void rt2400pci_start_queue(struct data_queue *queue) |
| 637 | { |
| 638 | struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; |
| 639 | u32 reg; |
| 640 | |
| 641 | switch (queue->qid) { |
| 642 | case QID_RX: |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 643 | rt2x00mmio_register_read(rt2x00dev, RXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 644 | rt2x00_set_field32(®, RXCSR0_DISABLE_RX, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 645 | rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 646 | break; |
| 647 | case QID_BEACON: |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 648 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 649 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 1); |
| 650 | rt2x00_set_field32(®, CSR14_TBCN, 1); |
| 651 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 652 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 653 | break; |
| 654 | default: |
| 655 | break; |
| 656 | } |
| 657 | } |
| 658 | |
| 659 | static void rt2400pci_kick_queue(struct data_queue *queue) |
| 660 | { |
| 661 | struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; |
| 662 | u32 reg; |
| 663 | |
| 664 | switch (queue->qid) { |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 665 | case QID_AC_VO: |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 666 | rt2x00mmio_register_read(rt2x00dev, TXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 667 | rt2x00_set_field32(®, TXCSR0_KICK_PRIO, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 668 | rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 669 | break; |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 670 | case QID_AC_VI: |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 671 | rt2x00mmio_register_read(rt2x00dev, TXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 672 | rt2x00_set_field32(®, TXCSR0_KICK_TX, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 673 | rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 674 | break; |
| 675 | case QID_ATIM: |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 676 | rt2x00mmio_register_read(rt2x00dev, TXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 677 | rt2x00_set_field32(®, TXCSR0_KICK_ATIM, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 678 | rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 679 | break; |
| 680 | default: |
| 681 | break; |
| 682 | } |
| 683 | } |
| 684 | |
| 685 | static void rt2400pci_stop_queue(struct data_queue *queue) |
| 686 | { |
| 687 | struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; |
| 688 | u32 reg; |
| 689 | |
| 690 | switch (queue->qid) { |
Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 691 | case QID_AC_VO: |
| 692 | case QID_AC_VI: |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 693 | case QID_ATIM: |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 694 | rt2x00mmio_register_read(rt2x00dev, TXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 695 | rt2x00_set_field32(®, TXCSR0_ABORT, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 696 | rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 697 | break; |
| 698 | case QID_RX: |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 699 | rt2x00mmio_register_read(rt2x00dev, RXCSR0, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 700 | rt2x00_set_field32(®, RXCSR0_DISABLE_RX, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 701 | rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 702 | break; |
| 703 | case QID_BEACON: |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 704 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 705 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 0); |
| 706 | rt2x00_set_field32(®, CSR14_TBCN, 0); |
| 707 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 708 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 709 | |
| 710 | /* |
| 711 | * Wait for possibly running tbtt tasklets. |
| 712 | */ |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 713 | tasklet_kill(&rt2x00dev->tbtt_tasklet); |
Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 714 | break; |
| 715 | default: |
| 716 | break; |
| 717 | } |
| 718 | } |
| 719 | |
| 720 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 721 | * Initialization functions. |
| 722 | */ |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 723 | static bool rt2400pci_get_entry_state(struct queue_entry *entry) |
| 724 | { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 725 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 726 | u32 word; |
| 727 | |
| 728 | if (entry->queue->qid == QID_RX) { |
| 729 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 730 | |
| 731 | return rt2x00_get_field32(word, RXD_W0_OWNER_NIC); |
| 732 | } else { |
| 733 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 734 | |
| 735 | return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || |
| 736 | rt2x00_get_field32(word, TXD_W0_VALID)); |
| 737 | } |
| 738 | } |
| 739 | |
| 740 | static void rt2400pci_clear_entry(struct queue_entry *entry) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 741 | { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 742 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 743 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 744 | u32 word; |
| 745 | |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 746 | if (entry->queue->qid == QID_RX) { |
| 747 | rt2x00_desc_read(entry_priv->desc, 2, &word); |
| 748 | rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len); |
| 749 | rt2x00_desc_write(entry_priv->desc, 2, word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 750 | |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 751 | rt2x00_desc_read(entry_priv->desc, 1, &word); |
| 752 | rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma); |
| 753 | rt2x00_desc_write(entry_priv->desc, 1, word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 754 | |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 755 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 756 | rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1); |
| 757 | rt2x00_desc_write(entry_priv->desc, 0, word); |
| 758 | } else { |
| 759 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
| 760 | rt2x00_set_field32(&word, TXD_W0_VALID, 0); |
| 761 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0); |
| 762 | rt2x00_desc_write(entry_priv->desc, 0, word); |
| 763 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 764 | } |
| 765 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 766 | static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 767 | { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 768 | struct queue_entry_priv_mmio *entry_priv; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 769 | u32 reg; |
| 770 | |
| 771 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 772 | * Initialize registers. |
| 773 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 774 | rt2x00mmio_register_read(rt2x00dev, TXCSR2, ®); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 775 | rt2x00_set_field32(®, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size); |
| 776 | rt2x00_set_field32(®, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit); |
Gertjan van Wingerde | e74df4a | 2011-03-03 19:46:09 +0100 | [diff] [blame] | 777 | rt2x00_set_field32(®, TXCSR2_NUM_ATIM, rt2x00dev->atim->limit); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 778 | rt2x00_set_field32(®, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 779 | rt2x00mmio_register_write(rt2x00dev, TXCSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 780 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 781 | entry_priv = rt2x00dev->tx[1].entries[0].priv_data; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 782 | rt2x00mmio_register_read(rt2x00dev, TXCSR3, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 783 | rt2x00_set_field32(®, TXCSR3_TX_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 784 | entry_priv->desc_dma); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 785 | rt2x00mmio_register_write(rt2x00dev, TXCSR3, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 786 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 787 | entry_priv = rt2x00dev->tx[0].entries[0].priv_data; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 788 | rt2x00mmio_register_read(rt2x00dev, TXCSR5, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 789 | rt2x00_set_field32(®, TXCSR5_PRIO_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 790 | entry_priv->desc_dma); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 791 | rt2x00mmio_register_write(rt2x00dev, TXCSR5, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 792 | |
Gertjan van Wingerde | e74df4a | 2011-03-03 19:46:09 +0100 | [diff] [blame] | 793 | entry_priv = rt2x00dev->atim->entries[0].priv_data; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 794 | rt2x00mmio_register_read(rt2x00dev, TXCSR4, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 795 | rt2x00_set_field32(®, TXCSR4_ATIM_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 796 | entry_priv->desc_dma); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 797 | rt2x00mmio_register_write(rt2x00dev, TXCSR4, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 798 | |
Gertjan van Wingerde | e74df4a | 2011-03-03 19:46:09 +0100 | [diff] [blame] | 799 | entry_priv = rt2x00dev->bcn->entries[0].priv_data; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 800 | rt2x00mmio_register_read(rt2x00dev, TXCSR6, ®); |
Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 801 | rt2x00_set_field32(®, TXCSR6_BEACON_RING_REGISTER, |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 802 | entry_priv->desc_dma); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 803 | rt2x00mmio_register_write(rt2x00dev, TXCSR6, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 804 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 805 | rt2x00mmio_register_read(rt2x00dev, RXCSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 806 | rt2x00_set_field32(®, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size); |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 807 | rt2x00_set_field32(®, RXCSR1_NUM_RXD, rt2x00dev->rx->limit); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 808 | rt2x00mmio_register_write(rt2x00dev, RXCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 809 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 810 | entry_priv = rt2x00dev->rx->entries[0].priv_data; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 811 | rt2x00mmio_register_read(rt2x00dev, RXCSR2, ®); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 812 | rt2x00_set_field32(®, RXCSR2_RX_RING_REGISTER, |
| 813 | entry_priv->desc_dma); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 814 | rt2x00mmio_register_write(rt2x00dev, RXCSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 815 | |
| 816 | return 0; |
| 817 | } |
| 818 | |
| 819 | static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev) |
| 820 | { |
| 821 | u32 reg; |
| 822 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 823 | rt2x00mmio_register_write(rt2x00dev, PSCSR0, 0x00020002); |
| 824 | rt2x00mmio_register_write(rt2x00dev, PSCSR1, 0x00000002); |
| 825 | rt2x00mmio_register_write(rt2x00dev, PSCSR2, 0x00023f20); |
| 826 | rt2x00mmio_register_write(rt2x00dev, PSCSR3, 0x00000002); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 827 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 828 | rt2x00mmio_register_read(rt2x00dev, TIMECSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 829 | rt2x00_set_field32(®, TIMECSR_US_COUNT, 33); |
| 830 | rt2x00_set_field32(®, TIMECSR_US_64_COUNT, 63); |
| 831 | rt2x00_set_field32(®, TIMECSR_BEACON_EXPECT, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 832 | rt2x00mmio_register_write(rt2x00dev, TIMECSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 833 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 834 | rt2x00mmio_register_read(rt2x00dev, CSR9, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 835 | rt2x00_set_field32(®, CSR9_MAX_FRAME_UNIT, |
| 836 | (rt2x00dev->rx->data_size / 128)); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 837 | rt2x00mmio_register_write(rt2x00dev, CSR9, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 838 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 839 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | 1f90916 | 2008-07-08 13:45:20 +0200 | [diff] [blame] | 840 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 0); |
| 841 | rt2x00_set_field32(®, CSR14_TSF_SYNC, 0); |
| 842 | rt2x00_set_field32(®, CSR14_TBCN, 0); |
| 843 | rt2x00_set_field32(®, CSR14_TCFP, 0); |
| 844 | rt2x00_set_field32(®, CSR14_TATIMW, 0); |
| 845 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); |
| 846 | rt2x00_set_field32(®, CSR14_CFP_COUNT_PRELOAD, 0); |
| 847 | rt2x00_set_field32(®, CSR14_TBCM_PRELOAD, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 848 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | 1f90916 | 2008-07-08 13:45:20 +0200 | [diff] [blame] | 849 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 850 | rt2x00mmio_register_write(rt2x00dev, CNT3, 0x3f080000); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 851 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 852 | rt2x00mmio_register_read(rt2x00dev, ARCSR0, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 853 | rt2x00_set_field32(®, ARCSR0_AR_BBP_DATA0, 133); |
| 854 | rt2x00_set_field32(®, ARCSR0_AR_BBP_ID0, 134); |
| 855 | rt2x00_set_field32(®, ARCSR0_AR_BBP_DATA1, 136); |
| 856 | rt2x00_set_field32(®, ARCSR0_AR_BBP_ID1, 135); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 857 | rt2x00mmio_register_write(rt2x00dev, ARCSR0, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 858 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 859 | rt2x00mmio_register_read(rt2x00dev, RXCSR3, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 860 | rt2x00_set_field32(®, RXCSR3_BBP_ID0, 3); /* Tx power.*/ |
| 861 | rt2x00_set_field32(®, RXCSR3_BBP_ID0_VALID, 1); |
| 862 | rt2x00_set_field32(®, RXCSR3_BBP_ID1, 32); /* Signal */ |
| 863 | rt2x00_set_field32(®, RXCSR3_BBP_ID1_VALID, 1); |
| 864 | rt2x00_set_field32(®, RXCSR3_BBP_ID2, 36); /* Rssi */ |
| 865 | rt2x00_set_field32(®, RXCSR3_BBP_ID2_VALID, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 866 | rt2x00mmio_register_write(rt2x00dev, RXCSR3, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 867 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 868 | rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 869 | |
| 870 | if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE)) |
| 871 | return -EBUSY; |
| 872 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 873 | rt2x00mmio_register_write(rt2x00dev, MACCSR0, 0x00217223); |
| 874 | rt2x00mmio_register_write(rt2x00dev, MACCSR1, 0x00235518); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 875 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 876 | rt2x00mmio_register_read(rt2x00dev, MACCSR2, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 877 | rt2x00_set_field32(®, MACCSR2_DELAY, 64); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 878 | rt2x00mmio_register_write(rt2x00dev, MACCSR2, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 879 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 880 | rt2x00mmio_register_read(rt2x00dev, RALINKCSR, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 881 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA0, 17); |
| 882 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID0, 154); |
| 883 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA1, 0); |
| 884 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID1, 154); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 885 | rt2x00mmio_register_write(rt2x00dev, RALINKCSR, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 886 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 887 | rt2x00mmio_register_read(rt2x00dev, CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 888 | rt2x00_set_field32(®, CSR1_SOFT_RESET, 1); |
| 889 | rt2x00_set_field32(®, CSR1_BBP_RESET, 0); |
| 890 | rt2x00_set_field32(®, CSR1_HOST_READY, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 891 | rt2x00mmio_register_write(rt2x00dev, CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 892 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 893 | rt2x00mmio_register_read(rt2x00dev, CSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 894 | rt2x00_set_field32(®, CSR1_SOFT_RESET, 0); |
| 895 | rt2x00_set_field32(®, CSR1_HOST_READY, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 896 | rt2x00mmio_register_write(rt2x00dev, CSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 897 | |
| 898 | /* |
| 899 | * We must clear the FCS and FIFO error count. |
| 900 | * These registers are cleared on read, |
| 901 | * so we may pass a useless variable to store the value. |
| 902 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 903 | rt2x00mmio_register_read(rt2x00dev, CNT0, ®); |
| 904 | rt2x00mmio_register_read(rt2x00dev, CNT4, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 905 | |
| 906 | return 0; |
| 907 | } |
| 908 | |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 909 | static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev) |
| 910 | { |
| 911 | unsigned int i; |
| 912 | u8 value; |
| 913 | |
| 914 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
| 915 | rt2400pci_bbp_read(rt2x00dev, 0, &value); |
| 916 | if ((value != 0xff) && (value != 0x00)) |
| 917 | return 0; |
| 918 | udelay(REGISTER_BUSY_DELAY); |
| 919 | } |
| 920 | |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 921 | rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n"); |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 922 | return -EACCES; |
| 923 | } |
| 924 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 925 | static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev) |
| 926 | { |
| 927 | unsigned int i; |
| 928 | u16 eeprom; |
| 929 | u8 reg_id; |
| 930 | u8 value; |
| 931 | |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 932 | if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev))) |
| 933 | return -EACCES; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 934 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 935 | rt2400pci_bbp_write(rt2x00dev, 1, 0x00); |
| 936 | rt2400pci_bbp_write(rt2x00dev, 3, 0x27); |
| 937 | rt2400pci_bbp_write(rt2x00dev, 4, 0x08); |
| 938 | rt2400pci_bbp_write(rt2x00dev, 10, 0x0f); |
| 939 | rt2400pci_bbp_write(rt2x00dev, 15, 0x72); |
| 940 | rt2400pci_bbp_write(rt2x00dev, 16, 0x74); |
| 941 | rt2400pci_bbp_write(rt2x00dev, 17, 0x20); |
| 942 | rt2400pci_bbp_write(rt2x00dev, 18, 0x72); |
| 943 | rt2400pci_bbp_write(rt2x00dev, 19, 0x0b); |
| 944 | rt2400pci_bbp_write(rt2x00dev, 20, 0x00); |
| 945 | rt2400pci_bbp_write(rt2x00dev, 28, 0x11); |
| 946 | rt2400pci_bbp_write(rt2x00dev, 29, 0x04); |
| 947 | rt2400pci_bbp_write(rt2x00dev, 30, 0x21); |
| 948 | rt2400pci_bbp_write(rt2x00dev, 31, 0x00); |
| 949 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 950 | for (i = 0; i < EEPROM_BBP_SIZE; i++) { |
| 951 | rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom); |
| 952 | |
| 953 | if (eeprom != 0xffff && eeprom != 0x0000) { |
| 954 | reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID); |
| 955 | value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 956 | rt2400pci_bbp_write(rt2x00dev, reg_id, value); |
| 957 | } |
| 958 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 959 | |
| 960 | return 0; |
| 961 | } |
| 962 | |
| 963 | /* |
| 964 | * Device state switch handlers. |
| 965 | */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 966 | static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev, |
| 967 | enum dev_state state) |
| 968 | { |
Helmut Schaa | b550911 | 2011-01-30 13:20:52 +0100 | [diff] [blame] | 969 | int mask = (state == STATE_RADIO_IRQ_OFF); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 970 | u32 reg; |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 971 | unsigned long flags; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 972 | |
| 973 | /* |
| 974 | * When interrupts are being enabled, the interrupt registers |
| 975 | * should clear the register to assure a clean state. |
| 976 | */ |
| 977 | if (state == STATE_RADIO_IRQ_ON) { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 978 | rt2x00mmio_register_read(rt2x00dev, CSR7, ®); |
| 979 | rt2x00mmio_register_write(rt2x00dev, CSR7, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 980 | } |
| 981 | |
| 982 | /* |
| 983 | * Only toggle the interrupts bits we are going to use. |
| 984 | * Non-checked interrupt bits are disabled by default. |
| 985 | */ |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 986 | spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags); |
| 987 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 988 | rt2x00mmio_register_read(rt2x00dev, CSR8, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 989 | rt2x00_set_field32(®, CSR8_TBCN_EXPIRE, mask); |
| 990 | rt2x00_set_field32(®, CSR8_TXDONE_TXRING, mask); |
| 991 | rt2x00_set_field32(®, CSR8_TXDONE_ATIMRING, mask); |
| 992 | rt2x00_set_field32(®, CSR8_TXDONE_PRIORING, mask); |
| 993 | rt2x00_set_field32(®, CSR8_RXDONE, mask); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 994 | rt2x00mmio_register_write(rt2x00dev, CSR8, reg); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 995 | |
| 996 | spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags); |
| 997 | |
| 998 | if (state == STATE_RADIO_IRQ_OFF) { |
| 999 | /* |
| 1000 | * Ensure that all tasklets are finished before |
| 1001 | * disabling the interrupts. |
| 1002 | */ |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1003 | tasklet_kill(&rt2x00dev->txstatus_tasklet); |
| 1004 | tasklet_kill(&rt2x00dev->rxdone_tasklet); |
| 1005 | tasklet_kill(&rt2x00dev->tbtt_tasklet); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1006 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1007 | } |
| 1008 | |
| 1009 | static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev) |
| 1010 | { |
| 1011 | /* |
| 1012 | * Initialize all registers. |
| 1013 | */ |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1014 | if (unlikely(rt2400pci_init_queues(rt2x00dev) || |
| 1015 | rt2400pci_init_registers(rt2x00dev) || |
| 1016 | rt2400pci_init_bbp(rt2x00dev))) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1017 | return -EIO; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1018 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1019 | return 0; |
| 1020 | } |
| 1021 | |
| 1022 | static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev) |
| 1023 | { |
Ivo van Doorn | a2c9b65 | 2009-01-28 00:32:33 +0100 | [diff] [blame] | 1024 | /* |
| 1025 | * Disable power |
| 1026 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1027 | rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1028 | } |
| 1029 | |
| 1030 | static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev, |
| 1031 | enum dev_state state) |
| 1032 | { |
Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1033 | u32 reg, reg2; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1034 | unsigned int i; |
| 1035 | char put_to_sleep; |
| 1036 | char bbp_state; |
| 1037 | char rf_state; |
| 1038 | |
| 1039 | put_to_sleep = (state != STATE_AWAKE); |
| 1040 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1041 | rt2x00mmio_register_read(rt2x00dev, PWRCSR1, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1042 | rt2x00_set_field32(®, PWRCSR1_SET_STATE, 1); |
| 1043 | rt2x00_set_field32(®, PWRCSR1_BBP_DESIRE_STATE, state); |
| 1044 | rt2x00_set_field32(®, PWRCSR1_RF_DESIRE_STATE, state); |
| 1045 | rt2x00_set_field32(®, PWRCSR1_PUT_TO_SLEEP, put_to_sleep); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1046 | rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1047 | |
| 1048 | /* |
| 1049 | * Device is not guaranteed to be in the requested state yet. |
| 1050 | * We must wait until the register indicates that the |
| 1051 | * device has entered the correct state. |
| 1052 | */ |
| 1053 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1054 | rt2x00mmio_register_read(rt2x00dev, PWRCSR1, ®2); |
Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1055 | bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE); |
| 1056 | rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1057 | if (bbp_state == state && rf_state == state) |
| 1058 | return 0; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1059 | rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1060 | msleep(10); |
| 1061 | } |
| 1062 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1063 | return -EBUSY; |
| 1064 | } |
| 1065 | |
| 1066 | static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev, |
| 1067 | enum dev_state state) |
| 1068 | { |
| 1069 | int retval = 0; |
| 1070 | |
| 1071 | switch (state) { |
| 1072 | case STATE_RADIO_ON: |
| 1073 | retval = rt2400pci_enable_radio(rt2x00dev); |
| 1074 | break; |
| 1075 | case STATE_RADIO_OFF: |
| 1076 | rt2400pci_disable_radio(rt2x00dev); |
| 1077 | break; |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1078 | case STATE_RADIO_IRQ_ON: |
| 1079 | case STATE_RADIO_IRQ_OFF: |
| 1080 | rt2400pci_toggle_irq(rt2x00dev, state); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1081 | break; |
| 1082 | case STATE_DEEP_SLEEP: |
| 1083 | case STATE_SLEEP: |
| 1084 | case STATE_STANDBY: |
| 1085 | case STATE_AWAKE: |
| 1086 | retval = rt2400pci_set_state(rt2x00dev, state); |
| 1087 | break; |
| 1088 | default: |
| 1089 | retval = -ENOTSUPP; |
| 1090 | break; |
| 1091 | } |
| 1092 | |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1093 | if (unlikely(retval)) |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1094 | rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n", |
| 1095 | state, retval); |
Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1096 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1097 | return retval; |
| 1098 | } |
| 1099 | |
| 1100 | /* |
| 1101 | * TX descriptor initialization |
| 1102 | */ |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1103 | static void rt2400pci_write_tx_desc(struct queue_entry *entry, |
Ivo van Doorn | 61486e0 | 2008-05-10 13:42:31 +0200 | [diff] [blame] | 1104 | struct txentry_desc *txdesc) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1105 | { |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1106 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1107 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1108 | __le32 *txd = entry_priv->desc; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1109 | u32 word; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1110 | |
| 1111 | /* |
| 1112 | * Start writing the descriptor words. |
| 1113 | */ |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1114 | rt2x00_desc_read(txd, 1, &word); |
Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1115 | rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma); |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1116 | rt2x00_desc_write(txd, 1, word); |
Gertjan van Wingerde | 4de36fe | 2008-05-10 13:44:14 +0200 | [diff] [blame] | 1117 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1118 | rt2x00_desc_read(txd, 2, &word); |
Gertjan van Wingerde | df624ca | 2010-05-03 22:43:05 +0200 | [diff] [blame] | 1119 | rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, txdesc->length); |
| 1120 | rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, txdesc->length); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1121 | rt2x00_desc_write(txd, 2, word); |
| 1122 | |
| 1123 | rt2x00_desc_read(txd, 3, &word); |
Helmut Schaa | 26a1d07 | 2011-03-03 19:42:35 +0100 | [diff] [blame] | 1124 | rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->u.plcp.signal); |
Ivo van Doorn | 49da260 | 2007-11-27 21:47:56 +0100 | [diff] [blame] | 1125 | rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5); |
| 1126 | rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1); |
Helmut Schaa | 26a1d07 | 2011-03-03 19:42:35 +0100 | [diff] [blame] | 1127 | rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->u.plcp.service); |
Ivo van Doorn | 49da260 | 2007-11-27 21:47:56 +0100 | [diff] [blame] | 1128 | rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6); |
| 1129 | rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1130 | rt2x00_desc_write(txd, 3, word); |
| 1131 | |
| 1132 | rt2x00_desc_read(txd, 4, &word); |
Helmut Schaa | 26a1d07 | 2011-03-03 19:42:35 +0100 | [diff] [blame] | 1133 | rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, |
| 1134 | txdesc->u.plcp.length_low); |
Ivo van Doorn | 49da260 | 2007-11-27 21:47:56 +0100 | [diff] [blame] | 1135 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8); |
| 1136 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1); |
Helmut Schaa | 26a1d07 | 2011-03-03 19:42:35 +0100 | [diff] [blame] | 1137 | rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, |
| 1138 | txdesc->u.plcp.length_high); |
Ivo van Doorn | 49da260 | 2007-11-27 21:47:56 +0100 | [diff] [blame] | 1139 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7); |
| 1140 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1141 | rt2x00_desc_write(txd, 4, word); |
| 1142 | |
Gertjan van Wingerde | e01f1ec | 2010-05-11 23:51:39 +0200 | [diff] [blame] | 1143 | /* |
| 1144 | * Writing TXD word 0 must the last to prevent a race condition with |
| 1145 | * the device, whereby the device may take hold of the TXD before we |
| 1146 | * finished updating it. |
| 1147 | */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1148 | rt2x00_desc_read(txd, 0, &word); |
| 1149 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1); |
| 1150 | rt2x00_set_field32(&word, TXD_W0_VALID, 1); |
| 1151 | rt2x00_set_field32(&word, TXD_W0_MORE_FRAG, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1152 | test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1153 | rt2x00_set_field32(&word, TXD_W0_ACK, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1154 | test_bit(ENTRY_TXD_ACK, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1155 | rt2x00_set_field32(&word, TXD_W0_TIMESTAMP, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1156 | test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1157 | rt2x00_set_field32(&word, TXD_W0_RTS, |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1158 | test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags)); |
Helmut Schaa | 2517794 | 2011-03-03 19:43:25 +0100 | [diff] [blame] | 1159 | rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1160 | rt2x00_set_field32(&word, TXD_W0_RETRY_MODE, |
Ivo van Doorn | aade510 | 2008-05-10 13:45:58 +0200 | [diff] [blame] | 1161 | test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1162 | rt2x00_desc_write(txd, 0, word); |
Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1163 | |
| 1164 | /* |
| 1165 | * Register descriptor details in skb frame descriptor. |
| 1166 | */ |
| 1167 | skbdesc->desc = txd; |
| 1168 | skbdesc->desc_len = TXD_DESC_SIZE; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1169 | } |
| 1170 | |
| 1171 | /* |
| 1172 | * TX data initialization |
| 1173 | */ |
Gertjan van Wingerde | f224f4e | 2010-05-08 23:40:25 +0200 | [diff] [blame] | 1174 | static void rt2400pci_write_beacon(struct queue_entry *entry, |
| 1175 | struct txentry_desc *txdesc) |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1176 | { |
| 1177 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1178 | u32 reg; |
| 1179 | |
| 1180 | /* |
| 1181 | * Disable beaconing while we are reloading the beacon data, |
| 1182 | * otherwise we might be sending out invalid data. |
| 1183 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1184 | rt2x00mmio_register_read(rt2x00dev, CSR14, ®); |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1185 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1186 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1187 | |
Stanislaw Gruszka | 4ea545d | 2013-02-13 14:27:05 +0100 | [diff] [blame] | 1188 | if (rt2x00queue_map_txskb(entry)) { |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1189 | rt2x00_err(rt2x00dev, "Fail to map beacon, aborting\n"); |
Stanislaw Gruszka | 4ea545d | 2013-02-13 14:27:05 +0100 | [diff] [blame] | 1190 | goto out; |
| 1191 | } |
| 1192 | /* |
| 1193 | * Enable beaconing again. |
| 1194 | */ |
| 1195 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 1); |
Gertjan van Wingerde | 5c3b685 | 2010-06-03 10:51:41 +0200 | [diff] [blame] | 1196 | /* |
| 1197 | * Write the TX descriptor for the beacon. |
| 1198 | */ |
Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1199 | rt2400pci_write_tx_desc(entry, txdesc); |
Gertjan van Wingerde | 5c3b685 | 2010-06-03 10:51:41 +0200 | [diff] [blame] | 1200 | |
| 1201 | /* |
| 1202 | * Dump beacon to userspace through debugfs. |
| 1203 | */ |
| 1204 | rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb); |
Stanislaw Gruszka | 4ea545d | 2013-02-13 14:27:05 +0100 | [diff] [blame] | 1205 | out: |
Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 1206 | /* |
| 1207 | * Enable beaconing again. |
| 1208 | */ |
Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 1209 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1210 | rt2x00mmio_register_write(rt2x00dev, CSR14, reg); |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1211 | } |
| 1212 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1213 | /* |
| 1214 | * RX control handlers |
| 1215 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1216 | static void rt2400pci_fill_rxdone(struct queue_entry *entry, |
| 1217 | struct rxdone_entry_desc *rxdesc) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1218 | { |
Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1219 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1220 | struct queue_entry_priv_mmio *entry_priv = entry->priv_data; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1221 | u32 word0; |
| 1222 | u32 word2; |
Ivo van Doorn | 8999389 | 2008-03-09 22:49:04 +0100 | [diff] [blame] | 1223 | u32 word3; |
Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1224 | u32 word4; |
| 1225 | u64 tsf; |
| 1226 | u32 rx_low; |
| 1227 | u32 rx_high; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1228 | |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1229 | rt2x00_desc_read(entry_priv->desc, 0, &word0); |
| 1230 | rt2x00_desc_read(entry_priv->desc, 2, &word2); |
| 1231 | rt2x00_desc_read(entry_priv->desc, 3, &word3); |
Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1232 | rt2x00_desc_read(entry_priv->desc, 4, &word4); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1233 | |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1234 | if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR)) |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1235 | rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC; |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1236 | if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR)) |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1237 | rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1238 | |
| 1239 | /* |
Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1240 | * We only get the lower 32bits from the timestamp, |
| 1241 | * to get the full 64bits we must complement it with |
| 1242 | * the timestamp from get_tsf(). |
| 1243 | * Note that when a wraparound of the lower 32bits |
| 1244 | * has occurred between the frame arrival and the get_tsf() |
| 1245 | * call, we must decrease the higher 32bits with 1 to get |
| 1246 | * to correct value. |
| 1247 | */ |
Eliad Peller | 37a41b4 | 2011-09-21 14:06:11 +0300 | [diff] [blame] | 1248 | tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw, NULL); |
Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1249 | rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME); |
| 1250 | rx_high = upper_32_bits(tsf); |
| 1251 | |
| 1252 | if ((u32)tsf <= rx_low) |
| 1253 | rx_high--; |
| 1254 | |
| 1255 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1256 | * Obtain the status about this packet. |
Ivo van Doorn | 8ed0985 | 2008-03-10 00:30:44 +0100 | [diff] [blame] | 1257 | * The signal is the PLCP value, and needs to be stripped |
| 1258 | * of the preamble bit (0x08). |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1259 | */ |
Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1260 | rxdesc->timestamp = ((u64)rx_high << 32) | rx_low; |
Ivo van Doorn | 8ed0985 | 2008-03-10 00:30:44 +0100 | [diff] [blame] | 1261 | rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08; |
Stanislaw Gruszka | 2bf127a | 2013-10-15 14:28:48 +0200 | [diff] [blame] | 1262 | rxdesc->rssi = rt2x00_get_field32(word3, RXD_W3_RSSI) - |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1263 | entry->queue->rt2x00dev->rssi_offset; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1264 | rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT); |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1265 | |
Ivo van Doorn | dec13b6 | 2008-05-10 13:46:08 +0200 | [diff] [blame] | 1266 | rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP; |
Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1267 | if (rt2x00_get_field32(word0, RXD_W0_MY_BSS)) |
| 1268 | rxdesc->dev_flags |= RXDONE_MY_BSS; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1269 | } |
| 1270 | |
| 1271 | /* |
| 1272 | * Interrupt functions. |
| 1273 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1274 | static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev, |
Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1275 | const enum data_queue_qid queue_idx) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1276 | { |
Gertjan van Wingerde | 61c6e48 | 2011-03-03 19:46:29 +0100 | [diff] [blame] | 1277 | struct data_queue *queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1278 | struct queue_entry_priv_mmio *entry_priv; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1279 | struct queue_entry *entry; |
| 1280 | struct txdone_entry_desc txdesc; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1281 | u32 word; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1282 | |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1283 | while (!rt2x00queue_empty(queue)) { |
| 1284 | entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE); |
Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1285 | entry_priv = entry->priv_data; |
| 1286 | rt2x00_desc_read(entry_priv->desc, 0, &word); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1287 | |
| 1288 | if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || |
| 1289 | !rt2x00_get_field32(word, TXD_W0_VALID)) |
| 1290 | break; |
| 1291 | |
| 1292 | /* |
| 1293 | * Obtain the status about this packet. |
| 1294 | */ |
Ivo van Doorn | fb55f4d1 | 2008-05-10 13:42:06 +0200 | [diff] [blame] | 1295 | txdesc.flags = 0; |
| 1296 | switch (rt2x00_get_field32(word, TXD_W0_RESULT)) { |
| 1297 | case 0: /* Success */ |
| 1298 | case 1: /* Success with retry */ |
| 1299 | __set_bit(TXDONE_SUCCESS, &txdesc.flags); |
| 1300 | break; |
| 1301 | case 2: /* Failure, excessive retries */ |
| 1302 | __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags); |
| 1303 | /* Don't break, this is a failed frame! */ |
| 1304 | default: /* Failure */ |
| 1305 | __set_bit(TXDONE_FAILURE, &txdesc.flags); |
| 1306 | } |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1307 | txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1308 | |
Gertjan van Wingerde | e513a0b | 2010-06-29 21:41:40 +0200 | [diff] [blame] | 1309 | rt2x00lib_txdone(entry, &txdesc); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1310 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1311 | } |
| 1312 | |
Helmut Schaa | 7a5a681 | 2011-04-18 15:31:31 +0200 | [diff] [blame] | 1313 | static inline void rt2400pci_enable_interrupt(struct rt2x00_dev *rt2x00dev, |
| 1314 | struct rt2x00_field32 irq_field) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1315 | { |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1316 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1317 | |
| 1318 | /* |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1319 | * Enable a single interrupt. The interrupt mask register |
| 1320 | * access needs locking. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1321 | */ |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 1322 | spin_lock_irq(&rt2x00dev->irqmask_lock); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1323 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1324 | rt2x00mmio_register_read(rt2x00dev, CSR8, ®); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1325 | rt2x00_set_field32(®, irq_field, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1326 | rt2x00mmio_register_write(rt2x00dev, CSR8, reg); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1327 | |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 1328 | spin_unlock_irq(&rt2x00dev->irqmask_lock); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1329 | } |
| 1330 | |
| 1331 | static void rt2400pci_txstatus_tasklet(unsigned long data) |
| 1332 | { |
| 1333 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
| 1334 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1335 | |
| 1336 | /* |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1337 | * Handle all tx queues. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1338 | */ |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1339 | rt2400pci_txdone(rt2x00dev, QID_ATIM); |
| 1340 | rt2400pci_txdone(rt2x00dev, QID_AC_VO); |
| 1341 | rt2400pci_txdone(rt2x00dev, QID_AC_VI); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1342 | |
| 1343 | /* |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1344 | * Enable all TXDONE interrupts again. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1345 | */ |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1346 | if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) { |
| 1347 | spin_lock_irq(&rt2x00dev->irqmask_lock); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1348 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1349 | rt2x00mmio_register_read(rt2x00dev, CSR8, ®); |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1350 | rt2x00_set_field32(®, CSR8_TXDONE_TXRING, 0); |
| 1351 | rt2x00_set_field32(®, CSR8_TXDONE_ATIMRING, 0); |
| 1352 | rt2x00_set_field32(®, CSR8_TXDONE_PRIORING, 0); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1353 | rt2x00mmio_register_write(rt2x00dev, CSR8, reg); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1354 | |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1355 | spin_unlock_irq(&rt2x00dev->irqmask_lock); |
| 1356 | } |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1357 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1358 | |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1359 | static void rt2400pci_tbtt_tasklet(unsigned long data) |
| 1360 | { |
| 1361 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
| 1362 | rt2x00lib_beacondone(rt2x00dev); |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1363 | if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
| 1364 | rt2400pci_enable_interrupt(rt2x00dev, CSR8_TBCN_EXPIRE); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1365 | } |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1366 | |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1367 | static void rt2400pci_rxdone_tasklet(unsigned long data) |
| 1368 | { |
| 1369 | struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1370 | if (rt2x00mmio_rxdone(rt2x00dev)) |
Helmut Schaa | 1663893 | 2011-03-28 13:29:44 +0200 | [diff] [blame] | 1371 | tasklet_schedule(&rt2x00dev->rxdone_tasklet); |
Helmut Schaa | abc1199 | 2011-08-06 13:13:48 +0200 | [diff] [blame] | 1372 | else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
Helmut Schaa | 1663893 | 2011-03-28 13:29:44 +0200 | [diff] [blame] | 1373 | rt2400pci_enable_interrupt(rt2x00dev, CSR8_RXDONE); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1374 | } |
| 1375 | |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1376 | static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance) |
| 1377 | { |
| 1378 | struct rt2x00_dev *rt2x00dev = dev_instance; |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1379 | u32 reg, mask; |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1380 | |
| 1381 | /* |
| 1382 | * Get the interrupt sources & saved to local variable. |
| 1383 | * Write register value back to clear pending interrupts. |
| 1384 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1385 | rt2x00mmio_register_read(rt2x00dev, CSR7, ®); |
| 1386 | rt2x00mmio_register_write(rt2x00dev, CSR7, reg); |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1387 | |
| 1388 | if (!reg) |
| 1389 | return IRQ_NONE; |
| 1390 | |
| 1391 | if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) |
| 1392 | return IRQ_HANDLED; |
| 1393 | |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1394 | mask = reg; |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1395 | |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1396 | /* |
| 1397 | * Schedule tasklets for interrupt handling. |
| 1398 | */ |
| 1399 | if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE)) |
| 1400 | tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet); |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1401 | |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1402 | if (rt2x00_get_field32(reg, CSR7_RXDONE)) |
| 1403 | tasklet_schedule(&rt2x00dev->rxdone_tasklet); |
| 1404 | |
| 1405 | if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING) || |
| 1406 | rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING) || |
| 1407 | rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) { |
| 1408 | tasklet_schedule(&rt2x00dev->txstatus_tasklet); |
| 1409 | /* |
| 1410 | * Mask out all txdone interrupts. |
| 1411 | */ |
| 1412 | rt2x00_set_field32(&mask, CSR8_TXDONE_TXRING, 1); |
| 1413 | rt2x00_set_field32(&mask, CSR8_TXDONE_ATIMRING, 1); |
| 1414 | rt2x00_set_field32(&mask, CSR8_TXDONE_PRIORING, 1); |
| 1415 | } |
| 1416 | |
| 1417 | /* |
| 1418 | * Disable all interrupts for which a tasklet was scheduled right now, |
| 1419 | * the tasklet will reenable the appropriate interrupts. |
| 1420 | */ |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 1421 | spin_lock(&rt2x00dev->irqmask_lock); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1422 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1423 | rt2x00mmio_register_read(rt2x00dev, CSR8, ®); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1424 | reg |= mask; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1425 | rt2x00mmio_register_write(rt2x00dev, CSR8, reg); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1426 | |
Helmut Schaa | 0aa13b2 | 2011-03-03 19:45:16 +0100 | [diff] [blame] | 1427 | spin_unlock(&rt2x00dev->irqmask_lock); |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1428 | |
| 1429 | |
| 1430 | |
| 1431 | return IRQ_HANDLED; |
Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1432 | } |
| 1433 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1434 | /* |
| 1435 | * Device probe functions. |
| 1436 | */ |
| 1437 | static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev) |
| 1438 | { |
| 1439 | struct eeprom_93cx6 eeprom; |
| 1440 | u32 reg; |
| 1441 | u16 word; |
| 1442 | u8 *mac; |
| 1443 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1444 | rt2x00mmio_register_read(rt2x00dev, CSR21, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1445 | |
| 1446 | eeprom.data = rt2x00dev; |
| 1447 | eeprom.register_read = rt2400pci_eepromregister_read; |
| 1448 | eeprom.register_write = rt2400pci_eepromregister_write; |
| 1449 | eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ? |
| 1450 | PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66; |
| 1451 | eeprom.reg_data_in = 0; |
| 1452 | eeprom.reg_data_out = 0; |
| 1453 | eeprom.reg_data_clock = 0; |
| 1454 | eeprom.reg_chip_select = 0; |
| 1455 | |
| 1456 | eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom, |
| 1457 | EEPROM_SIZE / sizeof(u16)); |
| 1458 | |
| 1459 | /* |
| 1460 | * Start validation of the data that has been read. |
| 1461 | */ |
| 1462 | mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0); |
| 1463 | if (!is_valid_ether_addr(mac)) { |
Joe Perches | f4f7f414 | 2012-07-12 19:33:08 +0000 | [diff] [blame] | 1464 | eth_random_addr(mac); |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1465 | rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1466 | } |
| 1467 | |
| 1468 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word); |
| 1469 | if (word == 0xffff) { |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1470 | rt2x00_err(rt2x00dev, "Invalid EEPROM data detected\n"); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1471 | return -EINVAL; |
| 1472 | } |
| 1473 | |
| 1474 | return 0; |
| 1475 | } |
| 1476 | |
| 1477 | static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev) |
| 1478 | { |
| 1479 | u32 reg; |
| 1480 | u16 value; |
| 1481 | u16 eeprom; |
| 1482 | |
| 1483 | /* |
| 1484 | * Read EEPROM word for configuration. |
| 1485 | */ |
| 1486 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom); |
| 1487 | |
| 1488 | /* |
| 1489 | * Identify RF chipset. |
| 1490 | */ |
| 1491 | value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1492 | rt2x00mmio_register_read(rt2x00dev, CSR0, ®); |
Gertjan van Wingerde | 49e721e | 2010-02-13 20:55:49 +0100 | [diff] [blame] | 1493 | rt2x00_set_chip(rt2x00dev, RT2460, value, |
| 1494 | rt2x00_get_field32(reg, CSR0_REVISION)); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1495 | |
Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1496 | if (!rt2x00_rf(rt2x00dev, RF2420) && !rt2x00_rf(rt2x00dev, RF2421)) { |
Joe Perches | ec9c498 | 2013-04-19 08:33:40 -0700 | [diff] [blame] | 1497 | rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n"); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1498 | return -ENODEV; |
| 1499 | } |
| 1500 | |
| 1501 | /* |
| 1502 | * Identify default antenna configuration. |
| 1503 | */ |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1504 | rt2x00dev->default_ant.tx = |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1505 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT); |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1506 | rt2x00dev->default_ant.rx = |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1507 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT); |
| 1508 | |
| 1509 | /* |
Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1510 | * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead. |
| 1511 | * I am not 100% sure about this, but the legacy drivers do not |
| 1512 | * indicate antenna swapping in software is required when |
| 1513 | * diversity is enabled. |
| 1514 | */ |
| 1515 | if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY) |
| 1516 | rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; |
| 1517 | if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY) |
| 1518 | rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; |
| 1519 | |
| 1520 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1521 | * Store led mode, for correct led behaviour. |
| 1522 | */ |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 1523 | #ifdef CONFIG_RT2X00_LIB_LEDS |
Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 1524 | value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE); |
| 1525 | |
Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 1526 | rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO); |
Ivo van Doorn | 3d3e451 | 2009-01-17 20:44:08 +0100 | [diff] [blame] | 1527 | if (value == LED_MODE_TXRX_ACTIVITY || |
| 1528 | value == LED_MODE_DEFAULT || |
| 1529 | value == LED_MODE_ASUS) |
Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 1530 | rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual, |
| 1531 | LED_TYPE_ACTIVITY); |
Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 1532 | #endif /* CONFIG_RT2X00_LIB_LEDS */ |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1533 | |
| 1534 | /* |
| 1535 | * Detect if this device has an hardware controlled radio. |
| 1536 | */ |
| 1537 | if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO)) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 1538 | __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1539 | |
| 1540 | /* |
| 1541 | * Check if the BBP tuning should be enabled. |
| 1542 | */ |
Ivo van Doorn | 27df2a9 | 2010-07-11 12:24:22 +0200 | [diff] [blame] | 1543 | if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING)) |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 1544 | __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1545 | |
| 1546 | return 0; |
| 1547 | } |
| 1548 | |
| 1549 | /* |
| 1550 | * RF value list for RF2420 & RF2421 |
| 1551 | * Supports: 2.4 GHz |
| 1552 | */ |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1553 | static const struct rf_channel rf_vals_b[] = { |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1554 | { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 }, |
| 1555 | { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 }, |
| 1556 | { 3, 0x00022058, 0x000c2002, 0x00000101, 0 }, |
| 1557 | { 4, 0x00022058, 0x000c2016, 0x00000101, 0 }, |
| 1558 | { 5, 0x00022058, 0x000c202a, 0x00000101, 0 }, |
| 1559 | { 6, 0x00022058, 0x000c203e, 0x00000101, 0 }, |
| 1560 | { 7, 0x00022058, 0x000c2052, 0x00000101, 0 }, |
| 1561 | { 8, 0x00022058, 0x000c2066, 0x00000101, 0 }, |
| 1562 | { 9, 0x00022058, 0x000c207a, 0x00000101, 0 }, |
| 1563 | { 10, 0x00022058, 0x000c208e, 0x00000101, 0 }, |
| 1564 | { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 }, |
| 1565 | { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 }, |
| 1566 | { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 }, |
| 1567 | { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 }, |
| 1568 | }; |
| 1569 | |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1570 | static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1571 | { |
| 1572 | struct hw_mode_spec *spec = &rt2x00dev->spec; |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1573 | struct channel_info *info; |
| 1574 | char *tx_power; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1575 | unsigned int i; |
| 1576 | |
| 1577 | /* |
| 1578 | * Initialize all hw fields. |
| 1579 | */ |
Bruno Randolf | 566bfe5 | 2008-05-08 19:15:40 +0200 | [diff] [blame] | 1580 | rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING | |
Johannes Berg | 4be8c38 | 2009-01-07 18:28:20 +0100 | [diff] [blame] | 1581 | IEEE80211_HW_SIGNAL_DBM | |
| 1582 | IEEE80211_HW_SUPPORTS_PS | |
| 1583 | IEEE80211_HW_PS_NULLFUNC_STACK; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1584 | |
Gertjan van Wingerde | 14a3bf8 | 2008-06-16 19:55:43 +0200 | [diff] [blame] | 1585 | SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1586 | SET_IEEE80211_PERM_ADDR(rt2x00dev->hw, |
| 1587 | rt2x00_eeprom_addr(rt2x00dev, |
| 1588 | EEPROM_MAC_ADDR_0)); |
| 1589 | |
| 1590 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1591 | * Initialize hw_mode information. |
| 1592 | */ |
Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 1593 | spec->supported_bands = SUPPORT_BAND_2GHZ; |
| 1594 | spec->supported_rates = SUPPORT_RATE_CCK; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1595 | |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1596 | spec->num_channels = ARRAY_SIZE(rf_vals_b); |
| 1597 | spec->channels = rf_vals_b; |
| 1598 | |
| 1599 | /* |
| 1600 | * Create channel information array |
| 1601 | */ |
Joe Perches | baeb2ff | 2010-08-11 07:02:48 +0000 | [diff] [blame] | 1602 | info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL); |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1603 | if (!info) |
| 1604 | return -ENOMEM; |
| 1605 | |
| 1606 | spec->channels_info = info; |
| 1607 | |
| 1608 | tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START); |
Ivo van Doorn | 8d1331b | 2010-08-23 19:56:07 +0200 | [diff] [blame] | 1609 | for (i = 0; i < 14; i++) { |
| 1610 | info[i].max_power = TXPOWER_FROM_DEV(MAX_TXPOWER); |
| 1611 | info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]); |
| 1612 | } |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1613 | |
| 1614 | return 0; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1615 | } |
| 1616 | |
| 1617 | static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev) |
| 1618 | { |
| 1619 | int retval; |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 1620 | u32 reg; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1621 | |
| 1622 | /* |
| 1623 | * Allocate eeprom data. |
| 1624 | */ |
| 1625 | retval = rt2400pci_validate_eeprom(rt2x00dev); |
| 1626 | if (retval) |
| 1627 | return retval; |
| 1628 | |
| 1629 | retval = rt2400pci_init_eeprom(rt2x00dev); |
| 1630 | if (retval) |
| 1631 | return retval; |
| 1632 | |
| 1633 | /* |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 1634 | * Enable rfkill polling by setting GPIO direction of the |
| 1635 | * rfkill switch GPIO pin correctly. |
| 1636 | */ |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1637 | rt2x00mmio_register_read(rt2x00dev, GPIOCSR, ®); |
Gertjan van Wingerde | 99bdf51 | 2012-08-31 19:22:13 +0200 | [diff] [blame] | 1638 | rt2x00_set_field32(®, GPIOCSR_DIR0, 1); |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1639 | rt2x00mmio_register_write(rt2x00dev, GPIOCSR, reg); |
Gertjan van Wingerde | a396e10 | 2012-08-31 19:22:11 +0200 | [diff] [blame] | 1640 | |
| 1641 | /* |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1642 | * Initialize hw specifications. |
| 1643 | */ |
Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1644 | retval = rt2400pci_probe_hw_mode(rt2x00dev); |
| 1645 | if (retval) |
| 1646 | return retval; |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1647 | |
| 1648 | /* |
Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1649 | * This device requires the atim queue and DMA-mapped skbs. |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1650 | */ |
Ivo van Doorn | 7dab73b | 2011-04-18 15:27:06 +0200 | [diff] [blame] | 1651 | __set_bit(REQUIRE_ATIM_QUEUE, &rt2x00dev->cap_flags); |
| 1652 | __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags); |
| 1653 | __set_bit(REQUIRE_SW_SEQNO, &rt2x00dev->cap_flags); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1654 | |
| 1655 | /* |
| 1656 | * Set the rssi offset. |
| 1657 | */ |
| 1658 | rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET; |
| 1659 | |
| 1660 | return 0; |
| 1661 | } |
| 1662 | |
| 1663 | /* |
| 1664 | * IEEE80211 stack callback functions. |
| 1665 | */ |
Eliad Peller | 8a3a3c8 | 2011-10-02 10:15:52 +0200 | [diff] [blame] | 1666 | static int rt2400pci_conf_tx(struct ieee80211_hw *hw, |
| 1667 | struct ieee80211_vif *vif, u16 queue, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1668 | const struct ieee80211_tx_queue_params *params) |
| 1669 | { |
| 1670 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1671 | |
| 1672 | /* |
| 1673 | * We don't support variating cw_min and cw_max variables |
| 1674 | * per queue. So by default we only configure the TX queue, |
| 1675 | * and ignore all other configurations. |
| 1676 | */ |
Johannes Berg | e100bb6 | 2008-04-30 18:51:21 +0200 | [diff] [blame] | 1677 | if (queue != 0) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1678 | return -EINVAL; |
| 1679 | |
Eliad Peller | 8a3a3c8 | 2011-10-02 10:15:52 +0200 | [diff] [blame] | 1680 | if (rt2x00mac_conf_tx(hw, vif, queue, params)) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1681 | return -EINVAL; |
| 1682 | |
| 1683 | /* |
| 1684 | * Write configuration to register. |
| 1685 | */ |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1686 | rt2400pci_config_cw(rt2x00dev, |
| 1687 | rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1688 | |
| 1689 | return 0; |
| 1690 | } |
| 1691 | |
Eliad Peller | 37a41b4 | 2011-09-21 14:06:11 +0300 | [diff] [blame] | 1692 | static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw, |
| 1693 | struct ieee80211_vif *vif) |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1694 | { |
| 1695 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1696 | u64 tsf; |
| 1697 | u32 reg; |
| 1698 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1699 | rt2x00mmio_register_read(rt2x00dev, CSR17, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1700 | tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32; |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1701 | rt2x00mmio_register_read(rt2x00dev, CSR16, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1702 | tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER); |
| 1703 | |
| 1704 | return tsf; |
| 1705 | } |
| 1706 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1707 | static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw) |
| 1708 | { |
| 1709 | struct rt2x00_dev *rt2x00dev = hw->priv; |
| 1710 | u32 reg; |
| 1711 | |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1712 | rt2x00mmio_register_read(rt2x00dev, CSR15, ®); |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1713 | return rt2x00_get_field32(reg, CSR15_BEACON_SENT); |
| 1714 | } |
| 1715 | |
| 1716 | static const struct ieee80211_ops rt2400pci_mac80211_ops = { |
| 1717 | .tx = rt2x00mac_tx, |
Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1718 | .start = rt2x00mac_start, |
| 1719 | .stop = rt2x00mac_stop, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1720 | .add_interface = rt2x00mac_add_interface, |
| 1721 | .remove_interface = rt2x00mac_remove_interface, |
| 1722 | .config = rt2x00mac_config, |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 1723 | .configure_filter = rt2x00mac_configure_filter, |
Ivo van Doorn | d8147f9 | 2010-07-11 12:24:47 +0200 | [diff] [blame] | 1724 | .sw_scan_start = rt2x00mac_sw_scan_start, |
| 1725 | .sw_scan_complete = rt2x00mac_sw_scan_complete, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1726 | .get_stats = rt2x00mac_get_stats, |
Johannes Berg | 471b3ef | 2007-12-28 14:32:58 +0100 | [diff] [blame] | 1727 | .bss_info_changed = rt2x00mac_bss_info_changed, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1728 | .conf_tx = rt2400pci_conf_tx, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1729 | .get_tsf = rt2400pci_get_tsf, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1730 | .tx_last_beacon = rt2400pci_tx_last_beacon, |
Ivo van Doorn | e47a5cd | 2009-07-01 15:17:35 +0200 | [diff] [blame] | 1731 | .rfkill_poll = rt2x00mac_rfkill_poll, |
Ivo van Doorn | f44df18 | 2010-11-04 20:40:11 +0100 | [diff] [blame] | 1732 | .flush = rt2x00mac_flush, |
Ivo van Doorn | 0ed7b3c | 2011-04-18 15:35:12 +0200 | [diff] [blame] | 1733 | .set_antenna = rt2x00mac_set_antenna, |
| 1734 | .get_antenna = rt2x00mac_get_antenna, |
Ivo van Doorn | e7dee44 | 2011-04-18 15:34:41 +0200 | [diff] [blame] | 1735 | .get_ringparam = rt2x00mac_get_ringparam, |
Gertjan van Wingerde | 5f0dd29 | 2011-07-06 23:00:21 +0200 | [diff] [blame] | 1736 | .tx_frames_pending = rt2x00mac_tx_frames_pending, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1737 | }; |
| 1738 | |
| 1739 | static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = { |
| 1740 | .irq_handler = rt2400pci_interrupt, |
Helmut Schaa | bcf3cfd | 2011-01-30 13:20:05 +0100 | [diff] [blame] | 1741 | .txstatus_tasklet = rt2400pci_txstatus_tasklet, |
| 1742 | .tbtt_tasklet = rt2400pci_tbtt_tasklet, |
| 1743 | .rxdone_tasklet = rt2400pci_rxdone_tasklet, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1744 | .probe_hw = rt2400pci_probe_hw, |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1745 | .initialize = rt2x00mmio_initialize, |
| 1746 | .uninitialize = rt2x00mmio_uninitialize, |
Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 1747 | .get_entry_state = rt2400pci_get_entry_state, |
| 1748 | .clear_entry = rt2400pci_clear_entry, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1749 | .set_device_state = rt2400pci_set_device_state, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1750 | .rfkill_poll = rt2400pci_rfkill_poll, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1751 | .link_stats = rt2400pci_link_stats, |
| 1752 | .reset_tuner = rt2400pci_reset_tuner, |
| 1753 | .link_tuner = rt2400pci_link_tuner, |
Ivo van Doorn | dbba306 | 2010-12-13 12:34:54 +0100 | [diff] [blame] | 1754 | .start_queue = rt2400pci_start_queue, |
| 1755 | .kick_queue = rt2400pci_kick_queue, |
| 1756 | .stop_queue = rt2400pci_stop_queue, |
Gabor Juhos | 172c591 | 2013-04-05 08:27:01 +0200 | [diff] [blame] | 1757 | .flush_queue = rt2x00mmio_flush_queue, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1758 | .write_tx_desc = rt2400pci_write_tx_desc, |
Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1759 | .write_beacon = rt2400pci_write_beacon, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1760 | .fill_rxdone = rt2400pci_fill_rxdone, |
Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 1761 | .config_filter = rt2400pci_config_filter, |
Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 1762 | .config_intf = rt2400pci_config_intf, |
Ivo van Doorn | 7281037 | 2008-03-09 22:46:18 +0100 | [diff] [blame] | 1763 | .config_erp = rt2400pci_config_erp, |
Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 1764 | .config_ant = rt2400pci_config_ant, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1765 | .config = rt2400pci_config, |
| 1766 | }; |
| 1767 | |
Gabor Juhos | 3d8979b | 2013-06-04 13:40:46 +0200 | [diff] [blame] | 1768 | static void rt2400pci_queue_init(struct data_queue *queue) |
| 1769 | { |
| 1770 | switch (queue->qid) { |
| 1771 | case QID_RX: |
| 1772 | queue->limit = 24; |
| 1773 | queue->data_size = DATA_FRAME_SIZE; |
| 1774 | queue->desc_size = RXD_DESC_SIZE; |
| 1775 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 1776 | break; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1777 | |
Gabor Juhos | 3d8979b | 2013-06-04 13:40:46 +0200 | [diff] [blame] | 1778 | case QID_AC_VO: |
| 1779 | case QID_AC_VI: |
| 1780 | case QID_AC_BE: |
| 1781 | case QID_AC_BK: |
| 1782 | queue->limit = 24; |
| 1783 | queue->data_size = DATA_FRAME_SIZE; |
| 1784 | queue->desc_size = TXD_DESC_SIZE; |
| 1785 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 1786 | break; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1787 | |
Gabor Juhos | 3d8979b | 2013-06-04 13:40:46 +0200 | [diff] [blame] | 1788 | case QID_BEACON: |
| 1789 | queue->limit = 1; |
| 1790 | queue->data_size = MGMT_FRAME_SIZE; |
| 1791 | queue->desc_size = TXD_DESC_SIZE; |
| 1792 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 1793 | break; |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1794 | |
Gabor Juhos | 3d8979b | 2013-06-04 13:40:46 +0200 | [diff] [blame] | 1795 | case QID_ATIM: |
| 1796 | queue->limit = 8; |
| 1797 | queue->data_size = DATA_FRAME_SIZE; |
| 1798 | queue->desc_size = TXD_DESC_SIZE; |
| 1799 | queue->priv_size = sizeof(struct queue_entry_priv_mmio); |
| 1800 | break; |
| 1801 | |
| 1802 | default: |
| 1803 | BUG(); |
| 1804 | break; |
| 1805 | } |
| 1806 | } |
Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1807 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1808 | static const struct rt2x00_ops rt2400pci_ops = { |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1809 | .name = KBUILD_MODNAME, |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1810 | .max_ap_intf = 1, |
| 1811 | .eeprom_size = EEPROM_SIZE, |
| 1812 | .rf_size = RF_SIZE, |
| 1813 | .tx_queues = NUM_TX_QUEUES, |
Gabor Juhos | 3d8979b | 2013-06-04 13:40:46 +0200 | [diff] [blame] | 1814 | .queue_init = rt2400pci_queue_init, |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1815 | .lib = &rt2400pci_rt2x00_ops, |
| 1816 | .hw = &rt2400pci_mac80211_ops, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1817 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS |
Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1818 | .debugfs = &rt2400pci_rt2x00debug, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1819 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ |
| 1820 | }; |
| 1821 | |
| 1822 | /* |
| 1823 | * RT2400pci module information. |
| 1824 | */ |
Alexey Dobriyan | a3aa188 | 2010-01-07 11:58:11 +0000 | [diff] [blame] | 1825 | static DEFINE_PCI_DEVICE_TABLE(rt2400pci_device_table) = { |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 1826 | { PCI_DEVICE(0x1814, 0x0101) }, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1827 | { 0, } |
| 1828 | }; |
| 1829 | |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 1830 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1831 | MODULE_AUTHOR(DRV_PROJECT); |
| 1832 | MODULE_VERSION(DRV_VERSION); |
| 1833 | MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver."); |
| 1834 | MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards"); |
| 1835 | MODULE_DEVICE_TABLE(pci, rt2400pci_device_table); |
| 1836 | MODULE_LICENSE("GPL"); |
| 1837 | |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 1838 | static int rt2400pci_probe(struct pci_dev *pci_dev, |
| 1839 | const struct pci_device_id *id) |
| 1840 | { |
| 1841 | return rt2x00pci_probe(pci_dev, &rt2400pci_ops); |
| 1842 | } |
| 1843 | |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1844 | static struct pci_driver rt2400pci_driver = { |
Ivo van Doorn | 2360157 | 2007-11-27 21:47:34 +0100 | [diff] [blame] | 1845 | .name = KBUILD_MODNAME, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1846 | .id_table = rt2400pci_device_table, |
Gertjan van Wingerde | e01ae27 | 2011-04-18 15:32:13 +0200 | [diff] [blame] | 1847 | .probe = rt2400pci_probe, |
Bill Pemberton | 6920235 | 2012-12-03 09:56:39 -0500 | [diff] [blame] | 1848 | .remove = rt2x00pci_remove, |
Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1849 | .suspend = rt2x00pci_suspend, |
| 1850 | .resume = rt2x00pci_resume, |
| 1851 | }; |
| 1852 | |
Axel Lin | 5b0a3b7 | 2012-04-14 10:38:36 +0800 | [diff] [blame] | 1853 | module_pci_driver(rt2400pci_driver); |