Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/tlb-v7.S |
| 3 | * |
| 4 | * Copyright (C) 1997-2002 Russell King |
| 5 | * Modified for ARMv7 by Catalin Marinas |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | * ARM architecture version 6 TLB handling functions. |
| 12 | * These assume a split I/D TLB. |
| 13 | */ |
Tim Abbott | 991da17 | 2009-04-27 14:02:22 -0400 | [diff] [blame] | 14 | #include <linux/init.h> |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 15 | #include <linux/linkage.h> |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 16 | #include <asm/assembler.h> |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 17 | #include <asm/asm-offsets.h> |
| 18 | #include <asm/page.h> |
| 19 | #include <asm/tlbflush.h> |
| 20 | #include "proc-macros.S" |
| 21 | |
| 22 | /* |
| 23 | * v7wbi_flush_user_tlb_range(start, end, vma) |
| 24 | * |
| 25 | * Invalidate a range of TLB entries in the specified address space. |
| 26 | * |
| 27 | * - start - start address (may not be aligned) |
| 28 | * - end - end address (exclusive, may not be aligned) |
| 29 | * - vma - vma_struct describing address range |
| 30 | * |
| 31 | * It is assumed that: |
| 32 | * - the "Invalidate single entry" instruction will invalidate |
| 33 | * both the I and the D TLBs on Harvard-style TLBs |
| 34 | */ |
| 35 | ENTRY(v7wbi_flush_user_tlb_range) |
| 36 | vma_vm_mm r3, r2 @ get vma->vm_mm |
| 37 | mmid r3, r3 @ get vm_mm->context.id |
Will Deacon | 6abdd49 | 2013-05-13 12:01:12 +0100 | [diff] [blame] | 38 | dsb ish |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 39 | mov r0, r0, lsr #PAGE_SHIFT @ align address |
| 40 | mov r1, r1, lsr #PAGE_SHIFT |
| 41 | asid r3, r3 @ mask ASID |
Will Deacon | 730a812 | 2012-08-10 19:13:36 +0100 | [diff] [blame] | 42 | #ifdef CONFIG_ARM_ERRATA_720789 |
| 43 | ALT_SMP(W(mov) r3, #0 ) |
| 44 | ALT_UP(W(nop) ) |
Will Deacon | 5a783cb | 2012-07-20 18:24:55 +0100 | [diff] [blame] | 45 | #endif |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 46 | orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA |
| 47 | mov r1, r1, lsl #PAGE_SHIFT |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 48 | 1: |
Will Deacon | 5a783cb | 2012-07-20 18:24:55 +0100 | [diff] [blame] | 49 | #ifdef CONFIG_ARM_ERRATA_720789 |
| 50 | ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable) |
| 51 | #else |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 52 | ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable) |
Will Deacon | 5a783cb | 2012-07-20 18:24:55 +0100 | [diff] [blame] | 53 | #endif |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 54 | ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA |
| 55 | |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 56 | add r0, r0, #PAGE_SZ |
| 57 | cmp r0, r1 |
| 58 | blo 1b |
Will Deacon | 6abdd49 | 2013-05-13 12:01:12 +0100 | [diff] [blame] | 59 | dsb ish |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame^] | 60 | ret lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 61 | ENDPROC(v7wbi_flush_user_tlb_range) |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 62 | |
| 63 | /* |
| 64 | * v7wbi_flush_kern_tlb_range(start,end) |
| 65 | * |
| 66 | * Invalidate a range of kernel TLB entries |
| 67 | * |
| 68 | * - start - start address (may not be aligned) |
| 69 | * - end - end address (exclusive, may not be aligned) |
| 70 | */ |
| 71 | ENTRY(v7wbi_flush_kern_tlb_range) |
Will Deacon | 6abdd49 | 2013-05-13 12:01:12 +0100 | [diff] [blame] | 72 | dsb ish |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 73 | mov r0, r0, lsr #PAGE_SHIFT @ align address |
| 74 | mov r1, r1, lsr #PAGE_SHIFT |
| 75 | mov r0, r0, lsl #PAGE_SHIFT |
| 76 | mov r1, r1, lsl #PAGE_SHIFT |
| 77 | 1: |
Will Deacon | 5a783cb | 2012-07-20 18:24:55 +0100 | [diff] [blame] | 78 | #ifdef CONFIG_ARM_ERRATA_720789 |
| 79 | ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable) |
| 80 | #else |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 81 | ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable) |
Will Deacon | 5a783cb | 2012-07-20 18:24:55 +0100 | [diff] [blame] | 82 | #endif |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 83 | ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 84 | add r0, r0, #PAGE_SZ |
| 85 | cmp r0, r1 |
| 86 | blo 1b |
Will Deacon | 6abdd49 | 2013-05-13 12:01:12 +0100 | [diff] [blame] | 87 | dsb ish |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 88 | isb |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame^] | 89 | ret lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 90 | ENDPROC(v7wbi_flush_kern_tlb_range) |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 91 | |
Tim Abbott | 991da17 | 2009-04-27 14:02:22 -0400 | [diff] [blame] | 92 | __INIT |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 93 | |
Dave Martin | 2ba564b | 2011-06-23 17:31:16 +0100 | [diff] [blame] | 94 | /* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */ |
| 95 | define_tlb_functions v7wbi, v7wbi_tlb_flags_up, flags_smp=v7wbi_tlb_flags_smp |